# **HMMC-3104**

DC-16 GHz Packaged Divide-by-4 Prescaler HMMC-3104-TR1 - 7" diameter reel/500 each HMMC-3104-BLK - Bubble strip/10 each

# **Data Sheet**

# Description

The HMMC-3104 is a packaged GaAs HBT MMIC prescaler which offers dc to 16 GHz frequency translation for use in communications and EW systems incorporating high-frequency PLL oscillator circuits and signal-path down conversion applications. The prescaler provides a large input power sensitivity window and low phase noise.

# **Package Details**

Package Type: SOIC-8 Plastic Package Dimensions: 4.9 x 3.9 mm typ Package Thickness: 1.55 mm typ Lead Pitch: 1.25 mm nom Lead Width: 0.42 mm nom

# **Features**

- Wide Frequency Range: 0.2–16 GHz
- High Input Power Sensitivity: On-chip pre- and post-amps -20 to +10 dBm (1-10 GHz) -15 to +10 dBm (10-12 GHz) -10 to +5 dBm (12-15 GHz)
- Pout: +6 dBm (0.99 Vp-p) will drive ECL
- Low Phase Noise: -153 dBc/Hz @ 100 kHz Offset
- (+) or (-) Single Supply Bias with wide range: 4.5 to 6.5 V
- Differential I/0 with on-chip 50W matching







# Absolute Maximum Ratings<sup>1</sup>

(@  $T_A = +25 \degree$ C, unless otherwise stated)

| Symbol                            | Parameters/Conditions                               | Min                   | Max                  | Units |
|-----------------------------------|-----------------------------------------------------|-----------------------|----------------------|-------|
| V <sub>cc</sub>                   | Bias Supply Voltage                                 |                       | +7                   | volts |
| V <sub>EE</sub>                   | Bias Supply Voltage                                 | -7                    |                      | volts |
| V <sub>cc</sub> - V <sub>ee</sub> | Bias Supply Delta                                   |                       | +7                   | volts |
| V <sub>Logic</sub>                | Logic Threshold Voltage                             | V <sub>cc</sub> - 1.5 | V <sub>cc</sub> -1.2 | volts |
| P <sub>in(CW)</sub>               | CW RF Input Power                                   |                       | +10                  | dBm   |
| V <sub>RFin</sub>                 | DC Input Voltage (@ RFin or RF <sub>in</sub> Ports) |                       | $V_{cc} \pm 0.5$     | volts |
| T <sub>BS</sub> <sup>2</sup>      | Backside Operating Temperature                      | -40                   | +85                  | °C    |
| T <sub>st</sub>                   | Storage Temperature                                 | -65                   | +165                 | °C    |
| T <sub>max</sub>                  | Maximum Assembly Temperature (60 seconds max)       |                       | 310                  | °C    |

Notes:

1. Operation in excess of any parameter limit (except  $T_{\text{BS}}$ ) may cause permanent damage to the device.

2. MTTF >1 x 10<sup>6</sup> hours @  $T_{BS} \leq 85^{\circ}$ C. Operation in excess of maximum operating temperature ( $T_{BS}$ ) will degrade MTTF.

# **DC Specifications/Physical Properties**

 $(T_A = +25 \text{ °C}, V_{CC} - V_{EE} = 5.0 \text{ volts, unless otherwise listed})$ 

| Symbol                                        | Parameters/Conditions                                                                        | Min                   | Тур                   | Max                   | Units |
|-----------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-------|
| $V_{\text{CC}}$ - $V_{\text{EE}}$             | Operating bias supply difference <sup>1</sup>                                                | 4.5                   | 5.0                   | 6.5                   | volts |
| $ I_{CC} $ or $ I_{EE} $                      | Bias supply current                                                                          | 68                    | 80                    | 92                    | mA    |
| V <sub>RFin(q)</sub><br>V <sub>RFout(q)</sub> | Quiescent dc voltage appearing at all RF ports                                               |                       | V <sub>cc</sub>       |                       | volts |
| V <sub>Logic</sub>                            | Nominal ECL Logic Level<br>(V <sub>Logic</sub> contact self-bias voltage, generated on-chip) | V <sub>cc</sub> -1.45 | V <sub>cc</sub> -1.35 | V <sub>cc</sub> -1.25 | volts |

Notes:

1. Prescaler will operate over full specified supply voltage range. V<sub>CC</sub> or V<sub>EE</sub> not to exceed limits specified in Absolute Maximum Ratings section.

#### **RF** Specifications

| Symbol                               | Parameters/Conditions                                                                                                                                                         | Min | Тур  | Max | Units  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| $f_{ m in(max)}$                     | Maximum input frequency of operation                                                                                                                                          | 16  | 18   |     | GHz    |
| $f_{ m in(min)}$                     | Minimum input frequency of operation $^1$ ( $P_{\rm in}$ = -10 dBm)                                                                                                           |     | 0.2  | 0.5 | GHz    |
| $f_{ m Sel-Osc.}$                    | Output Self-Oscillation Frequency <sup>2</sup>                                                                                                                                |     | 3.4  |     | GHz    |
| P <sub>in</sub>                      | @ dc, (Square-wave input)                                                                                                                                                     | -15 | >-25 | +10 | dBm    |
|                                      | @ $f_{\rm in}$ = 500 MHz, (Sine-wave input)                                                                                                                                   | -15 | >-20 | +10 | dBm    |
|                                      | $f_{\rm in}$ = 1 to 8 GHz                                                                                                                                                     | -15 | >-25 | +10 | dBm    |
|                                      | $f_{\rm in}$ = 8 to 10 GHz                                                                                                                                                    | -10 | >-15 | +10 | dBm    |
|                                      | $f_{\rm in}$ = 10 to 12 GHz                                                                                                                                                   | -4  | >-10 | +4  | dBm    |
| RL                                   | Small-Signal Input/Output Return Loss (@ $f_{\rm in}$ <10 GHz)                                                                                                                |     | 15   |     | dB     |
| <b>S</b> <sub>12</sub>               | Small-Signal Reverse Isolation (@ $f_{\rm in}$ <10 GHz)                                                                                                                       |     | 30   |     | dB     |
| jи                                   | SSB Phase noise (@ $P_{in} = 0$ dBm, 100 KHz offset from a $f_{ou}t =$ 1.2 GHz Carrier)                                                                                       |     | -153 |     | dBc/Hz |
| Jitter                               | Input signal time variation @ zero-crossing ( $f_{\rm in}$ = 10 GHz, $P_{\rm in}$ = -10 dBm)                                                                                  |     | 1    |     | ps     |
| T <sub>r</sub> or T <sub>f</sub>     | Output transition time (10% to 90% rise/fall time)                                                                                                                            |     | 70   |     | ps     |
| P <sub>out</sub> <sup>3</sup>        | @ <i>f</i> <sub>out</sub> < 1 GHz                                                                                                                                             | 4   | 6    |     | dBm    |
|                                      | @ f <sub>out</sub> = 2.5 GHz                                                                                                                                                  | 3.5 | 5.5  |     | dBm    |
|                                      | @ f <sub>out</sub> = 3.0 GHz                                                                                                                                                  | 0   | 2.0  |     | dBm    |
| V <sub>out(p-p)</sub>   <sup>4</sup> | @ <i>f</i> <sub>out</sub> < 1 GHz                                                                                                                                             |     | 0.99 |     | volts  |
|                                      | @ f <sub>out</sub> = 2.5 GHz                                                                                                                                                  |     | 0.94 |     | volts  |
|                                      | @ f <sub>out</sub> = 3.0 GHz                                                                                                                                                  |     | 0.63 |     | volts  |
| $P_{Spitback}$                       | $f_{out}$ power level appearing at <u>RF<sub>in</sub></u> or $\overline{RF}_{out}$ (@ $f_{in}$ 10 GHz,<br>Unused RF <sub>out</sub> or RF <sub>out</sub> <b>unterminated</b> ) |     | -40  |     | dBm    |
|                                      | $f_{out}$ power level appearing at $\underline{RF}_{in}$ or $\overline{RF}_{out}$ (@ $f_{in}$ 10 GHz, Both $RF_{out}$ or $\overline{RF}_{out}$ unterminated)                  |     | -47  |     | dBm    |
| $P_{feedthru}$                       | Power level of $f_{in}$ appearing at RF <sub>out</sub> or $\overline{\text{RF}}_{out}$ (@ $f_{in}$ = 12 GHz,<br>Pin = 0 dBm, Referred to P <sub>in</sub> ( $f_{in}$ ))        |     | -23  |     | dBc    |
| H <sub>2</sub>                       | Second harmonic distortion output level (@ $f_{out} = 3.0$ GHz,<br>Referred to $P_{out} (f_{out})$ )                                                                          |     | -25  |     | dBc    |

 $(T_A = +25 \text{ °C}, Z_0 = 50 \Omega, V_{CC} - V_{EE} = 5.0 \text{ volts})$ 

Notes:

1. For sine-wave input signal. Prescaler will operate down to dc for square-wave input signal. Min. divide frequency limited by input slew rate.

2. Prescaler can exhibit this output signal under bias in the absence of an RF input signal. This condition can be eliminated by use of the Input dc offset technique described on page 4.

3. Fundamental of output square wave's Fourier Series.

4. Square wave amplitude calculated from Pout.

## Applications

The HMMC-3104 is designed for use in high frequency communications, microwave instrumentation, and EW radar systems where low phase-noise PLL control circuitry or broad-band frequency translation is required.

# Operation

The device is designed to operate when driven with either a single–ended or differential sinusoidal input signal over a 200 MHz to 16 GHz bandwidth. Below 200 MHz the prescaler input is "slew–rate" limited, requiring fast rising and falling edge speeds to properly divide. The device will operate at frequencies down to dc when driven with a square–wave.

Due to the presence of an off– chip RF–bypass capacitor inside the package (connected to the  $V_{CC}$  contact on the device), and the unique design of the device itself, the component may be biased from either a single positive or single negative supply bias. The backside of the package is not dc connected to any dc bias point on the device.

For positive supply operation,  $V_{CC}$  pins are nominally biased at any voltage in the +4.5 to +6.5 volt range with pin 8 ( $V_{EE}$ ) grounded. For negative bias operation  $V_{CC}$  pins are typically grounded and a negative voltage between -4.5 to -6.5 volts is applied to pin 8 ( $V_{EE}$ ).

#### ac-Coupling and dc-Blocking

All RF ports are dc connected on-chip to the V<sub>CC</sub> contact through on-chip  $50\Omega$  resistors. Under any bias conditions where V<sub>CC</sub> is not dc grounded the RF ports should be ac coupled via series capacitors mounted on the PC- board at each RF port. Only under bias conditions where V<sub>CC</sub> is dc grounded (as is typical for negative bias supply operation) may the RF ports be direct coupled to adjacent circuitry or in some cases, such as level shifting to subsequent stages. In the latter case the package heat sink may be "floated" and bias applied as the difference between V<sub>CC</sub> and V<sub>EE</sub>.

# Input dc Offset

If an RF signal with sufficient signal to noise ratio is present at the RF input lead, the prescaler will operate and provide a divided output equal the input frequency divided by the divide modulus. Under certain "ideal" conditions where the input is well matched at the right input frequency, the component may "self–oscillate", especially under small signal input powers or with only noise present at the input. This "self–oscillation" will produce an undesired output signal also known as a false trigger. To prevent false triggers or self– oscillation conditions, apply a 20 to 100 mV dc offset voltage between the RFin and RFin ports. This prevents noise or spurious low level signals from triggering the divider.

Adding a  $10K\Omega$  resistor between the unused RF input to a contact point at the VEE potential will result in an offset of » 25mV between the RF inputs. Note, however, that the input sensitivity will be reduced slightly due to the presence of this offset.



Figure 1. Simplified Schematic

#### **Assembly Notes**

Independent of the bias applied to the package, the backside of the package should always be connected to both a good RF ground plane and a good thermal heat sinking region on the PC-board to optimize performance. For single–ended output operation the unused RF output lead should be terminated into  $50\Omega$  to a contact point at the V<sub>CC</sub> potential or to RF ground through a dc blocking capacitor.

A minimum RF and thermal PC board contact area equal to or greater than 2.67 x 1.65 mm (0.105" x 0.065") with eight 0.020" diameter plated–wall thermal vias is recommended.

MMIC ESD precautions, handling considerations, die attach and bonding methods are critical factors in successful GaAs MMIC performance and reliability.





Avago Technologies application note #54, "GaAs MMIC ESD, Die Attach and Bonding Guidelines" provides basic information on these subjects.

Moisture Sensitivity Classification: Class 1, per JESD22-A112-A.

#### **Additional References:**

PN #18, "HBT Prescaler Evaluation Board."

#### Notes:

- All dimensions in millimeters.
- Refer to JEDEC Outline MS-012 for additional tolerances.
- Exposed heat slug area on pkg bottom = 2.67 x 1.65
- Exposed heat sink on package bottom must be soldered to PCB RF ground plane.

| Symbol | Min  | Max      |  |
|--------|------|----------|--|
| А      | 1.35 | 1.75     |  |
| A1     | 0.0  | .25      |  |
| В      | 0.33 | 0.51     |  |
| С      | 0.19 | .025     |  |
| D      | 4.80 | 5.00     |  |
| E      | 3.80 | 4.00     |  |
| е      |      | 1.27 BSC |  |
| Н      | 5.80 | 6.20     |  |
| L      | 0.40 | 1.27     |  |
| а      | 0°   | 8°       |  |



# V<sub>CC</sub> (+4.5 to +6.5 volts)



Figure 3. Assembly Diagram (Single-supply, Positive-bias Configuration shown)

### **Supplemental Data**



Figure 4. Typical Input Sensitivity Window



Figure 6. Typical Output Voltage Waveform



Figure 8. TypicalPhase Noise Performance



Figure 5. Typical Supply Current &  $V_{Logic}$  vs. Supply Voltage



Figure 7. HMMC-3104 Output Power vs. Output Frequency f<sub>out</sub> (GHz)



Figure 9. Typical "Spitback" Power P(fout) appearing at RF Input Port

#### **Device Orientation**



### **Tape Dimensions and Product Orientation**



#### Notes:

- 1. 10 sprocket hole pitch cumulative tolerance: 0.2mm.
- 2. Camber not to exceed 1mm in 100mm.
- 3. Material: Black Conductive Advantek Polystyrene.
- 4. Ao and Bo measured on a plane 0.3mm above the bottom of the pocket.
- 5. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier.
- 6. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole.

For product information and a complete list of distributors, please go to our web site: www.avagotech.com

Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies, Limited in the United States and other countries. Data subject to change. Copyright © 2006 Avago Technologies Pte. All rights reserved. 5989-0198EN - June 29, 2006

