

Data Sheet May 2004 FN9157

# Advanced Synchronous Rectified Buck MOSFET Drivers with Protection Features

The ISL6594A and ISL6594B are high frequency MOSFET drivers specifically designed to drive upper and lower power N-Channel MOSFETs in a synchronous rectified buck converter topology. These drivers combined with the ISL6592 Digital Multi-Phase Buck PWM controller and N-Channel MOSFETs form a complete core-voltage regulator solution for advanced microprocessors.

The ISL6594A drives the upper gate to 12V, while the lower gate can be independently driven over a range from 5V to 12V. The ISL6594B drives both upper and lower gates over a range of 5V to 12V. This drive-voltage provides the flexibility necessary to optimize applications involving trade-offs between gate charge and conduction losses.

An advanced adaptive zero shoot-through protection is integrated to prevent both the upper and lower MOSFETs from conducting simultaneously and to minimize the dead time. These products add an overvoltage protection feature operational before VCC exceeds its turn-on threshold, at which the PHASE node is connected to the gate of the low side MOSFET (LGATE). The output voltage of the converter is then limited by the threshold of the low side MOSFET, which provides some protection to the microprocessor if the upper MOSFET(s) is shorted during initial startup.

These drivers also feature a three-state PWM input which, working together with Intersil's multi-phase PWM controllers, prevents a negative transient on the output voltage when the output is shut down. This feature eliminates the Schottky diode that is used in some systems for protecting the load from reversed output voltage events.

#### Features

- Pin-to-pin Compatible with HIP6601 SOIC family for Better Performance and Extra Protection Features
- · Dual MOSFET Drives for Synchronous Rectified Bridge
- · Advanced Adaptive Zero Shoot-Through Protection
  - Body Diode Detection
  - Auto-zero of r<sub>DS(ON)</sub> Conduction Offset Effect
- · Adjustable Gate Voltage (5V to 12V) for Optimal Efficiency
- · 36V Internal Bootstrap Schottky Diode
- · Bootstrap Capacitor Overcharging Prevention
- · Supports High Switching Frequency (up to 2MHz)
  - 3A Sinking Current Capability
  - Fast Rise/Fall Times and Low Propagation Delays
- Three-State PWM Input for Output Stage Shutdown
- Three-State PWM Input Hysteresis for Applications With Power Sequencing Requirement
- Pre-POR Overvoltage Protection
- VCC Undervoltage Protection
- Expandable Bottom Copper Pad for Enhanced Heat Sinking
- · Dual Flat No-Lead (DFN) Package
  - Near Chip-Scale Package Footprint; Improves PCB Efficiency and Thinner in Profile
- · Pb-Free Finish Option for Environmental Regulations

## **Applications**

- · Core Regulators for Intel® and AMD® Microprocessors
- · High Current DC-DC Converters
- · High Frequency and High Efficiency VRM and VRD

### Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"
- Technical Briefs TB400 and TB417 for Power Train Design, Layout Guidelines, and Feedback Compensation Design

## **Ordering Information**

| PART NUMBER    | TEMP.<br>RANGE (°C)         | PACKAGE                | PKG.<br>DWG. # |  |  |
|----------------|-----------------------------|------------------------|----------------|--|--|
| ISL6594ACB     | 0 to 85                     | 8 Ld SOIC              | M8.15          |  |  |
| ISL6594ACB-T   | 8 Ld SOIC Ta                | ape and Reel           | •              |  |  |
| ISL6594AECB    | 0 to 85                     | 8 Ld EPSOIC            | M8.15B         |  |  |
| ISL6594AECB-T  | 8 Ld EPSOIG                 | Tape and Reel          |                |  |  |
| ISL6594ACR     | 0 to 85                     | 10 Ld 3x3 DFN          | L10.3x3        |  |  |
| ISL6594ACR-T   | 10 Ld 3x3 DFN Tape and Reel |                        |                |  |  |
| ISL6594BCB     | 0 to 85                     | 8 Ld SOIC              | M8.15          |  |  |
| ISL6594BCB-T   | 8 Ld SOIC Ta                | ape and Reel           | •              |  |  |
| ISL6594BECB    | 0 to 85                     | 8 Ld EPSOIC            | M8.15B         |  |  |
| ISL6594BECB-T  | 8 Ld EPSOIC                 | Tape and Reel          |                |  |  |
| ISL6594BCR     | 0 to 85                     | 10 Ld 3x3 DFN          | L10.3x3        |  |  |
| ISL6594BCR-T   | 10 Ld 3x3 DFN Tape and Reel |                        |                |  |  |
| ISL6594ACBZ*   | 0 to 85                     | 8 Ld SOIC (Pb-Free)    | M8.15          |  |  |
| ISL6594ACBZ-T* | 8 Ld SOIC Ta                | ape and Reel (Pb-Free) |                |  |  |

## **Ordering Information (Continued)**

| PART NUMBER     | TEMP.<br>RANGE (°C)                   | PACKAGE                 | PKG.<br>DWG. # |  |  |
|-----------------|---------------------------------------|-------------------------|----------------|--|--|
| ISL6594AECBZ*   | 0 to 85                               | 8 Ld EPSOIC (Pb-Free)   | M8.15B         |  |  |
| ISL6594AECBZ-T* | 8 Ld EPSOIC                           | Tape and Reel (Pb-Free) | )              |  |  |
| ISL6594ACRZ*    | 0 to 85                               | 10 Ld 3x3 DFN (Pb-Free) | L10.3x3        |  |  |
| ISL6594ACRZ-T*  | 10 Ld 3x3 DFN Tape and Reel (Pb-Free) |                         |                |  |  |
| ISL6594BCBZ*    | 0 to 85                               | 8 Ld SOIC (Pb-Free)     | M8.15          |  |  |
| ISL6594BCBZ-T*  | 8 Ld SOIC Ta                          | ape and Reel (Pb-Free)  |                |  |  |
| ISL6594BECBZ*   | 0 to 85                               | 8 Ld EPSOIC (Pb-Free)   | M8.15B         |  |  |
| ISL6594BECBZ-T* | 8 Ld EPSOIC Tape and Reel (Pb-Free)   |                         |                |  |  |
| ISL6594BCRZ*    | 0 to 85                               | 10 Ld 3x3 DFN (Pb-Free) | L10.3x3        |  |  |
| ISL6594BCRZ-T*  | 10 Ld 3x3 DFN Tape and Reel (Pb-Free) |                         |                |  |  |

<sup>\*</sup> Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B.

### **Pinouts**

ISL6594ACB, ISL6594BCB (SOIC)
ISL6594AECB, ISL6594BECB (EPSOIC)
TOP VIEW



# ISL6594ACR, ISL6594BCR (10L 3x3 DFN) TOP VIEW



## **Block Diagram**

## ISL6594A AND ISL6594B





## **Absolute Maximum Ratings**

| Supply Voltage (VCC)                                                             |
|----------------------------------------------------------------------------------|
| Supply Voltage (PVCC)                                                            |
| BOOT Voltage (V <sub>BOOT</sub> )36V                                             |
| Input Voltage (V <sub>PWM</sub> )                                                |
| UGATE $V_{PHASE}$ - 0.3 $V_{DC}$ to $V_{BOOT}$ + 0.3 $V_{DC}$                    |
| V <sub>PHASE</sub> - 3.5V (<100ns Pulse Width, 2μJ) to V <sub>BOOT</sub> + 0.3V  |
| LGATE GND - $0.3V_{DC}$ to $V_{PVCC}$ + $0.3V$                                   |
| GND - 5V (<100ns Pulse Width, 2μJ) to V <sub>PVCC</sub> + 0.3V                   |
| PHASE GND - $0.3V_{DC}$ to $15V_{DC}$ ( $V_{PVCC} = 12V$ )                       |
| GND - 8V ( $<400$ ns, $20\mu$ J) to $24$ V ( $<200$ ns, $V_{BOOT-PHASE} = 12$ V) |
| ESD Rating                                                                       |
| Human Body Model Class I JEDEC STD                                               |

## **Thermal Information**

| Thermal Resistance                      | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------------|------------------------|------------------------|
| SOIC Package (Note 1)                   | 100                    | N/A                    |
| EPSOIC Package (Notes 2, 3)             | 50                     | 7                      |
| DFN Package (Notes 2, 3)                | 48                     | 7                      |
| Maximum Junction Temperature (Plastic F | Package)               | 150°C                  |
| Maximum Storage Temperature Range       | 6                      | 5°C to 150°C           |
| Maximum Lead Temperature (Soldering 1   | 0s)                    | 300°C                  |
| (SOIC - Lead Tips Only)                 |                        |                        |

## **Recommended Operating Conditions**

| Ambient Temperature Range              | 0°C to 85°C   |
|----------------------------------------|---------------|
| Maximum Operating Junction Temperature | 125°C         |
| Supply Voltage, VCC                    | 12V ±10%      |
| Supply Voltage Range, PVCC5\           | / to 12V ±10% |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

- 1.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air.
- 2. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379.
- 3. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

## **Electrical Specifications** Recommended Operating Conditions, Unless Otherwise Noted.

| PARAMETER                                | SYMBOL            | SYMBOL TEST CONDITIONS                                       |      | TYP  | MAX   | UNITS |
|------------------------------------------|-------------------|--------------------------------------------------------------|------|------|-------|-------|
| VCC SUPPLY CURRENT                       |                   |                                                              |      |      |       |       |
| Bias Supply Current                      | l <sub>VCC</sub>  | ISL6594A, f <sub>PWM</sub> = 300kHz, V <sub>VCC</sub> = 12V  | -    | 7.2  | -     | mA    |
|                                          |                   | ISL6594B, f <sub>PWM</sub> = 300kHz, V <sub>VCC</sub> = 12V  | -    | 4.5  | -     | mA    |
|                                          | lvcc              | ISL6594A, f <sub>PWM</sub> = 1MHz, V <sub>VCC</sub> = 12V    | -    | 11   | -     | mA    |
|                                          |                   | ISL6594B, f <sub>PWM</sub> = 1MHz, V <sub>VCC</sub> = 12V    | -    | 5    | -     | mA    |
| Gate Drive Bias Current                  | I <sub>PVCC</sub> | ISL6594A, f <sub>PWM</sub> = 300kHz, V <sub>PVCC</sub> = 12V | -    | 2.5  | -     | mA    |
|                                          |                   | ISL6594B, f <sub>PWM</sub> = 300kHz, V <sub>PVCC</sub> = 12V | -    | 5.2  | -     | mA    |
|                                          | I <sub>PVCC</sub> | ISL6594A, f <sub>PWM</sub> = 1MHz, V <sub>PVCC</sub> = 12V   | -    | 7    | -     | mA    |
|                                          |                   | ISL6594B, f <sub>PWM</sub> = 1MHz, V <sub>PVCC</sub> = 12V   | -    | 13   | -     | mA    |
| POWER-ON RESET AND ENABLE                |                   |                                                              |      |      | •     | ,     |
| VCC Rising Threshold                     |                   |                                                              | 9.35 | 9.80 | 10.00 | V     |
| VCC Falling Threshold                    |                   |                                                              | 7.35 | 7.60 | 8.00  | V     |
| PWM INPUT (See Timing Diagram on Page    | 6)                |                                                              |      |      | •     | ,     |
| Input Current                            | I <sub>PWM</sub>  | V <sub>PWM</sub> = 3.3V                                      | -    | 450  | -     | μΑ    |
|                                          |                   | V <sub>PWM</sub> = 0V                                        | -    | -400 | -     | μΑ    |
| PWM Rising Threshold                     |                   | VCC = 12V                                                    | -    | 1.70 | -     | V     |
| PWM Falling Threshold                    |                   | VCC = 12V                                                    | -    | 1.30 | -     | V     |
| Typical Three-State Shutdown Window      |                   | VCC = 12V                                                    | 1.23 | -    | 1.82  | V     |
| Three-State Lower Gate Falling Threshold |                   | VCC = 12V                                                    | -    | 1.18 | -     | V     |
| Three-State Lower Gate Rising Threshold  |                   | VCC = 12V                                                    | -    | 0.76 | -     | V     |
| Three-State Upper Gate Rising Threshold  |                   | VCC = 12V                                                    | -    | 2.36 | -     | V     |

# ISL6594A, ISL6594B

# **Electrical Specifications** Recommended Operating Conditions, Unless Otherwise Noted. **(Continued)**

| PARAMETER                                    | SYMBOL                 | TEST CONDITIONS                               | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------------|------------------------|-----------------------------------------------|------|------|------|-------|
| Three-State Upper Gate Falling Threshold     |                        | VCC = 12V                                     | -    | 1.96 | -    | V     |
| Shutdown Holdoff Time                        | t <sub>TSSHD</sub>     |                                               | -    | 245  | -    | ns    |
| UGATE Rise Time                              | t <sub>RU</sub>        | V <sub>PVCC</sub> = 12V, 3nF Load, 10% to 90% | -    | 26   | -    | ns    |
| LGATE Rise Time                              | t <sub>RL</sub>        | V <sub>PVCC</sub> = 12V, 3nF Load, 10% to 90% | -    | 18   | -    | ns    |
| UGATE Fall Time                              | t <sub>FU</sub>        | V <sub>PVCC</sub> = 12V, 3nF Load, 90% to 10% | -    | 18   | -    | ns    |
| LGATE Fall Time                              | t <sub>FL</sub>        | V <sub>PVCC</sub> = 12V, 3nF Load, 90% to 10% | -    | 12   | -    | ns    |
| UGATE Turn-On Propagation Delay (Note 4)     | t <sub>PDHU</sub>      | V <sub>PVCC</sub> = 12V, 3nF Load, Adaptive   | -    | 10   | -    | ns    |
| LGATE Turn-On Propagation Delay (Note 4)     | t <sub>PDHL</sub>      | V <sub>PVCC</sub> = 12V, 3nF Load, Adaptive   | -    | 10   | -    | ns    |
| UGATE Turn-Off Propagation Delay (Note 4)    | t <sub>PDLU</sub>      | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 10   | -    | ns    |
| LGATE Turn-Off Propagation Delay (Note 4)    | t <sub>PDLL</sub>      | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 10   | -    | ns    |
| LG/UG Three-State Propagation Delay (Note 4) | t <sub>PDTS</sub>      | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 10   | -    | ns    |
| OUTPUT                                       |                        |                                               |      |      |      |       |
| Upper Drive Source Current (Note 4)          | I <sub>U_SOURCE</sub>  | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 1.25 | -    | Α     |
| Upper Drive Source Impedance                 | R <sub>U_SOURCE</sub>  | 150mA Source Current                          | 1.4  | 2.0  | 3.0  | Ω     |
| Upper Drive Sink Current (Note 4)            | I <sub>U_SINK</sub>    | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 2    | -    | Α     |
| Upper Drive Sink Impedance                   | R <sub>U_SINK</sub>    | 150mA Sink Current                            | 0.9  | 1.65 | 2.85 | Ω     |
| Lower Drive Source Current (Note 4)          | I <sub>L_</sub> SOURCE | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 2    | -    | Α     |
| Lower Drive Source Impedance                 | R <sub>L_SOURCE</sub>  | 150mA Source Current                          | 0.85 | 1.3  | 2.2  | Ω     |
| Lower Drive Sink Current (Note 4)            | I <sub>L_SINK</sub>    | V <sub>PVCC</sub> = 12V, 3nF Load             | -    | 3    | -    | Α     |
| Lower Drive Sink Impedance                   | R <sub>L_SINK</sub>    | 150mA Sink Current                            | 0.60 | 0.94 | 1.35 | Ω     |

## NOTE:

# Functional Pin Description

| PACKAGE PIN #   |     | PIN   |                                                                                                                                                                                                                                                                                                                |
|-----------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SOIC DFN SYMBOL |     |       | FUNCTION                                                                                                                                                                                                                                                                                                       |
| 1               | 1   | UGATE | Upper gate drive output. Connect to gate of high-side power N-Channel MOSFET.                                                                                                                                                                                                                                  |
| 2               | 2   | BOOT  | Floating bootstrap supply pin for the upper gate drive. Connect the bootstrap capacitor between this pin and the PHASE pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET. See the Internal Bootstrap Device section under DESCRIPTION for guidance in choosing the capacitor value. |
| -               | 3,8 | N/C   | No Connection.                                                                                                                                                                                                                                                                                                 |
| 3               | 4   | PWM   | The PWM signal is the control input for the driver. The PWM signal can enter three distinct states during operation, see the three-state PWM Input section under DESCRIPTION for further details. Connect this pin to the PWM output of the controller.                                                        |
| 4               | 5   | GND   | Bias and reference ground. All signals are referenced to this node. It is also the power ground return of the driver.                                                                                                                                                                                          |
| 5               | 6   | LGATE | Lower gate drive output. Connect to gate of the low-side power N-Channel MOSFET.                                                                                                                                                                                                                               |
| 6               | 7   | VCC   | Connect this pin to a +12V bias supply. Place a high quality low ESR ceramic capacitor from this pin to GND.                                                                                                                                                                                                   |
| 7               | 9   | PVCC  | This pin supplies power to both upper and lower gate drives in ISL6594B; only the lower gate drive in ISL6594A. Its operating range is +5V to 12V. Place a high quality low ESR ceramic capacitor from this pin to GND.                                                                                        |
| 8               | 10  | PHASE | Connect this pin to the SOURCE of the upper MOSFET and the DRAIN of the lower MOSFET. This pin provides a return path for the upper gate drive.                                                                                                                                                                |
| 9               | 11  | PAD   | Connect this pad to the power ground plane (GND) via thermally enhanced connection.                                                                                                                                                                                                                            |

<sup>4.</sup> Guaranteed by design. Not 100% tested in production.

## Description



FIGURE 1. TIMING DIAGRAM

## Operation

Designed for versatility and speed, the ISL6594A and ISL6594B MOSFET drivers control both high-side and low-side N-Channel FETs of a half-bridge power train from one externally provided PWM signal.

Prior to VCC exceeding its POR level, the Pre-POR overvoltage protection function is activated during initial startup; the upper gate (UGATE) is held low and the lower gate (LGATE), controlled by the Pre-POR overvoltage protection circuits, is connected to the PHASE. Once the VCC voltage surpasses the VCC Rising Threshold (See Electrical Specifications), the PWM signal takes control of gate transitions. A rising edge on PWM initiates the turn-off of the lower MOSFET (see Timing Diagram). After a short propagation delay [tpDLL], the lower gate begins to fall. Typical fall times [t<sub>FI</sub>] are provided in the Electrical Specifications section. Adaptive shoot-through circuitry monitors the PHASE voltage and determines the upper gate delay time [tpDHU]. This prevents both the lower and upper MOSFETs from conducting simultaneously. Once this delay period is complete, the upper gate drive begins to rise [t<sub>RIJ</sub>] and the upper MOSFET turns on.

A falling transition on PWM results in the turn-off of the upper MOSFET and the turn-on of the lower MOSFET. A short propagation delay [ $t_{PDLU}$ ] is encountered before the upper gate begins to fall [ $t_{FU}$ ]. Again, the adaptive shoot-through circuitry determines the lower gate delay time,  $t_{PDHL}$ . The PHASE voltage and the UGATE voltage are monitored, and the lower gate is allowed to rise after PHASE drops below a level or the voltage of UGATE to PHASE reaches a level depending upon the current direction (See next section for details). The lower gate then rises [ $t_{RL}$ ], turning on the lower MOSFET.

# Advanced Adaptive Zero Shoot-Through Deadtime Control (Patent Pending)

These drivers incorporate a unique adaptive deadtime control technique to minimize deadtime, resulting in high efficiency from the reduced freewheeling time of the lower MOSFETs' body-diode conduction, and to prevent the upper and lower MOSFETs from conducting simultaneously. This is accomplished by ensuring either rising gate turns on its MOSFET with minimum and sufficient delay after the other has turned off.

During turn-off of the lower MOSFET, the PHASE voltage is monitored until it reaches a -0.2V/+0.8V trip point for a forward/reverse current, at which time the UGATE is released to rise. An auto-zero comparator is used to correct the r<sub>DS(ON)</sub> drop in the phase voltage preventing false detection of the -0.2V phase level during r<sub>DS(ON)</sub> conduction period. In the case of zero current, the UGATE is released after 35ns delay of the LGATE dropping below 0.5V. During the phase detection, the disturbance of LGATE's falling transition on the PHASE node is blanked out to prevent false tripping. Once the PHASE is high, the advanced adaptive shoot-through circuitry monitors the PHASE and UGATE voltages during a PWM falling edge and the subsequent UGATE turn-off. If either the UGATE falls to less than 1.75V above the PHASE or the PHASE falls to less than +0.8V, the LGATE is released to turn on.

## Three-State PWM Input

A unique feature of these drivers and other Intersil drivers is the addition of a shutdown window to the PWM input. If the PWM signal enters and remains within the shutdown window for a set holdoff time, the driver outputs are disabled and both MOSFET gates are pulled and held low. The shutdown state is removed when the PWM signal moves outside the shutdown window. Otherwise, the PWM rising and falling thresholds outlined in the ELECTRICAL SPECIFICATIONS determine when the lower and upper gates are enabled.

This feature helps prevent a negative transient on the output voltage when the output is shut down, eliminating the Schottky diode that is used in some systems for protecting the load from reversed output voltage events.

In addition, more than 400mV hysteresis also incorporates into the three-state shutdown window to eliminate PWM input oscillations due to the capacitive load seen by the PWM input through the body diode of the controller's PWM output when the power-up and/or power-down sequence of bias supplies of the driver and PWM controller are required.

#### Power-On Reset (POR) Function

During initial startup, the VCC voltage rise is monitored. Once the rising VCC voltage exceeds 9.8V (typically), operation of the driver is enabled and the PWM input signal takes control of the gate drives. If VCC drops below the falling threshold of 7.6V (typically), operation of the driver is disabled.

## Pre-POR Overvoltage Protection

Prior to VCC exceeding its POR level, the upper gate is held low and the lower gate is controlled by the overvoltage protection circuits during initial startup. The PHASE is connected to the gate of the low side MOSFET (LGATE), which provides some protection to the microprocessor if the upper MOSFET(s) is shorted during initial startup. For complete protection, the low side MOSFET should have a gate threshold well below the maximum voltage rating of the load/microprocessor.

When VCC drops below its POR level, both gates pull low and the Pre-POR overvoltage protection circuits are not activated until VCC resets.

### Internal Bootstrap Device

Both drivers feature an internal bootstrap schottky diode. Simply adding an external capacitor across the BOOT and PHASE pins completes the bootstrap circuit. The bootstrap function is also designed to prevent the bootstrap capacitor from overcharging due to the large negative swing at the trailing-edge of the PHASE node. This reduces voltage stress on the boot to phase pins.

The bootstrap capacitor must have a maximum voltage rating above UVCC + 5V and its capacitance value can be chosen from the following equation:

$$C_{BOOT\_CAP} \ge \frac{Q_{GATE}}{\Delta V_{BOOT\_CAP}} \tag{EQ. 1}$$

$$Q_{GATE} = \frac{Q_{G1} \bullet UVCC}{V_{GS1}} \bullet N_{Q1}$$

where  $Q_{G1}$  is the amount of gate charge per upper MOSFET at  $V_{GS1}$  gate-source voltage and  $N_{Q1}$  is the number of control MOSFETs. The  $\Delta V_{BOOT\_CAP}$  term is defined as the allowable droop in the rail of the upper gate drive.

As an example, suppose two IRLR7821 FETs are chosen as the upper MOSFETs. The gate charge,  $Q_G$ , from the data sheet is 10nC at 4.5V ( $V_{GS}$ ) gate-source voltage. Then the  $Q_{GATE}$  is calculated to be 53nC for UVCC (i.e. PVCC in ISL6594B, VCC in ISL6594A) = 12V. We will assume a 200mV droop in drive voltage over the PWM cycle. We find that a bootstrap capacitance of at least 0.267 $\mu$ F is required.



FIGURE 2. BOOTSTRAP CAPACITANCE vs BOOT RIPPLE VOLTAGE

### Gate Drive Voltage Versatility

The ISL6594A and ISL6594B provide the user flexibility in choosing the gate drive voltage for efficiency optimization. The ISL6594A upper gate drive is fixed to VCC [+12V], but the lower drive rail can range from 12V down to 5V depending on what voltage is applied to PVCC. The ISL6594B ties the upper and lower drive rails together. Simply applying a voltage from 5V up to 12V on PVCC sets both gate drive rail voltages simultaneously.

#### **Power Dissipation**

Package power dissipation is mainly a function of the switching frequency (FSW), the output drive impedance, the external gate resistance, and the selected MOSFET's internal gate resistance and total gate charge. Calculating the power dissipation in the driver for a desired application is critical to ensure safe operation. Exceeding the maximum allowable power dissipation level will push the IC beyond the maximum recommended operating junction temperature of 125°C. The maximum allowable IC power dissipation for the SO8 package is approximately 800mW at room temperature, while the power dissipation capacity in the EPSOIC and DFN packages, with an exposed heat escape pad, is more than 2W and 1.5W, respectively. Both EPSOIC and DFN packages are more suitable for high frequency applications. See Layout Considerations paragraph for thermal transfer improvement suggestions. When designing the driver into an application, it is recommended that the following calculation is used to ensure safe operation at the desired frequency for

the selected MOSFETs. The total gate drive power losses due to the gate charge of MOSFETs and the driver's internal circuitry and their corresponding average driver current can be estimated with EQs. 2 and 3, respectively,

$$P_{Qg\_TOT} = P_{Qg\_Q1} + P_{Qg\_Q2} + I_Q \bullet VCC$$

$$P_{Qg\_Q1} = \frac{Q_{G1} \bullet UVCC^2}{V_{GS1}} \bullet F_{SW} \bullet N_{Q1}$$

$$P_{Qg\_Q2} = \frac{Q_{G2} \bullet LVCC^2}{V_{GS2}} \bullet F_{SW} \bullet N_{Q2}$$
(EQ. 2)

$$I_{DR} = \left(\frac{Q_{G1} \bullet UVCC \bullet N_{Q1}}{V_{GS1}} + \frac{Q_{G2} \bullet LVCC \bullet N_{Q2}}{V_{GS2}}\right) \bullet F_{SW} + I_{Q}$$
(EQ. 3)

where the gate charge ( $Q_{G1}$  and  $Q_{G2}$ ) is defined at a particular gate to source voltage ( $V_{GS1}$ and  $V_{GS2}$ ) in the corresponding MOSFET datasheet;  $I_Q$  is the driver's total quiescent current with no load at both drive outputs;  $N_{Q1}$  and  $N_{Q2}$  are number of upper and lower MOSFETs, respectively; UVCC and LVCC are the drive voltages for both upper and lower FETs, respectively. The  $I_{Q^*}$ VCC product is the quiescent power of the driver without capacitive load and is typically 116mW at 300kHz.

The total gate drive power losses are dissipated among the resistive components along the transition path. The drive resistance dissipates a portion of the total gate drive power losses, the rest will be dissipated by the external gate resistors ( $R_{G1}$  and  $R_{G2}$ ) and the internal gate resistors ( $R_{G1}$  and  $R_{G2}$ ) of MOSFETs. Figures 3 and 4 show the typical upper and lower gate drives turn-on transition path. The power dissipation on the driver can be roughly estimated as:

$$\begin{split} &P_{DR} = P_{DR\_UP} + P_{DR\_LOW} + I_{Q} \bullet VCC \\ &P_{DR\_UP} = \left(\frac{R_{HI1}}{R_{HI1} + R_{EXT1}} + \frac{R_{LO1}}{R_{LO1} + R_{EXT1}}\right) \bullet \frac{P_{Qg\_Q1}}{2} \\ &P_{DR\_LOW} = \left(\frac{R_{HI2}}{R_{HI2} + R_{EXT2}} + \frac{R_{LO2}}{R_{LO2} + R_{EXT2}}\right) \bullet \frac{P_{Qg\_Q2}}{2} \end{split}$$

$$R_{EXT1} = R_{G1} + \frac{R_{G11}}{N_{O1}}$$
  $R_{EXT2} = R_{G2} + \frac{R_{G12}}{N_{O2}}$ 



FIGURE 3. TYPICAL UPPER-GATE DRIVE TURN-ON PATH



FIGURE 4. TYPICAL LOWER-GATE DRIVE TURN-ON PATH

## Layout Considerations

For heat spreading, place copper underneath the IC whether it has an exposed pad or not. The copper area can be extended beyond the bottom area of the IC and/or connected to buried copper plane(s) with thermal vias. This combination of vias for vertical heat escape, extended copper plane, and buried planes for heat spreading allows the IC to achieve its full thermal potential.

Place each channel power component as close to each other as possible to reduce PCB copper losses and PCB parasitics: shortest distance between DRAINs of upper FETs and SOURCEs of lower FETs; shortest distance between DRAINs of lower FETs and the power ground. Thus, smaller amplitudes of positive and negative ringing are on the switching edges of the PHASE node. However, some space in between the power components is required for good airflow. The traces from the drivers to the FETs should be kept short and wide to reduce the inductance of the traces and to promote clean drive signals.

# Dual Flat No-Lead Plastic Package (DFN)



L10.3x3
10 LEAD DUAL FLAT NO-LEAD PLASTIC PACKAGE

|        | ı    |          |      |       |  |
|--------|------|----------|------|-------|--|
| SYMBOL | MIN  | NOMINAL  | MAX  | NOTES |  |
| А      | 0.80 | 0.90     | 1.00 | -     |  |
| A1     | -    | -        | 0.05 | -     |  |
| А3     |      | 0.20 REF |      | -     |  |
| b      | 0.18 | 0.23     | 0.28 | 5,8   |  |
| D      |      | 3.00 BSC |      |       |  |
| D2     | 1.95 | 2.00     | 2.05 | 7,8   |  |
| E      |      | 3.00 BSC |      | -     |  |
| E2     | 1.55 | 7,8      |      |       |  |
| е      |      | -        |      |       |  |
| k      | 0.25 | -        | -    | -     |  |
| L      | 0.30 | 0.35     | 0.40 | 8     |  |
| N      |      | 2        |      |       |  |
| Nd     |      | 3        |      |       |  |

Rev. 2 11/03

#### NOTES:

- 1. Dimensioning and tolerancing conform to ASME Y14.5-1994.
- 2. N is the number of terminals.
- 3. Nd refers to the number of terminals on D.
- 4. All dimensions are in millimeters. Angles are in degrees.
- 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance.
- Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389.

FOR ODD TERMINAL/SIDE

е

**TERMINAL TIP** 

## Small Outline Exposed Pad Plastic Packages (EPSOIC)





M8.15B 8 LEAD NARROW BODY SMALL OUTLINE EXPOSED PAD PLASTIC PACKAGE

|        | INCHES |                | MILLIN         | MILLIMETERS    |       |  |
|--------|--------|----------------|----------------|----------------|-------|--|
| SYMBOL | MIN    | MAX            | MIN            | MAX            | NOTES |  |
| Α      | 0.056  | 0.066          | 1.43           | 1.68           | -     |  |
| A1     | 0.001  | 0.005          | 0.03           | 0.13           | -     |  |
| В      | 0.0138 | 0.0192         | 0.35           | 0.49           | 9     |  |
| С      | 0.0075 | 0.0098         | 0.19           | 0.25           | -     |  |
| D      | 0.189  | 0.196          | 4.80           | 4.98           | 3     |  |
| Е      | 0.150  | 0.157          | 3.31           | 3.39           | 4     |  |
| е      | 0.050  | BSC            | 1.27 BSC       |                | -     |  |
| Н      | 0.230  | 0.244          | 5.84           | 6.20           | -     |  |
| h      | 0.010  | 0.016          | 0.25           | 0.41           | 5     |  |
| L      | 0.016  | 0.035          | 0.41           | 0.64           | 6     |  |
| N      | 8      |                |                | 8              | 7     |  |
| α      | 0°     | 8 <sup>0</sup> | 0 <sub>0</sub> | 8 <sup>0</sup> | -     |  |
| Р      | -      | 0.094          | -              | 2.387          | 11    |  |
| P1     | -      | 0.094          | -              | 2.387          | 11    |  |

Rev. 2 11/03

#### NOTES:

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
- Dimensions "P" and "P1" are thermal and/or electrical enhanced variations. Values shown are maximum size of exposed pad within lead count and body size.

## Small Outline Plastic Packages (SOIC)



#### NOTES:

- Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
- 2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side
- 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 6. "L" is the length of terminal for soldering to a substrate.
- 7. "N" is the number of terminal positions.
- 8. Terminal numbers are shown for reference only.
- The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

M8.15 (JEDEC MS-012-AA ISSUE C)
8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE

|        | INCHES |                | MILLIN   |                |       |
|--------|--------|----------------|----------|----------------|-------|
| SYMBOL | MIN    | MAX            | MIN      | MAX            | NOTES |
| Α      | 0.0532 | 0.0688         | 1.35     | 1.75           | -     |
| A1     | 0.0040 | 0.0098         | 0.10     | 0.25           | -     |
| В      | 0.013  | 0.020          | 0.33     | 0.51           | 9     |
| С      | 0.0075 | 0.0098         | 0.19     | 0.25           | -     |
| D      | 0.1890 | 0.1968         | 4.80     | 5.00           | 3     |
| Е      | 0.1497 | 0.1574         | 3.80     | 4.00           | 4     |
| е      | 0.050  | BSC            | 1.27 BSC |                | -     |
| Н      | 0.2284 | 0.2440         | 5.80     | 6.20           | -     |
| h      | 0.0099 | 0.0196         | 0.25     | 0.50           | 5     |
| L      | 0.016  | 0.050          | 0.40     | 1.27           | 6     |
| N      | 8      |                | ;        | 8              | 7     |
| α      | 0°     | 8 <sup>0</sup> | 0°       | 8 <sup>0</sup> | -     |

Rev. 0 12/93

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com