# bq4016/bq4016Y # 1024Kx8 Nonvolatile SRAM #### **Features** - ➤ Data retention in the absence of power - ➤ Automatic write-protection during power-up/power-down cycles - ➤ Conventional SRAM operation; unlimited write cycles - ➤ 10-year minimum data retention in absence of power - ➤ Battery internally isolated until power is applied # **General Description** The CMOS bq4016 is a nonvolatile 8,388,608-bit static RAM organized as 1,048,576 words by 8 bits. The integral control circuitry and lithium energy source provide reliable nonvolatility coupled with the unlimited write cycles of standard SRAM. The control circuitry constantly monitors the single 5V supply for an out-of-tolerance condition. When $V_{\rm CC}$ falls out of tolerance, the SRAM is unconditionally write-protected to prevent an inadvertent write operation. At this time the integral energy source is switched on to sustain the memory until after $V_{\rm CC}$ returns valid The bq4016 uses extremely low standby current CMOS SRAMs, coupled with a small lithium coin cell to provide nonvolatility without long write-cycle times and the write-cycle limitations associated with EEPROM. The bq4016 has the same interface as industry-standard SRAMs and requires no external circuitry. #### **Pin Connections** ## **Pin Names** | $A_0-A_{19}$ | Address inputs | |----------------------------------|----------------------| | DQ <sub>0</sub> -DQ <sub>7</sub> | Data input/output | | CE | Chip enable input | | ŌĒ | Output enable input | | $\overline{\text{WE}}$ | Write enable input | | $V_{CC}$ | +5 volt supply input | | $V_{SS}$ | Ground | | NC | No connect | | | | | | | # **Block Diagram** ## **Selection Guide** | Part<br>Number | Maximum<br>Access<br>Time (ns) | Negative<br>Supply<br>Tolerance | Part<br>Number | Maximum<br>Access<br>Time (ns) | Negative<br>Supply<br>Tolerance | |----------------|--------------------------------|---------------------------------|----------------|--------------------------------|---------------------------------| | bq4016MC -70 | 70 | -5% | bq4016YMC -70 | 70 | -10% | ## **Functional Description** When power is valid, the bq4016 operates as a standard CMOS SRAM. During power-down and power-up cycles, the bq4016 acts as a nonvolatile memory, automatically protecting and preserving the memory contents. Power-down/power-up control circuitry constantly monitors the $V_{\rm CC}$ supply for a power-fail-detect threshold $V_{\rm PFD}$ . The bq4016 monitors for $V_{\rm PFD}=4.62V$ typical for use in systems with 5% supply tolerance. The bq4016Y monitors for $V_{\rm PFD}=4.37V$ typical for use in systems with 10% supply tolerance. When V<sub>CC</sub> falls below the V<sub>PFD</sub> threshold, the SRAM automatically write-protects the data. All outputs become high impedance, and all inputs are treated as "don't care." If a valid access is in process at the time of power-fail detection, the memory cycle continues to completion. If the memory cycle fails to terminate within time twp<sub>T</sub>, write-protection takes place. As $V_{CC}$ falls past $V_{PFD}$ and approaches 3V, the control circuitry switches to the internal lithium backup supply, which provides data retention until valid $V_{CC}$ is applied. When $V_{CC}$ returns to a level above the internal backup cell voltage, the supply is switched back to $V_{CC}$ . After $V_{CC}$ ramps above the $V_{PFD}$ threshold, write-protection continues for a time $t_{CER}$ (120ms maximum) to allow for processor stabilization. Normal memory operation may resume after this time. The internal coin cells used by the bq4016 have an extremely long shelf life. The bq4016 provides data retention for more than 10 years in the absence of system power. As shipped from Benchmarq, the integral lithium cells are electrically isolated from the memory. (Self-discharge in this condition is approximately 0.5% per year.) Following the first application of V<sub>CC</sub>, this isolation is broken, and the lithium backup provides data retention on subsequent power-downs. #### **Truth Table** | Mode | CE | WE OE | | I/O Operation | Power | | |----------------|----|-------|---|--------------------------|---------|--| | Not selected | Н | X | X | High Z | Standby | | | Output disable | L | Н | Н | High <b>Z</b> | Active | | | Read | L | Н | L | $\mathbf{D}_{ ext{OUT}}$ | Active | | | Write | L | L | X | D <sub>IN</sub> | Active | | # **Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | Conditions | |-------------------------------------------------------------------------------------------|-----------------------------------------------------|-------------|------------------------|-------------------------| | $v_{cc}$ | DC voltage applied on $V_{CC}$ relative to $V_{SS}$ | -0.3 to 7.0 | V | | | $V_{\rm T}$ DC voltage applied on any pin excluding $V_{\rm CC}$ relative to $V_{\rm SS}$ | | -0.3 to 7.0 | v | $V_T \leq V_{CC} + 0.3$ | | T <sub>OPR</sub> | Operating temperature | 0 to +70 | $^{\circ}\mathrm{C}$ | | | T <sub>STG</sub> Storage temperature | | -40 to +70 | ${}^{\circ}\mathrm{C}$ | | | $T_{BIAS}$ | Temperature under bias | -10 to +70 | $^{\circ}\mathrm{C}$ | | | TSOLDER | Soldering temperature | +260 | $^{\circ}\mathrm{C}$ | For 10 seconds | Note: Permanent device damage may occur if **Absolute Maximum Ratings** are exceeded. Functional operation should be limited to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to conditions beyond the operational limits for extended periods of time may affect device reliability. ## Recommended DC Operating Conditions (TA = 0 to 70°C) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Notes | |--------------|--------------------|---------|---------|--------------------|------|---------| | ** | | 4.5 | 5.0 | 5.5 | V | bq4016Y | | Vec | Supply voltage | 4.75 | 5.0 | 5.5 | V | bq4016 | | $V_{SS}$ | Supply voltage | 0 | 0 | 0 | V | | | $V_{\rm IL}$ | Input low voltage | -0.3 | _ | 0.8 | V | | | $V_{IH}$ | Input high voltage | 2.2 | | $V_{\rm CC}$ + 0.3 | V | | Note: Typical values indicate operation at $T_A = 25$ °C. # DC Electrical Characteristics (T<sub>A</sub> = 0 to 70°C, V<sub>CCmin</sub> ≤ V<sub>CC</sub> ≤ V<sub>CCmax</sub>) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Conditions/Notes | |--------------------|----------------------------|---------|---------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $I_{LI}$ | Input leakage current | - | - | ± 2 | μA | $V_{\rm IN}$ = $V_{\rm SS}$ to $V_{\rm CC}$ | | $I_{LO}$ | Output leakage current | | _ | ± 2 | μA | $\frac{\overline{CE}}{\overline{WE}} = V_{IH} \text{ or } \overline{OE} = V_{IH} \text{ or }$ $\overline{WE} = V_{IL}$ | | V <sub>OH</sub> | Output high voltage | 2.4 | - | - | V | I <sub>OH</sub> = -1.0 mA | | $V_{OL}$ | Output low voltage | - | - | 0.4 | V | $I_{OL}$ = 2.1 mA | | $I_{SB1}$ | Standby supply current | - | 5 | 12 | mA | $\overline{CE} = V_{IH}$ | | $I_{\mathrm{SB2}}$ | Standby supply current | - | 2.5 | ŏ | mA | $\begin{array}{l} \underline{0V} \leq V_{IN} \leq 0.2V, \\ \overline{CE} \geq V_{CC} - 0.2V, \\ \text{or } V_{IN} \geq V_{CC} - 0.2 \end{array}$ | | $I_{CC}$ | Operating supply current | _ | 75 | 115 | mA | $\label{eq:min.cycle} \begin{split} &\underbrace{Min.\ cycle,\ duty} = 100\%,\\ &\overline{CE} = V_{IL}\ ,I_{I/O} = 0mA,\\ &A19 < V_{1L}\ or\ A19 > V_{IH}, \end{split}$ | | V | Dawer fail detect voltage | 4.55 | 4.62 | 4.75 | V | bq4016 | | $ m V_{PFD}$ | Power-fail-detect voltage | 4.30 | 4.37 | 4.50 | V | bq4016Y | | $V_{SO}$ | Supply switch-over voltage | - | 3 | - | V | | Note: Typical values indicate operation at $T_A$ = 25°C, $V_{\rm CC}$ = 5V. # Capacitance (TA = 25°C, F = 1MHz, VCC = 5.0V) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Conditions | |------------------|--------------------------|---------|---------|---------|------|---------------------| | C <sub>L/O</sub> | Input/output capacitance | - | _ | 20 | pF | Output voltage = 0V | | CIN | Input capacitance | - | - | 20 | pF | Input voltage = 0V | Note: These parameters are sampled and not 100% tested. #### **AC Test Conditions** | Parameter | Test Conditions | | | | |------------------------------------------|------------------------------------|--|--|--| | Input pulse levels | 0V to 3.0V | | | | | Input rise and fall times | 5 ns | | | | | Input and output timing reference levels | 1.5 V (unless otherwise specified) | | | | Figure 1. Output Load A Figure 2. Output Load B # Read Cycle (TA = 0 to 70°C, VCCmin ≤ VCC ≤ VCCmax) | | | - | 70 | | | |----------|------------------------------------|------|------|------|---------------| | Symbol | Parameter | Min. | Max. | Unit | Conditions | | $t_{RC}$ | Read cycle time | 70 | - | ns | | | tAA | Address access time | - | 70 | ns | Output load A | | tACE | Chip enable access time | - | 70 | ns | Output load A | | toE | Output enable to output valid | - | 35 | ns | Output load A | | tclz | Chip enable to output in low Z | 5 | - | ns | Output load B | | tolz | Output enable to output in low Z | 5 | - | ns | Output load B | | tchz | Chip disable to output in high Z | 0 | 25 | ns | Output load B | | tohz | Output disable to output in high Z | 0 | 25 | ns | Output load B | | tон | Output hold from address change | 10 | - | ns | Output load A | 4/10 # Read Cycle No. 1 (Address Access) 1,2 Read Cycle No. 2 (CE Access) 1,3,4 RC-2 RC-1 # Read Cycle No. 3 (OE Access) 1,5 RC-3 Notes: - 1. WE is held high for a read cycle. - 2. Device is continuously selected: $\overline{CE} = \overline{OE} = V_{IL}$ . - 3. Address is valid prior to or coincident with $\overline{\text{CE}}$ transition low. - 4. $\overline{OE} = V_{IL}$ . - 5. Device is continuously selected: $\overline{CE}$ = $V_{IL}$ . Sept. 1996 B 5/10 ## Write Cycle (TA = 0 to 70°C, VCCmin ≤ VCC ≤ VCCmax) | | | -70 | | | | |----------------------------|-------------------------------------|------|------|-------|-----------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Conditions/Notes | | twc | Write cycle time | 70 | - | ns | | | tcw | Chip enable to end of write | 65 | - | ns | (1) | | taw | Address valid to end of write | 65 | - | ns | (1) | | t <sub>AS</sub> | Address setup time | 0 | - | ns | Measured from address valid to beginning of write. (2) | | $\mathbf{t}_{\mathbf{WP}}$ | Write pulse width | 55 | - | ns | Measured from beginning of write to end of write. (1) | | tw <sub>R1</sub> | Write recovery time (write cycle 1) | 5 | - | ns | Measured from $\overline{\text{WE}}$ going high to end of write cycle. (3) | | tw <sub>R2</sub> | Write recovery time (write cycle 2) | 15 | - | ns | Measured from $\overline{\text{CE}}$ going high to end of write cycle. (3) | | $t_{\mathrm{DW}}$ | Data valid to end of write | 30 | - | ns | Measured to first low-to-high transition of either $\overrightarrow{CE}$ or $\overrightarrow{WE}$ . | | $t_{ m DH1}$ | Data hold time<br>(write cycle 1) | 0 | - | ns | Measured from $\overline{WE}$ going high to end of write cycle. (4) | | $t_{ m DH2}$ | Data hold time<br>(write cycle 2) | 10 | - | ns | Measured from $\overline{CE}$ going high to end of write cycle. (4) | | twz | Write enabled to output in high Z | 0 | 25 | ns | I/O pins are in output state. (5) | | tow | Output active from end of write | 5 | - | ns | I/O pins are in output state. (5) | #### Notes: - 1. A write ends at the earlier transition of $\overline{\text{CE}}$ going high and $\overline{\text{WE}}$ going high. - 2. A write occurs during the overlap of a low $\overline{CE}$ and a low $\overline{WE}$ . A write begins at the later transition of $\overline{CE}$ going low and $\overline{WE}$ going low. - 3. Either twR1 or twR2 must be met. - 4. Either tDH1 or tDH2 must be met. - 5. If $\overline{\text{CE}}$ goes low simultaneously with $\overline{\text{WE}}$ going low or after $\overline{\text{WE}}$ going low, the outputs remain in high-impedance state. # Write Cycle No. 1 (WE-Controlled) $^{1,2,3}$ # Write Cycle No. 2 (CE-Controlled) 1,2,3,4,5 Notes: - 1. $\overline{\text{CE}}$ or $\overline{\text{WE}}$ must be high during address transition. - Because I/O may be active (OE low) during this period, data input signals of opposite polarity to the outputs must not be applied. - 3. If OE is high, the I/O pins remain in a state of high impedance. - Either twR1 or twR2 must be met. - 5. Either $t_{DH1}$ or $t_{DH2}$ must be met. Sept. 1996 B 7/10 #### Power-Down/Power-Up Cycle (TA = 0 to 70°C) | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Conditions | |--------------------|------------------------------------------------------------------|---------|---------|---------|-------|--------------------------------------------------------------------------------------------------------| | tpf | V <sub>CC</sub> slew, 4.75 to 4.25 V | 300 | - | - | μs | | | tfs | V <sub>CC</sub> slew, 4.25 to V <sub>SO</sub> | 10 | - | - | μs | | | tpu | V <sub>CC</sub> slew, V <sub>SO</sub> to V <sub>PFD</sub> (max.) | 0 | * | - | μs | | | tCER | Chip enable recovery time | 40 | 80 | 120 | ms | Time during which SRAM is write-protected after V <sub>CC</sub> passes V <sub>FPD</sub> on power-up. | | $t_{DR}$ | Data-retention time in absence of $V_{\rm CC}$ | 10 | | - | years | $T_A = 25^{\circ}C.(2)$ | | $t_{\mathrm{WPT}}$ | Write-protect time | 40 | 100 | 150 | μs | Delay after V <sub>CC</sub> slews<br>down past V <sub>PFD</sub> before<br>SRAM is write-<br>protected. | Notes: - 1. Typical values indicate operation at $T_A = 25$ °C, $V_{CC} = 5V$ . - 2. Batteries are disconnected from circuit until after $V_{CC}$ is applied for the first time. $t_{DR}$ is the accumulated time in absence of power beginning when power is first applied to the device. Caution: Negative undershoots below the absolute maximum rating of -0.3V in battery-backup mode may affect data integrity. ## Power-Down/Power-Up Timing PD-B 8/10 # **Data Sheet Revision History** | Change No. Page No. | | Description | |---------------------|-----|--------------------------------------------------| | 1 | All | Changed from "Preliminary" to "Final" data sheet | Note: Change 1 = Sept. 1996 B changes from June 1995. # **Ordering Information** 10/10