# Advanced Micro Devices

## Am6112

## Microprocessor-Compatible 12-Bit A/D Converter

### DISTINCTIVE CHARACTERISTICS

- First totally monolithic, high-speed 12-bit ADC
- 6 µs typical conversion time
- Internal precision voltage reference
- No missing codes
- Easy Interfacing with 8- and 16-bit microprocessors
- Internal command register for programmable modes of operation
- Offset binary or two's complement output code
- 0 to 10 V, or ±5 V input range
- 24-pin package
- Segmented DAC architecture for monotonic operation
- Available in two accuracy ranges

### **GENERAL DESCRIPTION**

The Am6112 is a fully monolithic microprocessor-compatible 12-bit high-speed analog-to-digital converter. The Am6112 high-speed ADC contains a precision reference, DAC, comparator, SAR, scale resistors, output three-state buffers and comprehensive control logic, enabling the device to be interfaced with a variety of microprocessors. The Am6112 is capable of completing a 12-bit conversion in typically 6 µs and can handle input

voltage ranges of 0 to +10 V, and  $\pm 5$  V without external components.

The Am6112 has four modes of microprocessor operation, and a stand-alone mode. These modes are software programmable, except for the stand-alone mode. Applications include analog I/O subsystems, servocontrol, and high-speed digital signal processing of analog events.

## **BLOCK DIAGRAM**



01910-001A

## **CONNECTION DIAGRAM Top View**



Note: Pin 1 is marked for orientation.

01910-002A

## **ORDERING INFORMATION**

### **Standard Products**

AMD standard products are available in several packages and operating ranges. The ordering number (Valid Combination) is formed by a combination of:

- a. Device Number
- b. Speed Option (if applicable)
- c. Package Type
- d. Temperature Range
- e. Optional Processing



| Valid Combinations |         |  |  |  |  |  |
|--------------------|---------|--|--|--|--|--|
| Am6112             | DC DCB  |  |  |  |  |  |
| Am6112-10          | DC, DCB |  |  |  |  |  |

## **Valid Combinations**

Microprocessor-Compatible 12-Bit A/D Converter

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products.

3-28 Am6112

#### PIN DESCRIPTION

## ACK

Active-LOW digital open-collector output used to indicate conversion complete and data valid. In Modes 0,1, and 2  $\overline{ACK}$  is gated internally with  $\overline{RD}$  and  $\overline{WR}$  in order to generate WAIT states for the host processor. In Modes 3 and 4  $\overline{ACK}$  is ungated and reflects the converter status at all times.

ACK = 1 means a conversion is in progress.

ACK = 0 means that conversion is complete.

#### **AGND**

Analog ground.

## $C/\overline{D}$

Digital input used in conjunction with  $\overline{\text{MR}}$  to load command register and in conjunction with  $\overline{\text{RD}}$  (except for Mode 2) to select HIGH or LOW byte for READ. When C/ $\overline{\text{D}}$  is HIGH and  $\overline{\text{WR}}$  is asserted, data present on D<sub>0</sub> – D<sub>2</sub> are loaded into the command register to set up output code and conversion mode. When C/ $\overline{\text{D}}$  is LOW and  $\overline{\text{RD}}$  is asserted, the lower byte (8 LSBs) is output to D<sub>0</sub> – D<sub>7</sub> (D<sub>0</sub> is the LSB). When C/ $\overline{\text{D}}$  is HIGH and  $\overline{\text{RD}}$  is asserted, the upper byte (4 MSBs) is output to D<sub>0</sub> – D<sub>3</sub>. In Mode 2 the output data control is done internally and is not accessible via the C/ $\overline{\text{D}}$  pin.

#### CLK

Clock input controls the internal ADC conversion process.

#### COMP

Compensation pin for the internal reference amplifier. Connect a 0.01  $\mu F$  capacitor to V-.

## CS

Active-LOW digital input used to enable the Am6112 for I/O operations and to initiate conversions in Mode 2 (see Status Truth Table). If the Am6112 has been initialized for Mode 2,  $\overline{CS}$  HIGH will hold the SAR reset and the HIGH-to-LOW transition of  $\overline{CS}$  will start the first conversion. After  $\overline{CS}$  is LOW and the first conversion is completed in Mode 2, subsequent conversions are initiated by  $\overline{RD}$ .

### $D_0 - D_7$

Three-state data lines.  $D_0 - D_2$  are bidirectional data lines, while  $D_3 - D_7$  are strictly output data lines. Data is loaded into the internal command register via  $D_0 - D_2$  to select one of four modes of operation.  $D_0 - D_7$  are used to output the eight LSBs ( $B_0 - B_7$ ).  $D_0 - D_3$  are used to output the four MSBs ( $B_0 - B_{11}$ ) of the 12-bit data.  $D_4 - B_{11}$ 

 $D_7$  output the sign bit (B<sub>11</sub>) when two's complement output code is selected.  $D_0$  is the LSB and  $D_7$  is the MSB in this format.

#### DGND

Digital ground.

### IREFIN

External reference current input.

## RD

Active-LOW digital input which starts conversions in Modes 1 and 2 and reads the SAR data in all modes. When used in conjunction with  $\overline{WR}$ ,  $\overline{RD}$  forces the Am6112 into a Mode 4 (stand-alone) conversion cycle. SAR data is read in two bytes. The reading of the HIGH byte (B<sub>8</sub> – B<sub>11</sub>) or LOW byte is user-selectable via the C/ $\overline{D}$  pin (see Status Truth Table) except during Mode 2 (DMA-Compatible Mode).

#### RIN

Analog voltage input.

#### Roff

Offset voltage input. Leave open or ground for unipolar operation. Connect to AGND for high-speed unipolar operation. Connect to VREFOUT (buffered) for bipolar operation.

## ٧+

+5-V power supply input.

### V-

-5.2-V power supply input.

### **VREFOUT**

2.5-V internal voltage reference output.

### **VREFIN**

Connected to an external voltage reference or VREFOUT to establish a reference current for the DAC bit currents.

## WR

Active-LOW digital input which resets the SAR and starts a conversion cycle in Modes 0 and 3. When used in conjunction with  $\overline{RD}$ ,  $\overline{WR}$  forces the Am6112 into a Mode 4 (stand-alone) conversion cycle. When  $\overline{WR}$  is asserted with the  $C/\overline{D}$  pin held HIGH, data present on  $D_0$ ,  $D_1$ , and  $D_2$  (pins 9, 8, and 7 respectively) are loaded into the command register to set up output code (offset binary or two's complement) and conversion mode (Modes 0 – 3).

## **MAXIMUM RATINGS**

| Storage Temperature                 | -65 to +150°C  |
|-------------------------------------|----------------|
| Lead Temperature (Soldering 60 sec) | 300°C          |
| Max Package Dissipation             | ` 1 W          |
| V+ to DGND                          | -0.3 to +7.0 V |
| V- to DGND                          | +0.3 to -7.0 V |
| Max Differential V+ to V-           | ±12 V          |
| Digital Inputs to DGND              | -0.5 to +6.0 V |
| AGND to DGND                        | ±1 V           |
| VREF Max Output Current             | 15 mA          |
| Max Input Current at IREFIN         | 2 mA           |
| Voltage at VREFIN, IREFIN           | V-to V+        |
| Voltage at Rin, Roff                | ±18 V          |
| Open-Collector Voltage              | V+             |

Stresses above those listed under MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

Operating Temperature 0 to +70°C Die Size 0.142 x 0.176 in.

Operating ranges define those limits between which the functionality of the device is guaranteed.

**3–30** Am6112

## DC CHARACTERISTICS

(These specifications apply for V+ = +5 V  $\pm$ 5%, V- = -5.2 V +5%, VREF connected per test circuit, TA = 0 to +70°C, foliox = 150 kHz, 0 to 10-V input range, Roff connected to AGND stand-alone mode, unless otherwise stated.)

| Parameter                           | Descri                                                  | ption                                 | Test Conditions                                    | Min.  | Тур.            | Max.     | Unit              |
|-------------------------------------|---------------------------------------------------------|---------------------------------------|----------------------------------------------------|-------|-----------------|----------|-------------------|
| Transfer Ch                         | aracteristics                                           |                                       |                                                    |       |                 |          |                   |
| Symbol                              | Resolution                                              |                                       |                                                    | 12    | 12              | 12       | Bits              |
| DNL                                 | Differential Nonlinearity                               | Am6112                                | T <sub>A</sub> = +25°C                             |       | ±0.5            | ±1       | LSB               |
|                                     |                                                         | ·                                     |                                                    |       | ±0.5            | ±2       |                   |
|                                     |                                                         | Am6112-10                             | T <sub>A</sub> = +25°C                             |       | ±1.0            | ±2       |                   |
|                                     |                                                         | 7111071270                            | 1 <u>X</u> = 120 0                                 |       | ±1.0            | ±3       |                   |
| LIN                                 | Linearity                                               | Am6112                                | T <sub>4</sub> = +25°C                             |       | ±0.8            | ±2       | LSB               |
| LUV                                 | Lindaniy                                                | Amoriz                                | 14 = +20 0                                         |       | ±0.8            | ±2       | LOD               |
|                                     |                                                         | Am6112-10                             | T <sub>A</sub> = +25°C                             |       | ±0.8            | ±2       |                   |
|                                     |                                                         | AIII0112-10                           | 14 + 120 0                                         |       | ±0.8            | ±3       |                   |
|                                     | Inherent Quantization Erro                              | ١,                                    |                                                    |       | 10.0            | ±1/2     | LSB               |
|                                     | Unipolar Gain Error                                     | и                                     | V <sub>IN</sub> = 0 to +10 V                       |       | ±5              | ±20      | LSB               |
|                                     | Unipolar Offset Error                                   | <del></del>                           | V <sub>IN</sub> = 0 10 + 10 V                      |       | ±2              | ±10      | LSB               |
|                                     | Bipolar Gain Error Roff Co                              | innected to V                         | V <sub>IN</sub> = -5 V to +5 V                     |       | ±5              | ±20      | LSB               |
|                                     | Bipolar Offset Error Roff C                             | connected to V                        | + <sub>IN</sub> = -5 + 15 +5 +                     |       | ±2              | ±20      | LSB               |
| +PSR                                | Positive Power Supply Ser                               |                                       | V· = +5 V ±5%                                      |       | 0.02            | 0.3      | %FS               |
| -PSR                                | Negative Power Supply Se                                |                                       | V- = -5.2 V ±5%                                    |       | 0.02            | 0.15     | %FS               |
| Internal Refe                       |                                                         | STISILIYILY                           | ¥ 2 · 0.2 ¥ ±076                                   |       | 0.02            | 0.13     | 701 3             |
|                                     |                                                         | Connected to V                        | 1 1 m A                                            | 0.400 | 2.5             | 0.510    | V                 |
| V <sub>REF</sub>                    | Reference Voltage V <sub>REFOUT</sub> Load Regulation   | Confidence to V <sub>REFIN</sub>      | I <sub>REF</sub> = 1 mA                            | 2.490 | 2.5             | 2.510    |                   |
| ΔV <sub>REF</sub> /V <sub>REF</sub> |                                                         |                                       | $I_{REF} = 0 \text{ mA to 4 mA}$<br>V+ = +5 V ±5%, |       | 0.04            | 0.2      | %V <sub>REF</sub> |
| $\Delta V_{REF}/V_{REF}$            | Line Regulation                                         |                                       | V+ = +5 V ±5%,<br>-5.2 V ±5%                       |       | 0.00            | ا مما    | 0/3/              |
|                                     | + (Di- 40)                                              |                                       | -5.2 V ±5%                                         |       | 0.02            | 0.3      | %V <sub>REF</sub> |
| Analog Inpu                         | •                                                       |                                       |                                                    |       |                 |          |                   |
| Б                                   | Input Resistance                                        |                                       |                                                    |       | - <del></del>   |          | 10                |
| R <sub>M</sub>                      | ±5 V                                                    |                                       |                                                    |       | 2.5             |          | kΩ                |
|                                     | 0 to 10 V                                               |                                       |                                                    |       | 2.5             |          | kΩ                |
| Cin                                 | Input Capacitance                                       |                                       |                                                    |       |                 |          |                   |
| <b>51 10 14 1</b>                   | R <sub>IN</sub> , R <sub>OFF</sub> , V <sub>REFIN</sub> |                                       | <u> </u>                                           |       | 4               | <u> </u> | pF                |
| Digital Input                       |                                                         |                                       |                                                    |       |                 |          |                   |
|                                     | Logic Level Input Voltag                                | e                                     |                                                    |       |                 |          |                   |
| V <sub>IH</sub>                     | Logic 1                                                 |                                       |                                                    | 2.0   |                 |          | ٧                 |
| V <sub>IL</sub>                     | Logic 0                                                 | · · · · · · · · · · · · · · · · · · · |                                                    |       |                 | 0.8      | >                 |
|                                     | Logic Level Input Currer                                | <u>it</u>                             |                                                    |       |                 |          |                   |
| I <sub>IH</sub>                     | Logic 1                                                 |                                       | V <sub>IN</sub> = 2.7 V                            |       | 1.0             | 10       | μA                |
| I <sub>IL</sub>                     | Logic 0                                                 |                                       | V <sub>IN</sub> = 0.4 V                            |       | 0.1             | 5        | μA                |
| C <sub>IN</sub>                     | CLOCK                                                   |                                       |                                                    |       | 4               |          | pF                |
| Digital Outp                        |                                                         |                                       |                                                    |       |                 |          |                   |
|                                     | Logic Level Output Volta                                | iges                                  |                                                    |       |                 |          |                   |
| V <sub>OH</sub>                     | Logic 1                                                 |                                       | I <sub>oн</sub> = -400 μA                          | 2.4   | 3.5             |          | ٧                 |
| VoL                                 | Logic 0                                                 |                                       | I <sub>ot</sub> = 4 mA                             |       | 0.38            | 0.5      | ٧                 |
| I <sub>sc</sub>                     | Output Short-Circuit Curre                              |                                       | V <sub>o</sub> = 2.4 V                             |       | 35              |          | mA                |
| I <sub>ozh</sub>                    | Three-State Leakage HIG                                 |                                       | V <sub>o</sub> = 2.4 V                             |       | 0.01            | 2        | μΑ                |
| lozu                                | Three-State Leakage LOV                                 | V D <sub>3</sub> to D <sub>7</sub>    | V <sub>o</sub> = 0.4 V                             |       | 0.1             | 2        | μΑ                |
| l <sub>ozh</sub>                    | Three-State Leakage HIG                                 |                                       | V <sub>o</sub> = 2.4 V                             |       | 1.0             | 10       | μA                |
| loz                                 | Three-State Leakage LOV                                 | V D <sub>o</sub> to D <sub>2</sub>    | V <sub>o</sub> = 0.4 V                             |       | 0.1             | 5        | μΑ                |
| Power Requ                          |                                                         |                                       |                                                    |       |                 |          |                   |
| <u>l</u> +                          | Positive Supply Current                                 |                                       |                                                    |       | 30              | 45       | mA                |
| <u>⊢</u><br>P <sub>p</sub>          | Negative Supply Current                                 |                                       |                                                    | -75   | <del>-</del> 50 |          | mA                |
|                                     | Power Dissipation                                       |                                       |                                                    |       | 410             | 646      | mW                |
| V+                                  | Positive Supply Range                                   |                                       |                                                    | 4.75  | 5.00            | 5.25     | V                 |
| V-                                  | Negative Supply Range                                   |                                       | 1                                                  | -4.94 | 5.20            | -5.46    | V                 |

Am6112 3–31

### SYSTEM TIMING

(These specifications apply for V+=+5 V, V-=-5.2 V,  $V_{REF}$  connected per test circuit,  $T_A=+25^{\circ}$ C, 0 to +10-V input range, unles otherwise stated.)

| Symbol               | Descriptions                                                  | Min. | Тур.  | Max. | Unit |
|----------------------|---------------------------------------------------------------|------|-------|------|------|
| t <sub>conv</sub>    | Conversion Time R <sub>OFF</sub> Connected to AGND (unipolar) |      | 6     | 10°  | μs   |
| t <sub>conv</sub>    | Conversion Time R <sub>OFF</sub> Open (unipolar)              |      | 15    |      | μs   |
| CLK T <sub>THL</sub> | CLK HIGH to LOW                                               |      |       | 100  | ns   |
| CLK T <sub>TLH</sub> | CLK LOW to HIGH                                               |      | 5     | 10   | ns   |
| CLK Duty Cycle       | % Time for which CLK is HIGH                                  | 30   | 50    | 70   | %    |
| CLK Freq             | CLK Frequency R <sub>OFF</sub> Connected to AGND (unipolar)   |      | 2 • 0 |      | MHz  |

<sup>\*</sup>This parameter is not tested in production but is instead guaranteed by design.

### **DEFINITION OF TERMS**

**Resolution:** The number of possible analog input levels an A/D will resolve. Expressed as either the number of output bits, or 1 part in 2<sup>n</sup> where n is the number of bits.

Differential Nonlinearity: The deviation between the actual code width of an A/D from the ideal code width. The code width is defined as the range of analog input which produces a given digital output code. An ideal value of a code width is equivalent to FSR/2<sup>n</sup>, where FSR is full-scale range and n is the number of bits.

**Linearity:** The deviation of each individual code from an ideal straight line transfer curve between zero and full scale, with the straight line measured from the middle of each particular code.

Inherent Quantization Error: Quantization Error is a direct consequence of the resolution of the A/D. All analog voltages within a given range are represented by a single digital output code. There is, therefore, an *inherent* ±1/2 LSB conversion error even for a perfect A/D.

Gain Error: Defined as the difference between the analog input levels required to produce the first and the

last digital output code transitions with gain error as a measure of the deviation between the actual gain from the ideal gain.

**Unipolar Offset Error:** Difference between the ideal (+1/2 LSB) and the actual analog input level required to produce the first digital code transition (00 . . . .00 to 00 . . . . 01) over the complete temperature range.

**Bipolar Offset Error:** Difference between the ideal (1/2 FSR – 1/2 LSB) and the actual analog input level required to produce the major carry output digital code transition (from 01 . . . . 11 to 10 . . . . 00).

Power Supply Sensitivity: A measure of the change in gain of the A/D resulting from a change in supply voltage. Usually expressed in total %FS for a percentage change in supply voltage.

**Conversion Time:** The measure of how long it takes for the A/D to arrive at the correct digital output code. It is the time between ACK HIGH to ACK LOW which signifies that the conversion is completed.

3–32 Am6112

TEST CIRCUIT—Top View
Unipolar—Stand Alone—R<sub>OFF</sub> Connected to Analog Ground



01910-003A

CHARACTERISTIC CURVES
Typical Reference Voltage vs Temperature and Power Supply



01910-004A

3-33

#### CALIBRATION

### **Unipolar Configuration (Figure 1)**

The Am6112 contains all the active components required to perform a complete 12-bit A/D conversion (except clock). All that is necessary, in most situations, is the connection of the power supplies (+5 V and -5.2 V), analog input, and conversion initiation command, discussed later. The Am6112 has a nominal 1/2 LSB offset so that the exact analog input for a given code will be in the middle of the code. If the gain error (full-scale) trim is not required, short pin 22 to 23 and delete R<sub>5</sub>. If offset trim is not required delete R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub>.

## **Unipolar Calibration (Figure 1)**

The initial offset error can be trimmed by  $R_3$ . The first A/D transition (0000 0000 0000 to 0000 0000 0001) should occur for an input level of  $\pm 1/2$  LSB (1.22 mV). While continuously monitoring the A/D output, adjust  $R_3$  for 50% duty cycle of the LSB (D<sub>0</sub>).

The gain error (full-scale) trim is done by applying a signal 1-1/2 LSBs below the nominal full scale (9.9963 V for a 10-V input range).  $R_4$  is trimmed to give the last transition (1111 1111 1110 to 1111 1111 1111). While continuously monitoring the A/D output, adjust  $R_4$  for 50% duty cycle of the LSB ( $D_0$ ).

## **Bipolar Configuration (Figure 2)**

If calibration is not required delete R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub>.

#### **Bipolar Calibration (Figure 2)**

Bipolar calibration is similar to unipolar calibration. First, a signal +1/2 LSB (-4.9976 V) above negative full-scale (-4.9988 V for the  $\pm 5$  V input range) is applied to R<sub>3</sub> and potentiometer R<sub>1</sub> is trimmed to give the first transition (0000 0000 0000 to 0000 0000). Then a signal 1/2 LSB (4.9963 V) below positive full-scale (4.9976 V), is applied and potentiometer R<sub>2</sub> is trimmed to give the last transition (1111 1111 1110 to 1111 1111 1111).



"Remove  $R_2$  and make  $R_1$  = 1  $M\Omega$  for lowest noise, medium speed operation.

01910-005A

Figure 1. Am6112 Unipolar Configuration ( $R_{off}$  low impedance  $\rightarrow$  high speed)

3–34 Am6112



 ${}^\bullet\! A$  low impedance Op Amp is recommended for optimum performance due to fast switching currents appearing at  $R_{OFF}$  .

01910-006A

Figure 2. Am6112 Unipolar Configuration

#### THEORY OF OPERATION

The Am6112 is a fully microprocessor-compatible programmable 12-bit A/D converter. The device is initialized by writing a 3-bit word into the internal command register via the bidirectional data pins  $D_0 - D_2$ ; in this operation, bits  $D_1$  and  $D_2$  configure the converter into one of four modes, while  $D_0$  provides the choice of either offset-binary or two's complement output code. A fifth mode is a unique stand-alone mode in which the internal command register is programmed whenever the control inputs Read ( $\overline{RD}$ ) and Write ( $\overline{WR}$ ) are LOW together.

The Am6112 has the standard microprocessor peripheral control lines, Chip Select ( $\overline{CS}$ ), Write ( $\overline{WR}$ ), Read ( $\overline{RD}$ ), plus one additional line, Command/Data ( $C/\overline{D}$ ). The  $C/\overline{D}$  control qualifies both the read and write operations. It defines a write operation as either an initialization or an external start conversion command, and during read cycles it steers either the upper or lower data byte to the data outputs.

The Am6112 requires an external clock (CLK) to control the conversion speed. The status output acknowledge

(ACK) indicates whether a conversion is in progress (HIGH) or completed (LOW). Conversion starts on the next falling edge of the clock after the triggering event. Conversion finishes 12.5 clock cycles later.

The Successive Approximation Register performs the analog-to-digital conversion by sequentially testing the effect of removing the bit currents (B11 to B0) of the D/A converter, which are all steered to the A/D summing node. The bit currents are binary scaled versions of the reference current flowing into the D/A converter reference amplifier, and the voltage comparator decides whether the bit currents should be removed or retained. The reference current is obtained from the internal reference voltage source using the scale resistor connected to VREFOUT. The Am6112 contains the necessary gain and range selection resistors enabling bipolar signals between –5 V and +5 V, and unipolar signals from 0 to +10 V to be digitized. The device operates from +5 V and –5.2 V supplies.

|               | STATUS TRUTH TABLE   |   |   |                                                                              |  |  |  |  |  |  |  |
|---------------|----------------------|---|---|------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| C             | Control Logic Inputs |   |   |                                                                              |  |  |  |  |  |  |  |
| <del>cs</del> | CS RD WR C/D         |   |   | Am6112 Status                                                                |  |  |  |  |  |  |  |
| 1             | Х                    | Х | Х | Output Data Lines (D <sub>7</sub> – D <sub>0</sub> ) in High-Impedance State |  |  |  |  |  |  |  |
| 0             | 0                    | 0 | 0 | Forced to Stand-Alone Mode Operation                                         |  |  |  |  |  |  |  |
| 0             | 1                    | 0 | 1 | Write into Command Register to Select Mode of Operation                      |  |  |  |  |  |  |  |
| 0             | 0                    | 1 | 0 | Read eight LSBs (Low Byte), Except in Mode 2                                 |  |  |  |  |  |  |  |
| 0             | 0                    | 1 | 1 | Read four MSBs (High Byte), Except in Mode 2                                 |  |  |  |  |  |  |  |
| 0             | 1                    | 0 | 0 | Start Conversion (Modes 0, 3 and Stand-Alone)                                |  |  |  |  |  |  |  |
| 0             | 0                    | 1 | 0 | Start Conversion, (Modes 1, 2)                                               |  |  |  |  |  |  |  |

### APPLICATIONS INFORMATION

Depending on the processor used and throughput rate required, the user can select up to five operating modes.

In Mode 0, the conversion cycle is started by an active write ( $\overline{WR}$ ) and the next two read ( $\overline{RD}$ ) commands send the data out. The status of the command/data ( $C/\overline{D}$ ) line determines whether the output data consists of the eight LSBs or four MSBs. In this mode, as well as Modes 1 and 2, the  $\overline{ACK}$  line reflects the ADC's status during an active read period.  $\overline{ACK}$  can then be used to extend the I/O read cycle if desired.

In Mode 1, a conversion cycle is started by an active read. This mode is well-suited to microprocessors such as the Z80° and Z8000° which have data-block transfer as part of their repertoire.  $\overline{ACK}$  only reflects the ADC's status when  $\overline{CS}$ ,  $\overline{RD}$ , and  $\overline{C/D}$  are LOW. The first conversion after initialization is invalid.

Mode 2 puts the A/D converter under control of a DMA controller such as the Am9517A. During DMA transfer, the microprocessor is disabled, and the Am9517A provides all the signals to control the conversion process. In Mode 2, the A/D converter internally controls the output

of the data bytes. The first read signal sends out the eight LSBs and simultaneously saves the four MSBs into an internal latch. The LOW-to-HIGH transition of the first read initiates another conversion cycle. A second read cycle sends out the latched MSBs at the same time the A/D converter is performing the next conversion.  $C/\overline{D}$  is ignored. The first conversion after initialization is triggered by  $\overline{CS}$  and should be ignored.

Mode 3 is similar to Mode 0 except that the  $\overline{ACK}$  line reflects the A/D converter's true status. This difference in the decoding of the  $\overline{ACK}$  line provides flexibility in the microprocessor hand-shaking. Although tying the  $\overline{ACK}$  line to the microprocessor's Wait input pin might reduce throughput, by adding additional Wait states, it does guarantee full 12-bit conversion cycles.

Mode 4 is a unique and stand-alone mode, in which the internal command register is preprogrammed to operate with offset binary data output format. Mode 4 is programmed whenever  $\overline{\text{RD}}$  and  $\overline{\text{WR}}$  are LOW together. This situation is an illegal state with any microprocessor-based system.

\*Z80 and Z800 are trademarks of Zilog, Inc.

3-36 Am6112

To summarize, the Am6112 has five operating modes, two possible output codes (Two's complement or offset binary) and two possible input modes (unipolar or bipolar). Four of the operating modes are microprocessor-compatible and one operating mode is stand-alone. Betore using one of the microprocessor-compatible modes, the Am6112 must first be initialized to the appropriate operating mode and output code by asserting  $\overline{WR}$  and bringing  $C/\overline{D}$  HIGH with the appropriate data present on  $D_0 - D_2$ . This initialization need be done only once for any given mode and code. Conversions may be triggered by  $\overline{WR}$  or by  $\overline{RD}$ . Modes 0 and 3 are triggered by  $\overline{WR}$  and differ only in their treatment of  $\overline{ACK}$ . In

Mode 0  $\overline{ACK}$  is gated by  $\overline{RD}$ . The typical application for this mode is with a microprocessor, where one command ( $\overline{WR}$ ) will start conversion and two reads; ( $\overline{RD}$ ) will get the digitized data. The gated  $\overline{ACK}$  is used to insert Wait states on read. Modes 1 and 2 are triggered by  $\overline{RD}$  and gate  $\overline{ACK}$  with  $\overline{RD}$ , as in Mode 0. Mode 2 (DMA compatible) is the fastest throughput mode.

Stand-alone mode conversions are triggered by asserting WR and RD, as shown in the Timing Diagram. ACK reflects true converter status in stand-alone mode, as it does in Mode 3.

Am6112 3–37

## INITIALIZATION TIMING TABLE

| Number | Parameters            | Description                     | Min. | Тур. | Max. | Unit |
|--------|-----------------------|---------------------------------|------|------|------|------|
| 1      | t <sub>≅o−</sub> cs   | RD HIGH to CS LOW (RD Setup)    | 10   |      |      | ns   |
| 2      | tscs - WR             | CS LOW to WR LOW (CS Setup)     | 10   |      |      | ns   |
| 3      | t₩                    | WR Pulse Width                  | 100  |      |      | ns   |
| 4      | , twn_cs              | WR HIGH to CS LOW (WR Hold)     | 10   |      |      | ns   |
| 5      | t <sub>sc/D</sub> _wa | C/D HIGH to WR HIGH (C/D Setup) | 100  | 30   |      | ns   |
| 6      | t <sub>HC/O</sub> -WR | WR HIGH to C/D HIGH (C/D Hold)  | 10   |      |      | ns   |
| 7      | t <sub>so — we</sub>  | Data Setup Time                 | 100  |      |      | ns   |
| 8      | t <sub>HD</sub> — WR  | Data Hold Time                  | 20   |      |      | ns   |

## INITIALIZATION TIMING DIAGRAM



01910-007A

## Am6112 COMMAND REGISTER DECODING

|                | Com | mand B | its  |                        | -                     |                       |
|----------------|-----|--------|------|------------------------|-----------------------|-----------------------|
| D <sub>2</sub> | D,  | D,     | Mode | Conversions Started by | ACK Output Gated with | C/D Function          |
| 0              | 0   | 0/1    | 0    | WR                     | RD • CS               | Read LOW or HIGH Byte |
| 0              | 1   | 0/1    | 1    | ŘD                     | RD • CS • C/D         | Read LOW or HIGH Byte |
| 1              | 0   | 0/1    | 2    | ŘD                     | RD • CS               | Ignored               |
| 1              | 1   | 0/1    | 3    | WR                     | <u>cs</u>             | Read LOW or HIGH Byte |
| Х              | Х   | X*     | 4    | WR                     | <del>C</del> S        | Read LOW or HIGH Byte |

Notes:  $D_0 = 1$ —Two's complement output code  $D_0 = 0$ —Offset binary output code X = Don't care

\*Mode 4 always uses offset binary output code.

3-38 Am6112

## MODE 0 TIMING TABLE

| Number | Parameters                         | Descriptions                      | Min. | Тур. | Max.                   | Unit               |
|--------|------------------------------------|-----------------------------------|------|------|------------------------|--------------------|
| 1      | t <del>wa</del> L                  | WRLOW                             | 100  | _    |                        | ns                 |
| 2      | t <sub>c/DL</sub> _wL              | C/D LOW to WR LOW Setup           | 10   |      |                        | ns                 |
| 3      | t <del>c</del> swL                 | CS LOW to WR LOW Setup            | 20   |      |                        | ns                 |
| 4      | t <sub>wh — C/DL</sub>             | WR HIGH to C/D LOW Hold           | 10   |      |                        | ns                 |
| 5 _    | t <sub>wh</sub> _ <del>cs</del> h  | WR HIGH to CS HIGH Hold           | 20   |      |                        | ns                 |
| 6      | t <sub>wh –;</sub> <del>cc</del> н | WR HIGH to CC HIGH Delay (Note 1) |      |      | t <sub>clk</sub> + 50* | ns                 |
| 7      | tosl-ACKL                          | CS LOW to ACK LOW Delay           |      | 50   | 100                    | ns                 |
| 8      | tosh - ACKH                        | CS HIGH to ACK HIGH Delay         | 40   | 75   | 150                    | ns_                |
| 9      | tcsLRL                             | CS LOW to RD LOW                  | 20   |      |                        | ns                 |
| 10     | t <sub>ROL</sub>                   | RD LOW                            | 100  |      |                        | ns                 |
| 11     | t <sub>crō→RL</sub>                | C/D to RD LOW Setup               | 20   |      |                        | ns                 |
| 12     | t <sub>conv</sub>                  | Conversion Time                   |      |      | 12 • 5                 | t <sub>cux</sub> * |
| 13     | t <sub>RH-C/D</sub>                | RD HIGH to C/D Hold               | 10   |      |                        | กร                 |
| 14     | t <sub>RL—ACKH</sub>               | RD LOW to ACK HIGH Delay          |      | 100  | 200                    | ns                 |
| 15     | t <sub>ah —</sub> <del>Ack</del> l | RD HIGH to ACK LOW Delay          |      | 50   | 100                    | ns                 |
| 16     | t <sub>al — DTVLD</sub>            | RD LOW to Data Delay              |      | 50   | 100                    | ns                 |
| 17     | tash- otvlo                        | RD HIGH to Data Hold              | 20   | 60   | 75                     | ns                 |
| 18     | t <sub>RH — CSH</sub>              | RD HIGH to CS HIGH                | 20   |      |                        | ns                 |

\*Note: t<sub>cux</sub> = One Clock Period.

Note 1. CC is an internal line and is shown for clarity.

## 

01910-008A

S<sub>1</sub> — Start a conversion cycle with an active WR.

S<sub>2</sub> — Read tirst data byte. The four MSBs become valid six clock periods after \(\overline{CC}\) goes HIGH. Therefore, the four MSBs may be read during S<sub>2</sub> while the conversion cycle is in progress. If conversion is done (\overline{CC}\) going LOW) prior to S<sub>2</sub>, then either the four MSBs or the eight LSBs may be read first and the \(\overline{ACK}\) signal during S<sub>2</sub> and S<sub>3</sub> is the same as during S<sub>1</sub>. If the conversion time is longer than S<sub>1</sub> + S<sub>2</sub>, then the \(\overline{ACK}\) signal can be used to extend the active part of S<sub>2</sub>.

S<sub>3</sub> - Read second data byte.

Am6112 3–39

MODE 1 TIMING TABLE

| Number | Parameters                       | Description                       | Min. | Тур. | Max.                   | Unit |
|--------|----------------------------------|-----------------------------------|------|------|------------------------|------|
| 1      | tcs RL                           | CS LOW to RD LOW Setup            | 20   |      |                        | ns   |
| 2      | t <sub>RDL</sub>                 | RD LOW                            | 100  |      |                        | ns   |
| 3      | t <sub>RH</sub> _ <del>CSH</del> | RD HIGH to CS HIGH                | 20   |      |                        | ns   |
| 4      | t <sub>oro</sub> _osi            | C/D to RD LOW Setup               | 10   |      |                        | ns   |
| 5      | t <sub>RH—C/D</sub>              | RD HIGH to C/D Hold               | 10   |      |                        | ns   |
| 6      | t <sub>RH → och</sub>            | RD HIGH to CC HIGH Delay (Note 1) | -    |      | t <sub>cLK</sub> + 50* | ns   |
| 7      | t <sub>conv</sub>                | Conversion Time                   |      |      | 12 • 5                 | ns   |
| 8      | t <sub>CSL</sub> — ACKL          | CS LOW to ACK LOW Delay           | 1:_  | 50   | 100                    | ns   |
| 9      | tosh — Ackh                      | CS HIGH to ACK HIGH Delay         |      | 75   | 150                    | ns   |
| 10     | t <sub>RL — OTHLY</sub>          | RD HIGH to Data Delay             |      | 50   | 100                    | ns   |
| 11     | t <sub>RH OTDLY</sub>            | RD HIGH to Data Hold              | 20   | 60   | 75                     | ns   |

\*Note: t<sub>clk</sub> = One Clock Period.

Note 1. CC is an internal line and is shown for clarity.

### **MODE 1 TIMING DIAGRAM**



01910-009A

- S<sub>1</sub> Start the first conversion cycle with an active  $\overline{RD}$ . The 8 LSBs read are not valid.
- S<sub>2</sub> Read the first four MSBs. The four MSBs become valid six clock periods after CC goes high. Therefore, the four MSBs may be read during S<sub>2</sub> while the conversion cycle is in progress. If conversion ends prior to S<sub>2</sub>, then either the four MSBs or the 8 LSBs may be read first and the ACK signal during S<sub>2</sub> is the same as during S<sub>1</sub>. If the conversion time is longer than S<sub>2</sub>, then the ACK signal can be used to extend the active part of S<sub>2</sub>. C/D must be LOW to give a valid ACK signal.

S<sub>3</sub> and S<sub>1</sub> — Read the first eight LSBs and start the next conversion cycle.

### **MODE 2 TIMING TABLE**

| Number | Parameters                        | Description                        | Mln. | Тур. | Max.                   | Unit               |
|--------|-----------------------------------|------------------------------------|------|------|------------------------|--------------------|
| 1      | twn - CSL                         | WR HIGH to CS LOW Setup            | 10   |      |                        | ns                 |
| 2      | tosL-ROL                          | CS LOW to RD LOW Setup             | 10   |      |                        | ns                 |
| 3      | t <del>cs</del> ∟_ccн             | CS LOW to CC HIGH Delay (Note 1)   |      |      | t <sub>cLK</sub> + 50* | ns                 |
| 4      | t <sub>conv</sub>                 | Conversion Time                    |      |      | 12 • 5                 | t <sub>cLK</sub> * |
| 5      | tosl ACKL                         | CS LOW to ACK LOW Delay            |      | 50   | 100                    | ns                 |
| 6      | <sup>†</sup> осн—аски             | CC HIGH to ACK HIGH Delay (Note 1) |      | 50   | 100                    | ns                 |
| 7      | toci— ackl                        | CC LOW to ACK LOW Delay (Note 1)   |      | 50   | 100                    | ns                 |
| 8      | t <sub>RL</sub>                   | RD LOW to ACK HIGH Delay           |      | 100  | 200                    | ns                 |
| 9      | t <sub>lb</sub> _ ACKL            | Data to ACK LOW                    | 20   | 50   |                        | ns                 |
| 10     | t <sub>RH — OTHLO</sub>           | RD HIGH to Data Hold               | 20   | 60   | 75                     | ns                 |
| 11     | t <sub>RL — DTDLY</sub>           | RD LOW to Data Delay               |      | 50   | 100                    | ns                 |
| 12     | t <sub>RH</sub> _ccH              | RD HIGH to CC HIGH Delay (Note 1)  |      |      | t <sub>clx</sub> + 50* | ns                 |
| 13     | t <sub>RH</sub> — <del>C</del> SH | RD HIGH to CS HIGH                 | 10   |      |                        | ns                 |
| 14     | t <sub>RH</sub>                   | RD HIGH                            | 50   |      |                        | ns                 |

\*Note: t<sub>cLK</sub> = One Clock Period.

Note 1. CC is an internal line and is shown for clarity.

### **MODE 2 TIMING DIAGRAM**



01910-010A

S<sub>1.1</sub> — Start first conversion with  $\overline{\text{CS}}$  going LOW. First four MSBs are latched internally. First eight LSBs are valid when CC goes LOW. Note that S<sub>1-1</sub> cycle is extended by the insertion of wait states using the ACK signal. Second conversion starts after RD goes HIGH. Data is invalid.

S<sub>1.2</sub> — Read first four MSBs. Note that this cycle is not extended. Data is invalid.

 $S_{2:1}^{-}$  — This cycle is similar to the  $S_{1:1}$  cycle.  $S_{2:2}^{-}$  — This cycle is similar to the  $S_{1:2}$  cycle except that conversion cycles are inhibited after  $\overline{\text{CS}}$  goes HIGH.

## **MODE 3 TIMING TABLE**

| Number | Parameters                        | Description                       | Min.                  | Тур.                  | Max.                   | Unit               |
|--------|-----------------------------------|-----------------------------------|-----------------------|-----------------------|------------------------|--------------------|
| 1      | t <sub>wa</sub> _                 | WR LOW                            | 100                   |                       |                        | ns                 |
| 2      | t <sub>c/b</sub> wL               | C/D LOW to WR LOW Setup           | 10                    |                       |                        | ns                 |
| 3      | t <del>_</del> csL – wL           | CS LOW to WR LOW Setup            | 20                    |                       |                        | ns                 |
| 4      | twn - c/or                        | WR HIGH to C/D LOW Hold           | 10                    |                       |                        | ns                 |
| 5      | t <sub>wn —</sub> cs <sub>H</sub> | WR HIGH to CS HIGH Setup          | 20                    |                       |                        | ns                 |
| 6      | t <sub>wh — CC</sub> H            | WR HIGH to CC HIGH Delay (Note 1) |                       |                       | t <sub>clk</sub> + 50* | ns                 |
| 7      | t <sub>conv</sub>                 | Conversion Time                   |                       |                       | 12 • 5                 | t <sub>cux</sub> * |
| 8      | tosl — ACKL                       | CS LOW to ACK LOW Delay           |                       | 50                    | 100                    | ns                 |
| 9      | tosh — ACKH                       | CS HIGH to ACK HIGH Delay         | 40                    | 75                    | 150                    | ns                 |
| 10     | tosL-RL                           | CS LOW to RD LOW Setup            | 20                    |                       |                        | ns                 |
| 11     | tabl                              | RD LOW                            | 100                   |                       |                        | ns                 |
| 12     | t <sub>o,rōH</sub> —RL            | C/D HIGH to RD LOW Setup          | 10                    |                       |                        | ns                 |
| 13     | t <sub>ян — слон</sub>            | RD HIGH to C/D HIGH Hold          | 10                    |                       |                        | ns                 |
| 14     | tool - ACKL                       | CC LOW to ACK LOW Delay (Note 1)  |                       | 50                    | 100                    | ns                 |
| 15     | t <sub>RL-DTDLY</sub>             | RD LOW to Data Delay              |                       | 50                    | 100                    | ns                 |
| 16     | tcsH — DTHLD                      | RD HIGH to Data Hold              | 20                    | 60                    | 75                     | ns                 |
| 17     | t <sub>RH</sub> — <del>CS</del> H | RD HIGH to CS HIGH                | 10                    |                       |                        | ns                 |
| 18     | t <sub>wh — ACKH</sub>            | WR HIGH to ACK HIGH Delay         | t <sub>cux</sub> + 40 | t <sub>cux</sub> + 75 | t <sub>cux</sub> + 150 | ns                 |

\*Note: t<sub>CLK</sub> = One Clock Period.

Note 1. CC is an internal line and is shown for clarity.

### MODE 3 TIMING DIAGRAM



01910-011A

S, - Start a conversion cycle with an active WR.

S2 — Read first data byte. The four MSBs become valid six clock periods after CC goes HIGH. Therefore, the four MSBs may be read during S<sub>2</sub> while conversion cycle is in progress. If conversion is done (CC has gone LOW) prior to S<sub>2</sub>, then either the four MSBs or the eight LSBs may be read first and the  $\overline{ACK}$  signal during  $S_2$  and  $S_3$  is the same as during S<sub>1</sub>. If conversion ends during active part of S<sub>2</sub> (CS LOW) ACK output is as shown above. If the conversion time is longer than S<sub>1</sub> + S<sub>2</sub>, then the ACK output can be used to extend the active part of S<sub>2</sub>.

S<sub>3</sub> - Read second data byte.

3-42 Am6112

## Am6112 STAND-ALONE MODE TIMING

| Number | Parameters                | Description                 | Min. | Тур.                         | Max.                         | Unit               |
|--------|---------------------------|-----------------------------|------|------------------------------|------------------------------|--------------------|
| 1      | t_sRL                     | CS LOW to RD LOW Setup      | 100  |                              |                              | ns                 |
| 2      | t <sub>wl—AL</sub>        | WR LOW to RD LOW Setup      | 100  | -                            |                              | กร                 |
| 3      | t <sub>an — wh</sub>      | RD HIGH to WR HIGH Setup    | 10   | -                            |                              | ns                 |
| 4      | t <sub>wH_RH</sub>        | WR HIGH to RD HIGH Hold     | 20   |                              |                              | ns                 |
| 5      | twii—c/ō∟                 | WR HIGH to C/D LOW Hold     | 10   |                              | 1 t <sub>clk</sub> *         | ns                 |
| 6      | t <sub>wh-clkl</sub>      | WR HIGH to CLK LOW Setup    | 50   |                              |                              | ns                 |
| 7      | t <sub>clk—ack</sub> h    | CLK LOW to ACK HIGH Delay   |      | 100                          | 200                          | กร                 |
| 8      | t <sub>clkl — UBVLD</sub> | CLK LOW to Upper Byte Valid |      | 4.5 t <sub>cux</sub> * + 130 | 4.5 t <sub>cLK</sub> * + 200 | ns                 |
| 9      | t <sub>conv</sub>         | Conversion Time             |      |                              | 12 • 5                       | t <sub>cuk</sub> * |
| 10     | t <sub>clk ACKL</sub>     | CLK HIGH to ACK LOW         |      | 50                           | 100                          | ns                 |
| 11     | t <sub>c/DL</sub> _LBVLD  | C/D LOW to Lower Byte Valid |      | 50                           | 150                          | ns                 |
| 12     | t <sub>RH — DTHLD</sub>   | RD HIGH to Data Hold        | 20   |                              |                              | ns                 |
| 13     | tcsl-ackl                 | CS LOW to ACK LOW Delay     |      | 50                           | 100                          | ns                 |

<sup>\*</sup>Note: t<sub>CLK</sub> = One Clock Period.

## STAND-ALONE TIMING DIAGRAM



01910-012A

# AM6112 STAND-ALONE APPLICATION CIRCUIT UNIPOLAR MODE



01910-013A

3-44 Am6112