

### SILICON BIDIRECTIONAL TRIODE THYRISTOR

- 4 A RMS
- Glass Passivated Wafer
- 100 V to 800 V Off-State Voltage
- Max I<sub>GT</sub> of 5 mA (Quadrants 1-3)
- Sensitive gate triacs
- Compliance to ROHS

### DESCRIPTION

This device is a bidirectional triode thyristor (triac) which may be triggered from the off-state to the on-state by either polarity of gate signal with main Terminal 2 at either polarity.

| Symbol              | Ratings                                                                                       |     | Value |     |     |     |     |   |
|---------------------|-----------------------------------------------------------------------------------------------|-----|-------|-----|-----|-----|-----|---|
|                     | ixatings                                                                                      |     | В     | D   | М   | S   | Ν   |   |
| V <sub>DRM</sub>    | Repetitive peak off-state voltage (see Note1)                                                 | 100 | 200   | 400 | 600 | 700 | 800 | V |
| I <sub>T(RMS)</sub> | Full-cycle RMS on-state current at<br>(or below) 70°C case temperature<br>(see note2)         |     | 4     |     |     |     | А   |   |
| I <sub>TSM</sub>    | Peak on-state surge current<br>full-sine-wave (see Note3)                                     |     | 25    |     |     |     | А   |   |
| I <sub>TSM</sub>    | Peak on-state surge current 30   half-sine-wave (see Note4) 30                                |     |       |     | А   |     |     |   |
| I <sub>GM</sub>     | Peak gate current                                                                             |     | ± 0.2 |     |     | Α   |     |   |
| P <sub>GM</sub>     | Peak gate power dissipation at<br>(or below) 85°C case temperature1.3(pulse width ≤200 µs)1.3 |     |       |     | W   |     |     |   |
| P <sub>G(AV)</sub>  | Äverage gate power dissipation at<br>(or below) 85°C case (see Note5)0.3                      |     |       | W   |     |     |     |   |
| Tc                  | Operating case temperature range -40 to +110                                                  |     |       |     | °C  |     |     |   |
| T <sub>stg</sub>    | Storage temperature range -40 to +125                                                         |     |       |     | °C  |     |     |   |
| TL                  | Lead temperature 1.6 mm from case230for 10 seconds230                                         |     |       | °C  |     |     |     |   |

#### ABSOLUTE MAXIMUM RATINGS



### THERMAL CHARACTERISTICS

| Symbol       | Ratings                                 | Value  | Unit |  |  |
|--------------|-----------------------------------------|--------|------|--|--|
| <b>R</b> ∂JC | Junction to case thermal resistance     | ≤ 7.8  |      |  |  |
| R∂JA         | Junction to free air thermal resistance | ≤ 62.5 | °C/W |  |  |

### **ELECTRICAL CHARACTERISTICS**

| Symbol             | Ratings                                      | Test Condition(s)                                                                       | Min | Тур  | Max  | Unit |  |
|--------------------|----------------------------------------------|-----------------------------------------------------------------------------------------|-----|------|------|------|--|
| I <sub>DRM</sub>   | Repetitive peak<br>off-state current         | $V_D$ = Rated $V_{DRM}$ , , $I_G$ = 0<br>$T_C$ = 110°C                                  | -   | -    | ±1   | mA   |  |
| I <sub>GT</sub>    | Gate trigger current                         | $V_{supply}$ = +12 V†, R <sub>L</sub> = 10 $\Omega$ , t <sub>p(g)</sub> = > 20 µs       | -   | 0.5  | 5    | mA   |  |
|                    |                                              | $V_{supply}$ = +12 V†, R <sub>L</sub> = 10 Ω, $t_{p(g)}$ = > 20 µs                      | -   | -1.5 | -5   |      |  |
|                    |                                              | $V_{supply} = -12 V_{\uparrow}^{+}, R_{L} = 10 \Omega, t_{p(g)} = > 20 \mu s$           | -   | -2   | -5   |      |  |
|                    |                                              | $V_{supply}$ = -12 V†, R <sub>L</sub> = 10 $\Omega$ , $t_{p(g)}$ = > 20 µs              | -   | 3.6  | 10   |      |  |
| V <sub>GT</sub>    |                                              | $V_{supply}$ = +12 V†, R <sub>L</sub> = 10 $\Omega$ , $t_{p(g)}$ = > 20 µs              | -   | 0.7  | 2    |      |  |
|                    | Gate trigger voltage                         | $V_{supply}$ = +12 V†, R <sub>L</sub> = 10 $\Omega$ , $t_{p(g)}$ = > 20 µs              | -   | -0.7 | -2   | v    |  |
|                    |                                              | $V_{supply} = -12 V_{\uparrow}, R_{L} = 10 \Omega, t_{p(g)} = > 20 \mu s$               | -   | -0.8 | -2   | v    |  |
|                    |                                              | $V_{supply} = -12 V_{\uparrow}, R_{L} = 10 \Omega, t_{p(q)} = > 20 \mu s$               | -   | 0.8  | 2    |      |  |
| I <sub>H</sub>     | Holding current                              | $V_{supply}$ = +12 V†, I <sub>G</sub> = 0<br>initiating I <sub>TM</sub> = 100 mA        | -   | 2    | 15   | mA   |  |
|                    |                                              | $V_{supply} = -12 V_{\uparrow}^{+}, I_{G} = 0$<br>initiating $I_{TM} = -100 \text{ mA}$ | -   | -4   | -15  | IIIA |  |
| IL                 | Latching current                             | V <sub>supply</sub> = +12 V† (seeNote7)                                                 | -   | -    | 30   | mA   |  |
|                    |                                              | V <sub>supply</sub> = -12 V† (seeNote7)                                                 | -   | -    | -30  |      |  |
| V <sub>TM</sub>    | Peak on-state voltage                        | $I_{TM}$ = ± 4.2 A, $I_G$ = 50 mA (see Note6)                                           | -   | ±1.3 | ±2.2 | V    |  |
| dv/dt              | Critical rate of rise of off-state voltage   | $V_{DRM}$ = Rated $V_{DRM}$ , $I_G$ = 0<br>$T_C$ = 110°C                                | -   | ±50  | -    |      |  |
| dv/dt <sub>©</sub> | Critical rise of<br>communication<br>voltage | $V_{DRM}$ = Rated $V_{DRM}$ , $I_{TRM}$ = ± 4.2A<br>$T_{C}$ = 85°C                      | ±1  | ±1.3 | ±2.5 | V/µs |  |

TC=25°C unless otherwise noted

† All voltages are whit respect to Main Terminal 1.



Notes:

- 1. These values apply bidirectionally for any value of resistance between the gate and Main Terminal 1.
- 2. This value applies for 50-Hz full-sine-wave operation with resistive load. Above 85°C derate linearly to 110°C case temperature at the rate of 160 mA/°C.
- 3. This value applies for one 50-Hz full-sine-wave when the device is operating at (or below) the rated value of on-state current. Surge may be repeated after the device has returned to original thermal equilibrium. During the surge, gate control may be lost.
- 4. This value applies for one 50-Hz half-sine-wave when the device is operating at (or below) the rated value of on-state current. Surge may be repeated after the device has returned to original thermal equilibrium. During the surge, gate control may be lost.
- 5. This value applies for a maximum averaging time of 20 ms.
- This parameters must be measured using pulse techniques, t<sub>w</sub> = ≤1µs, duty cycle ≤ 2 %, voltage-sensing contacts, separate from the courrent-carrying contacts are located within 3.2mm (1/8 inch) from de device body.
- 7. The triacs are triggered by a 15-V (open circuit amplitude) pulse supplied by a generator with the following characteristics :  $R_G = 100\Omega$ ,  $t_{p(g)} = 20 \mu s$ ,  $t_r = \le 15ns$ , f = 1 kHz.

#### TO220 4,70 4,20 10.4 1.32 3,96 ø 10.0 3,71 2,95 1.23 2,54 see Note B 6,6 6,0 ¥ 15,90 14,55 see Note C 6,1 $\cap$ 3,5 14,1 127 1.70 1.07 0.97 0.61 T 2,74 0,64 2,34 0,41 2,90 5,28 2,40 4,88

#### **MECHANICAL DATA CASE TO-220**



#### **PINNING**



| Pin 1 : | kathode |
|---------|---------|
| Pin 2 : | Anode   |
| Pin 3 : | Gate    |

#### **Revised September 2012**

Information furnished is believed to be accurate and reliable. However, Comset Semiconductors assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may results from its use. Data are subject to change without notice. Comset Semiconductors makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Comset Semiconductors assume any liability arising out of the application or use of any product and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Comset Semiconductors' products are not authorized for use as critical components in life support devices or systems.

www.comsetsemi.com

info@comsetsemi.com