# TISP4072F3LM THRU TISP4082F3LM, TISP4125F3LM THRU TISP4180F3LM, TISP4240F3LM THRU TISP4380F3LM # BIDIRECTIONAL THYRISTOR OVERVOLTAGE PROTECTORS # TISP4xxxF3LM Overvoltage Protector Series R(B) = **Device Symbol** Ion-Implanted Breakdown Region Precise and Stable Voltage Low Voltage Overshoot under Surge | Device | V <sub>DRM</sub> | V <sub>(BO)</sub> | |--------|------------------|-------------------| | | V | ٧ | | '4072 | 58 | 72 | | '4082 | 66 | 82 | | '4125 | 100 | 125 | | '4150 | 120 | 150 | | '4180 | 145 | 180 | | '4240 | 180 | 240 | | '4260 | 200 | 260 | | '4290 | 220 | 290 | | '4320 | 240 | 320 | | '4380 | 270 | 380 | ### **Rated for International Surge Wave Shapes** | Waveshape | Standard | I <sub>TSP</sub> | |------------|---------------|------------------| | 10/160 μs | FCC Part 68 | 60 | | 0.5/700 μs | l3124 | 38 | | 10/700 μs | ITU-T K.20/21 | 50 | | 10/560 μs | FCC Part 68 | 45 | | 10/1000 μs | REA PE-60 | 35 | **SI**° .....UL Recognized Component # T(A) NC R(B) MD4XAT NC - No internal connection on pin 2 LMF Package (LM Package with Formed Leads) (Top View) T(A) NC NC - No internal connection on pin 2 MD4XAKB Terminals T and R correspond to the alternative line designators of A and B ### Description These devices are designed to limit overvoltages on the telephone line. Overvoltages are normally caused by a.c. power system or lightning flash disturbances which are induced or conducted on to the telephone line. A single device provides 2-point protection and is typically used for the protection of 2-wire telecommunication equipment (e.g. between the Ring to Tip wires for telephones and modems). Combinations of devices can be used for multi-point protection (e.g. 3-point protection between Ring, Tip and Ground). The protector consists of a symmetrical voltage-triggered bidirectional thyristor. Overvoltages are initially clipped by breakdown clamping until the voltage rises to the breakover level, which causes the device to crowbar into a low-voltage on state. This low-voltage on state causes the current resulting from the overvoltage to be safely diverted through the device. The high crowbar holding current prevents d.c. latchup as the diverted current subsides. ### **How To Order** | Device | Package | Carrier | For Standard<br>Termination Finish<br>Order As | For Lead Free<br>Termination Finish<br>Order As | |--------------|----------------------------|-----------------|------------------------------------------------|-------------------------------------------------| | | Straight Lead DO-92 (LM) | Bulk Pack | TISP4xxxF3LM | TISP4xxxF3LM-S | | TISP4xxxF3LM | Straight Lead DO-92 (Livi) | Tape and Reeled | TISP4xxxF3LMR | TISP4xxxF3LMR-S | | | Formed Lead DO-92 (LMF) | Tape and Reeled | TISP4xxxF3LMFR | TISP4xxxF3LMFRS | Insert xxx value corresponding to protection voltages of 072, 082, 125 etc. Specifications are subject to change without notice. # **BOURNS**® ### **Description (continued)** This TISP4xxxF3LM range consists of ten voltage variants to meet various maximum system voltage levels (58 V to 270 V). They are guaranteed to voltage limit and withstand the listed international lightning surges in both polarities. These protection devices are supplied in a DO-92 (LM) cylindrical plastic package. The TISP4xxxF3LM is a straight lead DO-92 supplied in bulk pack and on tape and reeled. The TISP4xxxF3LMF is a formed lead DO-92 supplied only on tape and reeled. # Absolute Maximum Ratings, T<sub>A</sub> = 25 °C (Unless Otherwise Noted) | Rating | | | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|-------------|------| | | '4072 | | ± 58 | | | | | | ± 66 | | | | '4125 | | ± 100 | | | | '4150 | | ± 120 | | | Repetitive peak off-state voltage (0 °C < T <sub>.1</sub> < 70 °C) | '4180 | VDDM | ± 145 | V | | The part of the state st | '4240 | - DHW | ± 180 | - | | | '4260 | | ± 200 | | | | '4290 | | ± 220 | | | | '4320<br>'4320 | | ± 240 | | | | '4380 | | ± 270 | | | Non-repetitive peak on-state pulse current (see Notes 1, 2 and 3) | | | 475 | | | 2/10 μs (FCC Part 68, 2/10 μs voltage wave shape) excluding '4072 - '4082 | | 175 | | | | 8/20 μs (ANSI C62.41, 1.2/50 μs voltage wave shape) excluding '4072 - '4082 | | 120 | | | | 10/160 μs (FCC Part 68, 10/160 μs voltage wave shape) | | | 60 | | | 5/200 μs (VDE 0433, 2 kV, 10/700 μs voltage wave shape) | | I <sub>TSP</sub> | 50 | A | | 0.2/310 μs (l3124, 1.5 kV, 0.5/700 μs voltage wave shape) | | | 38 | | | 5/310 μs (ITU-T K.20/21, 1.5 kV, 10/700 μs voltage wave shape) | | 135 | 38 | | | 5/310 μs (FTZ R12, 2 kV, 10/700 μs voltage wave shape) | | | 50 | | | 10/560 μs (FCC Part 68, 10/560 μs voltage wave shape) | | | 45 | | | 10/1000 μs (REA PE-60, 10/1000 μs voltage wave shape) | | | 35 | | | 2/10 μs (FCC Part 68, 2/10 μs voltage wave shape) '4072 - '4082 only | | 1 | 80 | | | 8/20 μs (ANSI C62.41, 1.2/50 μs voltage wave shape) '4072 - '4082 only | | | 70 | | | Non-repetitive peak on-state current (see Notes 2 and 3) | | 1 | 4 | Α | | 50/60 Hz, 1 s | | I <sub>TSM</sub> | 4 | A | | Initial rate of rise of on-state current, Linear current ramp, Maximum ramp value < 38 A | | | 250 | A/μs | | Junction temperature | | | -40 to +150 | °C | | Storage temperature range | | | -55 to +150 | °C | NOTES: 1. Initially the TISP must be in thermal equilibrium with 0 $^{\circ}$ C < T<sub>J</sub> < 70 $^{\circ}$ C. - 2. The surge may be repeated after the TISP returns to its initial conditions. - 3. Above 70 °C, derate linearly to zero at 150 °C lead temperature. # **BOURNS®** # Electrical Characteristics for R and T Terminals, T<sub>J</sub> = 25 °C (Unless Otherwise Noted) | | Parameter | Test Conditions | | Min | Тур | Max | Unit | |-------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------|----------------------------|----------------------------------------------------------------------------|-------| | I <sub>DRM</sub> | Repetitive peak off-<br>state current | $V_D = \pm V_{DRM}$ , 0 °C < $T_J$ < 70 °C | | | | ±10 | μΑ | | | | | '4072<br>'4082<br>'4125 | | | ±72<br>±82<br>±125 | | | V <sub>(BO)</sub> | Breakover voltage | $dv/dt = \pm 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega$ | '4150<br>'4180<br>'4240<br>'4260 | | | ±150<br>±180<br>±240<br>±260 | V | | | | | '4290<br>'4320<br>'4380 | | | ±290<br>±320<br>±380 | | | V <sub>(BO)</sub> | Impulse breakover voltage | $dv/dt = \pm 1000 \text{ V/μs}, R_{SOURCE} = 50 \square \Omega$ $di/dt < 20 \text{ A/μs}$ | '4072 '4082 '4125 '4150 '4180 '4240 '4260 '4290 '4320 '4380 | | | ±86<br>±96<br>±143<br>±168<br>±198<br>±267<br>±287<br>±317<br>±347<br>±407 | V | | I <sub>(BO)</sub> | Breakover current | $dv/dt = \pm 250 \text{ V/ms}, R_{SOURCE} = 300 \Omega$ | | ±0.15 | | ±0.6 | Α | | $V_{T}$ | On-state voltage | $I_T = \pm 5 \text{ A}, t_W = 100 \mu \text{s}$ | | | | ±3 | V | | I <sub>H</sub> | Holding current | $I_T = \pm 5 \text{ A}, \text{ di/dt} = -/+30 \text{ mA/ms}$ | | ±0.15 | | | Α | | dv/dt | Critical rate of rise of off-state voltage | Linear voltage ramp, Maximum ramp value < 0.85V <sub>DRM</sub> | | ±5 | | | kV/μs | | I <sub>D</sub> | Off-state current | $V_D = \pm 50 \text{ V}$ | | | | ±10 | μΑ | | C <sub>off</sub> | Off-state capacitance | $f = 100 \text{ kHz}, V_d = 1 \text{ V r.m.s.}, V_D = 0,$ $f = 100 \text{ kHz}, V_d = 1 \text{ V r.m.s.}, V_D = -50 \text{ V}$ | '4072 - '4082<br>'4125 - '4180<br>'4240 - '4380<br>'4072 - '4082<br>'4125 - '4180<br>'4240 - '4380 | | 63<br>43<br>44<br>25<br>15 | 108<br>74<br>74<br>40<br>25<br>20 | pF | # **Thermal Characteristics** | | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------|-----------------------------------------|-----------------------------------------------------------|-----|-----|-----|------| | $R_{\Theta JA}$ | Junction to free air thermal resistance | EIA/JESD51-3 PCB mounted in an EIA/<br>JESD51-2 enclosure | | | 120 | °C/W | # **Parameter Measurement Information** Figure 1. Voltage-Current Characteristic for R and T Terminals All Measurements are Referenced to the T Terminal # **Typical Characteristics** Figure 3. # BOURNS # **Typical Characteristics** Figure 8. # **Typical Characteristics** # NON-REPETITIVE PEAK ON-STATE CURRENT **CURRENT DURATION** 10 9 L<sub>SM(0)</sub> - Non-Repetitive Peak On-State Current - A V<sub>GEN</sub> = 600 Vrms, 50/60 Hz 8 $R_{GEN(t)} = 1.4*V_{GEN} / I_{TSM(t)}$ 7 6 5 4 3 2 0.1 10 1000 t - Current Duration - s Figure 10. **BOURNS**® ### **MECHANICAL DATA** # **Device Symbolization Code** Devices will be coded as below. | Device | Symbolization Code | |------------|--------------------| | TISP4072F3 | 4072F3 | | TISP4082F3 | 4082F3 | | TISP4125F3 | 4125F3 | | TISP4150F3 | 4150F3 | | TISP4180F3 | 4180F3 | | TISP4240F3 | 4240F3 | | TISP4260F3 | 4260F3 | | TISP4290F3 | 4290F3 | | TISP4320F3 | 4320F3 | | TISP4380F3 | 4380F3 | # **Carrier Information** Devices are shipped in one of the carriers below. A reel contains 2,000 devices. | Package Type | Carrier | For Standard<br>Termination Finish<br>Order As | For Lead Free<br>Termination Finish<br>Order As | |---------------------|-----------------|------------------------------------------------|-------------------------------------------------| | Straight Lead DO-92 | Bulk Pack | TISP4xxxF3LM | TISP4xxxF3LM-S | | Straight Lead DO-92 | Tape and Reeled | TISP4xxxF3LMR | TISP4xxxF3LMR-S | | Formed Lead DO-92 | Tape and Reeled | TISP4xxxF3LMFR | TISP4xxxF3LMFRS | ### **MECHANICAL DATA** # LM002 (DO-92) 2-Pin Cylindrical Plastic Package This single-in-line package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly. MD4XARA ### **MECHANICAL DATA** # LM002 (DO-92) - Formed Leads Version - 2-Pin Cylindrical Plastic Package This single-in-line package consists of a circuit mounted on a lead frame and encapsulated within a plastic compound. The compound will withstand soldering temperature with no deformation, and circuit performance characteristics will remain stable when operated in high humidity conditions. Leads require no additional cleaning or processing when used in soldered assembly. MD4XASA ### **MECHANICAL DATA** MD4XAQC <sup>&</sup>quot;TISP" is a trademark of Bourns, Ltd., a Bourns Company, and is Registered in U.S. Patent and Trademark Office. "Bourns" is a registered trademark of Bourns, Inc. in the U.S. and other countries.