

# 600mA Synchronous DC-DC Step Down Regulator (2ch) 300mA LDO Regulator (6ch) Multi Power Supply (High Efficiency Power LSI)

#### **FEATURES**

- High-Speed Response DC-DC Step Down Regulator Circuit that employs Hysteretic System
- DC-DC Step Down Regulator: 2-ch Input voltage Range VBAT: 2.5V to 5.5V DVDD: 1.7V to 3.0V Output voltage Range 0.8 V to 2.4 V Up to 600 mA Output Current
- I<sup>2</sup>C control (2-slave address selectable)
- 25 pin Wafer Level Chip Size Package (WLCSP) (Size: 2.15 mm × 2.15 mm, 0.4 mm Pitch)

#### **DESCRIPTION**

AN30182A is a multi power supply LSI which has High-Speed Response DC-DC Step Down Regulators (2-ch) and LDO Regulators (6-ch).

By this DC-DC system, when load current charges suddenly, it responds at high speed and minimizes the changes of output voltage.

Since it is possible to use capacitors with small capacitance and it is unnecessary to add external parts for system phase compensation, this IC realizes downsizing of set and reducing in the number of external parts.

The output DC of each power supply is variable by  $I^2C$  control.

#### **APPLICATIONS**

Mobile phone, Portable appliance, etc

#### SIMPLIFIED APPLICATION



Notes) This application circuit is an example. The operation of mass production set is not guaranteed. You should perform enough evaluation and verification on the design of mass production set. You are fully responsible for the incorporation of the above application circuit and information in the design of your equipment.

#### **EFFICIENCY CURVE**



Condition ) DDVBAT2 = VB = VIN2 = 3.7V Lo = 1.0  $\mu$ H, Cout = 4.7  $\mu$ F Vout=0.8 , 1.2 , 1.8 , 2.4V



#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                      | Symbol                                             | Rating                           | Unit | Notes    |
|--------------------------------|----------------------------------------------------|----------------------------------|------|----------|
| Supply voltage                 | VB,VIN2,DDVBAT1,DDVBAT2                            | 6.0                              | V    | *1       |
| Supply voltage                 | DVDD                                               | 3.6                              | V    | *1       |
| Operating free-air temperature | T <sub>opr</sub>                                   | - 30 to + 85                     | °C   | *2       |
| Operating junction temperature | T <sub>j</sub>                                     | - 30 to + 150                    | °C   | *2       |
| Storage temperature            | T <sub>stg</sub>                                   | - 55 to + 150                    | °C   | *2       |
| lanut Valta va Danua           | RESET,LDO1ON,FB1,FB2                               | – 0.3 to V <sub>VBAT</sub> + 0.3 | V    | *1<br>*3 |
| Input Voltage Range            | SCL,SDA,ASEL                                       | – 0.3 to V <sub>DVDD</sub> + 0.3 | V    | *1<br>*3 |
| Output Voltage Range           | LX1,LX2,VREG,REF,LDO1,<br>LOD2,LDO3,LDO4,LDO5,LDO6 | – 0.3 to V <sub>VBAT</sub> + 0.3 | V    | *1<br>*3 |
| ESD                            | HBM (Human Body Model)                             | 2                                | kV   | _        |

Notes) Do not apply external currents and voltages to any pin not specifically mentioned.

This product may sustain permanent damage if subjected to conditions higher than the above stated absolute maximum rating. This rating is the maximum rating and device operating at this range is not guaranteeable as it is higher than our stated recommended operating range. When subjected under the absolute maximum rating for a long time, the reliability of the product may be affected.

- \*1:The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.
- \*2:Except for the power dissipation, operating ambient temperature, and storage temperature, all ratings are for Ta = 25 °C.

#### POWER DISSIPATION RATING

| PACKAGE                                           | $\theta_{JA}$ | PD ( Ta = 25 °C) | PD ( Ta = 85 °C ) | Notes |
|---------------------------------------------------|---------------|------------------|-------------------|-------|
| 25 pin Wafer level chip size Package (WLCSP Type) | 294.1 °C / W  | 0.425 W          | 0.221 W           | *1    |

Note). For the actual usage, please refer to the PD-Ta characteristics diagram in the package specification, follow the power supply voltage, load and ambient temperature conditions to ensure that there is enough margin and the thermal design does not exceed the allowable value.

\*1:Glass Epoxy Substrate ( 4 Layers ) [ Glass-Epoxy: 50 X 50 X 0.8 t ( mm ) ] Die Pad Exposed , Soldered.



#### **CAUTION**

Although this has limited built-in ESD protection circuit, but permanent damage may occur on it. Therefore, proper ESD precautions are recommended to avoid electrostatic damage to the MOS gates

<sup>\*3:</sup> $V_{VBAT}$  is voltage for DDVBAT1, DDVBAT2. VB = VIN2, ( $V_{VBA}$  + 0.3) V must not be exceeded 6 V.

 $V_{DVDD}$  is voltage for DVDD,  $(V_{DVDD} + 0.3)$  V must not be exceeded 3.6 V.



#### RECOMMENDED OPERATING CONDITIONS

| Parameter            | Pin Name | Min.  | Тур. | Max.                    | Unit | Notes |
|----------------------|----------|-------|------|-------------------------|------|-------|
|                      | VB       | 2.5   | 3.7  | 5.5                     | V    | *1    |
|                      | VIN2     | 2.5   | 3.7  | 5.5                     | V    | *1    |
| Supply voltage range | DDVBAT1  | 2.5   | 3.7  | 5.5                     | V    | *1    |
|                      | DDVBAT2  | 2.5   | 3.7  | 5.5                     | V    | *1    |
|                      | DVDD     | 1.7   | 1.85 | 3.0                     | V    | *1    |
|                      | RESET    | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | LDO10N   | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | FB1      | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
| Input Voltage Range  | FB2      | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | SCL      | - 0.3 | _    | V <sub>DVDD</sub> + 0.3 | V    | *2    |
|                      | SDA      | - 0.3 | _    | V <sub>DVDD</sub> + 0.3 | V    | *2    |
|                      | ASEL     | - 0.3 | _    | V <sub>DVDD</sub> + 0.3 | V    | *2    |
|                      | LX1      | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | LX2      | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | VREG     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | REF      | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
| Output Valtage Bangs | LDO1     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
| Output Voltage Range | LDO2     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | LDO3     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | LDO4     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | LDO5     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |
|                      | LDO6     | - 0.3 | _    | V <sub>VBAT</sub> + 0.3 | V    | *2    |

Note) Do not apply external currents and voltages to any pin not specifically mentioned.

Voltage values, unless otherwise specified, are with respect to GND. GND is voltage for AGND, DDGND1 = DDGND2  $V_{VBAT}$  is voltage for DDVBAT1, DDVBAT2, VB = VIN2. $V_{DVDD}$  is voltage for DVDD.

<sup>\*1 :</sup> The values under the condition not exceeding the above absolute maximum ratings and the power dissipation.

 $<sup>^{\</sup>star}2$  : (V<sub>VBAT</sub> + 0.3) V must not be exceeded 6 V. (V<sub>DVDD</sub> + 0.3) V must not be exceeded 3.6 V.



## **ELECRTRICAL CHARACTERISTICS**

 $V_{VBAT}(DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.7V, V_{DVDD} = 1.85V$ 

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

|                         | Parameter                       |        | Symbol Conditions —    |   | Limits |     |      |       |
|-------------------------|---------------------------------|--------|------------------------|---|--------|-----|------|-------|
|                         |                                 |        |                        |   | Тур    | Max | Unit | Notes |
| [ Consumption current ] |                                 |        |                        |   |        |     |      |       |
|                         | Consumption current 1 on active | IBAT_1 | only LDO1 (PS mode) ON | _ | 10     | 20  | μΑ   | _     |
|                         | Consumption current 2 on active | IBAT_2 | DCDC1-2, LDO1-6 = ON   | _ | 360    | 600 | μΑ   | _     |
|                         | Static consumption current      | IBAT_3 | DCDC1-2, LDO1-6 = OFF  | _ | 0.1    | 1.0 | μΑ   | _     |



## **ELECRTRICAL CHARACTERISTICS** (Continued)

 $V_{VBAT}(DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.7V, V_{DVDD} = 1.85V$ 

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

|      | Daramatar                        | Cymhal       | Conditions                                                                                              |            | Limits |       | Unit | Notes |
|------|----------------------------------|--------------|---------------------------------------------------------------------------------------------------------|------------|--------|-------|------|-------|
|      | Parameter                        | Symbol       | Conditions                                                                                              | Min        | Тур    | Max   | Unit | Notes |
| [ L[ | 001 - 6 ( Normal Mode ) ] (LDO F | Regulator)   |                                                                                                         |            |        |       |      |       |
|      | Output voltage                   | VLDO         | ILDO = - 150 mA<br>Vout = 1.85 V setting                                                                | 1.803      | 1.850  | 1.897 | V    | _     |
|      | Output current                   | ILDO         | _                                                                                                       | 300        | _      | _     | mA   | _     |
|      | Load regulation                  | DVLDO        | $\Delta$ ILDO = $-$ 10 $\mu$ A $\rightarrow$ $-$ 150 mA                                                 | <b>-</b> 5 | 20     | 50    | mV   | _     |
|      | Line regulation                  | VLDOLR       | $VB = 3.1 \text{ V} \rightarrow 4.5 \text{ V}$ $ILDO = -150 \text{ mA}$ $Vout = 1.85 \text{ V setting}$ | - 10       | 0      | 10    | mV   | _     |
|      | Short-circuit current            | ISTLDO       | VB = 3.7 V<br>VLDO = 0 V                                                                                | 35         | 100    | 255   | mA   | _     |
| [ L[ | DO1 – 6 ( Power Save Mode ) ] (L | DO Regulator | )                                                                                                       |            |        |       |      |       |
|      | Output voltage                   | VLDOPS       | ILDO = - 5 mA<br>Vout = 1.85 V setting                                                                  | 1.803      | 1.850  | 1.897 | V    | _     |
|      | Output current                   | ILDOPS       | _                                                                                                       | 10         | _      | _     | mA   | _     |
|      | Load regulation                  | DVLDOPS      | $\Delta$ ILDO = $-10 \mu A \rightarrow -5 mA$                                                           | -5         | 20     | 50    | mV   | _     |
|      | Line regulation                  | VLDOLRPS     | $VB = 3.1 \text{ V} \rightarrow 4.5 \text{ V}$ $ILDO = -5 \text{ mA}$ $Vout = 1.85 \text{ V setting}$   | - 25       | 0      | 25    | mV   | _     |



## **ELECRTRICAL CHARACTERISTICS** (Continued)

 $V_{VBAT}(DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.7V, V_{DVDD} = 1.85V$ 

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

|       | В                                   | 0 1 1         | 0 11:0                                                                                                               |                           | Limits |                       |      |       |
|-------|-------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------|---------------------------|--------|-----------------------|------|-------|
|       | Parameter                           | Symbol        | Conditions                                                                                                           | Min                       | Тур    | Max                   | Unit | Notes |
| [ D   | CDC1 ] (DC-DC Step Down Regi        | ulator)       |                                                                                                                      |                           |        |                       |      |       |
|       | Output voltage                      | VDCDC1        | IDCDC1 = - 300 mA<br>Vout = 1.2 V setting                                                                            | 1.170                     | 1.200  | 1.230                 | V    | _     |
|       | Output current                      | IDCDC1        | _                                                                                                                    | 600                       | _      | _                     | mA   | _     |
|       | Load regulation                     | DVDCDC1       | $\Delta$ IDCDC1 = $-10 \mu A \rightarrow -500 mA$<br>Vout = 1.2 V setting                                            | _                         | 25     | 45                    | mV   | _     |
|       | Line regulation                     | VDCDC1LR      | DDVBAT1 = $3.1 \text{ V} \rightarrow 4.5 \text{ V}$<br>IDCDC1 = $-300 \text{ mA}$<br>Vout = $1.2 \text{ V}$ setting  | _                         | 4      | 13                    | mV   | _     |
|       | Oscillation frequency               | ISTDCDC1      | IDCDC1 = - 300 mA (CCM)                                                                                              | 2                         | 3      | 4                     | MHz  | _     |
| [ D   | DCDC2 ] (DC-DC Step Down Regulator) |               |                                                                                                                      |                           |        |                       |      |       |
|       | Output voltage                      | VDCDC2        | IDCDC2 = - 300 mA<br>Vout = 1.85 V setting                                                                           | 1.803                     | 1.850  | 1.897                 | V    | _     |
|       | Output current                      | IDCDC2        | _                                                                                                                    | 600                       | _      | _                     | mA   | _     |
|       | Load regulation                     | DVDCDC2       | $\Delta$ IDCDC2 = $-$ 10 $\mu A \rightarrow -$ 500 mA Vout = 1.85 V setting                                          | _                         | 25     | 45                    | mV   | _     |
|       | Line regulation                     | VDCDC2LR      | DDVBAT2 = $3.1 \text{ V} \rightarrow 4.5 \text{ V}$<br>IDCDC2 = $-300 \text{ mA}$<br>Vout = $1.85 \text{ V}$ setting | _                         | 4      | 13                    | mV   | _     |
|       | Oscillation frequency               | ISTDCDC2      | IDCDC2 = - 300 mA (CCM)                                                                                              | 2                         | 3      | 4                     | MHz  | _     |
| [ ]/0 | O characteristics of control termin | al (RESET, LD | 0010N) ]                                                                                                             |                           |        |                       |      |       |
|       | Low input voltage                   | VIL1          | Voltage recognized as low level                                                                                      | _                         | _      | 0.45                  | V    | _     |
|       | High input voltage                  | VIH1          | Voltage recognized as high level                                                                                     | 1.2                       | _      | _                     | V    | _     |
|       | Input pull-down resistance          | PDR1          | _                                                                                                                    | 1                         | 3      | 6                     | МΩ   | _     |
| [ 1/0 | O characteristics of control termin | al (ASEL) ]   |                                                                                                                      |                           | _      |                       |      |       |
|       | Low input voltage                   | VIL2          | Voltage recognized as low level                                                                                      | _                         | _      | $V_{DVDD} \times 0.3$ | V    | _     |
|       | High input voltage                  | VIH2          | Voltage recognized as high level                                                                                     | V <sub>DVDD</sub><br>×0.7 | _      | _                     | V    | _     |



#### APPLICATION INFORMATION

$$\label{eq:Vbat} \begin{split} V_{VBAT}(DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.7V, \ V_{DVDD} = 1.85V \\ T_a = 25~^{\circ}C \pm 2~^{\circ}C \ unless \ otherwise \ noted. \end{split}$$

|                   | Parameter                             |       | Conditions                                                      | Refe                  | rence va | alues                                                 | l lais | Notes    |
|-------------------|---------------------------------------|-------|-----------------------------------------------------------------|-----------------------|----------|-------------------------------------------------------|--------|----------|
|                   |                                       |       | Symbol Conditions                                               |                       | Тур      | Max                                                   | Unit   | Notes    |
| [I <sup>2</sup> C | Bus (Internal I/O Stage Characteristi | cs) ] |                                                                 |                       |          |                                                       |        |          |
|                   | Low-level input voltage               | VIL1  | Voltage which recognized that SDA and SCL are Low-level         | - 0.5                 | l        | $\begin{array}{c} 0.3 \times \\ V_{DVDD} \end{array}$ | V      | *1<br>*2 |
|                   | High-level input voltage              | VIH1  | Voltage which recognized that SDA and SCL are High-level        | $0.7 \times V_{DVDD}$ | _        | V <sub>DVDD</sub> max + 0.5                           | V      | *1<br>*2 |
|                   | Low-level output voltage 1            | VOL1  | V <sub>DVDD</sub> > 2 V<br>SDA(sink current) = 3 mA             | 0                     | _        | 0.4                                                   | V      | *2       |
|                   | Low-level output voltage 2            | VOL2  | V <sub>DVDD</sub> < 2 V<br>SDA(sink current) = 3 mA             | 0                     | _        | 0.2 × V <sub>DVDD</sub>                               | V      | *2       |
|                   | Input current each I/O pin            | IL    | SCL, SDA = $0.1 \times V_{DVDDmax}$ to $0.9 \times V_{DVDDmax}$ | <b>–</b> 10           | _        | 10                                                    | μА     | *2       |
|                   | SCL clock frequency                   | FOSC  | _                                                               | 0                     | _        | 400                                                   | kHz    | *2       |

Notes) \*1 : The input threshold voltage of  $I^2C$  bus (Vth) is linked to  $V_{DVDD}$ .

In case the pull-up voltage is not  $V_{DVDD}$ , the threshold voltage (Vth) is fixed to (( $V_{DVDD}$  / 2)  $\pm$  (Schmitt width) / 2 ) and High-level, Low-level of input voltage are not specified.

In this case, pay attention to Low-level (max.) value ( $V_{\rm ILmax}$ ).

It is recommended that the pull-up voltage of  $\ ^{12}C$  bus is set to the  $\ ^{12}C$  bus I/O stage supply voltage (V\_DVDD).

<sup>\*2 :</sup>Checked by design, not production tested.



 $V_{VBAT}$ (DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.1V to 4.5V,  $V_{DVDD}$  = 1.85V

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

|      | Davamatav                        | Coursels al   | Conditions                                                                     | Refe  | erence va | lues  | Unit | Normal |
|------|----------------------------------|---------------|--------------------------------------------------------------------------------|-------|-----------|-------|------|--------|
|      | Parameter                        | Symbol        | Conditions                                                                     | Min   | Тур       | Max   | Unit | Notes  |
| [ L[ | 001 – 6 ( Normal Mode ) ] (LDO R | Regulator)    |                                                                                |       |           |       |      |        |
|      | Output voltage                   | VLDO          | ILDO = - 150 mA<br>Vout = 1.85 V setting                                       | 1.803 | 1.850     | 1.897 | V    | *2     |
|      | Consumption current on active    | IREGLDO       | Normal mode<br>VB > Vout + 0.1 V or<br>VIN2 > Vout + 0.1 V                     | 25    | 50        | 75    | μΑ   | *2     |
|      | I/O voltage difference           | VSATLDO       | ILDO = - 300 mA                                                                | 0.3   | _         | _     | V    | *2     |
|      | Ripple rejection                 | VLDORR        | $\Delta$ VB = 3.7 V ± 0.15 V<br>ILDO = -150 mA<br>fvin = 100 Hz to 10 kHz      | _     | - 60      | - 40  | dB   | *2     |
|      | Discharge resistance             | RDISLDO       | _                                                                              | 50    | 100       | 200   | kΩ   | *2     |
|      | Load change characteristic       | LTRLDO        | ILDO = $-10 \mu A \leftrightarrow -100 \text{ mA}$                             | _     | 30        | 150   | mV   | *2     |
| [ L[ | DO1 – 6 ( Power Save Mode ) ] (L | DO Regulator) |                                                                                |       |           |       |      |        |
|      | Output voltage                   | VLDOPS        | ILDO = - 5 mA<br>Vout = 1.85 V setting                                         | 1.803 | 1.850     | 1.897 | V    | *2     |
|      | Consumption current on active    | IREGLDOPS     | Power Save mode<br>VB > Vout + 0.1 V or<br>VIN2 > Vout + 0.1 V                 | 1     | 3         | 5     | μΑ   | *2     |
|      | Ripple rejection                 | VLDOPSRR      | $\Delta$ VB = 3.7 V $\pm$ 0.15 V<br>ILDO = $-$ 5 mA<br>fvin = 100 Hz to 10 kHz | _     | - 10      | - 5   | dB   | *2     |
|      | Short-circuit current            | ISTLDOPS      | VB = 3.7 V<br>VLDO = 0 V                                                       | 5     | 20        | 40    | mA   | *2     |

Notes) \*2:Checked by design, not production tested.



 $V_{VBAT}$ (DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.1V to 4.5V,  $V_{DVDD}$  = 1.85V

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

| Б                              | 0 1 1     |                                                           | Refe  | erence va | lues  |      |       |
|--------------------------------|-----------|-----------------------------------------------------------|-------|-----------|-------|------|-------|
| Parameter                      | Symbol    | Conditions                                                | Min   | Тур       | Max   | Unit | Notes |
| [DCDC1] (DC-DC Step Down Regul | ator)     |                                                           |       |           |       |      |       |
| Output Voltage                 | VDCDC1    | IDCDC1 = - 300 mA<br>Vout = 1.2 V setting                 | 1.17  | 1.200     | 1.23  | V    | *2    |
| Consumption current on active  | IREGDCCD1 | IDCDC1 = 0 mA                                             | 10    | 25        | 40    | μΑ   | *2    |
| Output over current limit      | ILIMDCDC1 | From FB1 × 100% to FB1 × 70% VB = 3.7 V                   | _     | 1.0       | 1.2   | А    | *2    |
| Efficiency 1                   | EFFDCDC11 | DDVBAT1 = 3.4 V<br>VDCDC1 = 2.4 V<br>IDCDC1 = - 150 mA    | 85    | 90        | _     | %    | *2    |
| Efficiency 2                   | EFFDCDC12 | DDVBAT1 = 3.7 V<br>VDCDC1 = 1.2 V<br>IDCDC1 = - 150 mA    | 75    | 80        | _     | %    | *2    |
| LX leak current                | ILXL1     | DDVBAT1 = 5.5 V<br>DCDC1 = Disable<br>VLX1 = 0 V or 5.5 V | -1    | 0         | 1     | μА   | *2    |
| Discharge resistance           | RDISDCDC1 | _                                                         | 0.5   | 1.0       | 2.0   | kΩ   | *2    |
| [DC-DC2] (DC-DC Step Down Regu | lator)    |                                                           |       |           |       |      |       |
| Output Voltage                 | VDCDC2    | IDCDC2 = - 300 mA<br>Vout = 1.85 V setting                | 1.803 | 1.850     | 1.897 | V    | *2    |
| Consumption current on active  | IREGDCCD2 | IDCDC2 = 0 mA                                             | 10    | 25        | 40    | μΑ   | *2    |
| Output overcurrent limit       | ILIMDCDC2 | From FB2 × 100% to FB2 × 70% VB = 3.7 V                   | _     | 1.0       | 1.2   | А    | *2    |
| Efficiency 1                   | EFFDCDC21 | DDVBAT2 = 3.4 V<br>VDCDC2 = 2.4 V<br>IDCDC2 = - 150 mA    | 85    | 90        | _     | %    | *2    |
| Efficiency 2                   | EFFDCDC22 | DDVBAT2 = 3.7 V<br>VDCDC2 = 1.85 V<br>IDCDC2 = - 150 mA   | 80    | 85        | _     | %    | *2    |
| LX leak current                | ILXL2     | DDVBAT2 = 5.5 V<br>DCDC2 = Disable<br>VLX2 = 0 V or 5.5 V | -1    | 0         | 1     | μА   | *2    |
| Discharge resistance           | RDISDCDC2 | _                                                         | 0.5   | 1.0       | 2.0   | kΩ   | *2    |

Notes) \*2:Checked by design, not production tested.



 $V_{VBAT}$ (DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.1V to 4.5V,  $V_{DVDD}$  = 1.85V

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

|                    | Doromotor                                                          | Symbol              | Conditions                                                                                        | Refe                            | rence va | alues | Unit  | Notes |
|--------------------|--------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------|---------------------------------|----------|-------|-------|-------|
|                    | Parameter                                                          |                     |                                                                                                   | Min                             | Тур      | Max   | Uniii | Notes |
| [ l <sup>2</sup> ( | C bus (Internal I/O stage characteristic                           | cs) ]               |                                                                                                   |                                 |          |       |       |       |
|                    | Hysteresis of Schmitt trigger input 1                              | Vhys1               | V <sub>IO</sub> > 2 V,<br>Hysteresis 1 of SDA, SCL                                                | $0.05 \times V_{DVDD}$          | _        | _     | V     | *2    |
|                    | Hysteresis of Schmitt trigger input 2                              | Vhys2               | V <sub>IO</sub> < 2 V,<br>Hysteresis 2 of SDA, SCL                                                | 0.1 ×<br>V <sub>DVDD</sub>      | _        | _     | V     | *2    |
|                    | Output fall time from V <sub>IHmin</sub> to V <sub>ILmax</sub>     | Tof                 | Bus capacitance : 10 pF to 400 pF $I_P \le 6$ mA ( $V_{OLmax} = 0.6$ V) $I_P$ : Max. sink current | 20 +<br>0.1 ×<br>C <sub>b</sub> | _        | 250   | ns    | *2    |
|                    | Pulse width of spikes which must be suppressed by the input filter | Tsp                 | _                                                                                                 | 0                               | _        | 50    | ns    | *2    |
|                    | Capacitance for each I/O pin                                       | Ci                  | _                                                                                                 | _                               | _        | 10    | pF    | *2    |
| [   <sup>2</sup> ( | C bus (Bus line specifications) ]                                  |                     |                                                                                                   |                                 |          |       |       |       |
|                    | Hold time (repeated) START condition                               | t <sub>HD:STA</sub> | The first clock pulse is generated after t <sub>HD:STA</sub> .                                    | 0.6                             | _        | _     | μs    | *2    |
|                    | Low period of the SCL clock                                        | $t_{LOW}$           | _                                                                                                 | 1.3                             | _        | _     | μs    | *2    |
|                    | High period of the SCL clock                                       | t <sub>HIGH</sub>   | _                                                                                                 | 0.6                             | _        | _     | μs    | *2    |
|                    | Set-up time for a repeat START condition                           | t <sub>SU:STA</sub> | _                                                                                                 | 0.6                             | _        | _     | μs    | *2    |
|                    | Data hold time                                                     | t <sub>HD:DAT</sub> | _                                                                                                 | 0                               | _        | 0.9   | μs    | *2    |
|                    | Data set-up time                                                   | t <sub>SU:DAT</sub> | _                                                                                                 | 100                             | _        | _     | ns    | *2    |
|                    | Rise time of both SDA and SCL signals                              | t <sub>r</sub>      | _                                                                                                 | 20 +<br>0.1 ×<br>C <sub>b</sub> | _        | 300   | ns    | *2    |
|                    | Fall time of both SDA and SCL signals                              | t <sub>f</sub>      | _                                                                                                 | 20 +<br>0.1 ×<br>C <sub>b</sub> | _        | 300   | ns    | *2    |
|                    | Set-up time of STOP condition                                      | t <sub>SU:STO</sub> | :STO —                                                                                            |                                 |          | _     | μs    | *2    |
|                    | Bus free time between STOP and START condition                     | t <sub>BUF</sub>    | _                                                                                                 | 1.3                             | _        | _     | μs    | *2    |

Notes) \*2 : Checked by design, not production tested.



 $V_{VBAT}$ (DDVBAT1 = DDVBAT2 = VB = VIN2) = 3.1V to 4.5V,  $V_{DVDD}$  = 1.85V

DC-DC : Co = 4.7  $\mu F,\,Lo$  = 1  $\mu H$  / LDO : Co =1.0  $\mu F$ 

 $T_a$  = 25  $^{\circ}C$   $\pm$  2  $^{\circ}C$  unless otherwise noted.

|                    | Parameter                                                |                 | Symbol Conditions |                            | erence va | alues | l loit | Netes    |
|--------------------|----------------------------------------------------------|-----------------|-------------------|----------------------------|-----------|-------|--------|----------|
|                    |                                                          |                 |                   |                            | Тур       | Max   | Unit   | Notes    |
| [   <sup>2</sup> ( | C bus (Bus line specifications) (contin                  | ued) ]          |                   |                            |           |       |        |          |
|                    | Capacitive load for each bus line                        | Сь              | _                 | _                          | _         | 400   | pF     | *2<br>*3 |
|                    | Noise margin at the Low-level for each connected device  | V <sub>nL</sub> | _                 | 0.1 ×<br>V <sub>DVDD</sub> | _         | _     | V      | *2<br>*3 |
|                    | Noise margin at the High-level for each connected device | V <sub>nH</sub> | _                 | $0.2 \times V_{DVDD}$      | _         | _     | V      | *2<br>*3 |

- \*2 : Checked by design, not production tested.
- \*3 : Checked by design, not production tested.

The timing of Fast-mode devices in I<sup>2</sup>C-bus is specified as the following.

All values referred to  $V_{\text{IHmin}}$  and  $V_{\text{ILmax}}$  level.



S: START condition

Sr: Repeat START condition

P: STOP condition



## **PIN CONFIGURATION**

**BOTTOM VIEW** 



#### **PIN FUNCTIONS**

| Pin No. | Pin name | Туре         | Description                              |
|---------|----------|--------------|------------------------------------------|
| A1      | VLDO5    | Output       | LDO5 output                              |
| A2      | VLDO4    | Output       | LDO4 output                              |
| А3      | VREG     | Output       | Reference output                         |
| A4      | VLDO3    | Output       | LDO3 output                              |
| A5      | VLDO2    | Output       | LDO2 output                              |
| B1      | VIN2     | Power Supply | Input for LDO4, LDO5, and LDO6           |
| B2      | RESET    | Input        | Reset input for Logic                    |
| В3      | REF      | Output       | Reference output                         |
| B4      | LDO10N   | Input        | LDO1 ON/OFF control                      |
| B5      | VB       | Power Supply | Input for LDO1, LDO2, LDO3, and other VB |
| C1      | VLDO6    | Output       | LDO6 output                              |
| C2      | FB2      | Input        | DCDC2 voltage feedback                   |
| С3      | AGND     | Ground       | GND                                      |
| C4      | FB1      | Input        | DCDC1 voltage feedback                   |
| C5      | VLDO1    | Output       | LDO1 output                              |
| D1      | DDVBAT2  | Power Supply | DCDC2 input                              |
| D2      | SCL      | Input        | I <sup>2</sup> C clock input             |
| D3      | ASEL     | Input        | I <sup>2</sup> C slave address select    |
| D4      | DVDD     | Power Supply | Power supply for Logic                   |
| D5      | DDVBAT1  | Power Supply | DCDC1 input                              |
| E1      | LX2      | Output       | DCDC2 switching                          |
| E2      | DDGND2   | Ground       | GND                                      |
| E3      | SDA      | Input/Output | I <sup>2</sup> C data input/output       |
| E4      | DDGND1   | Ground       | GND                                      |
| E5      | LX1      | Output       | DCDC1 switching                          |

Notes) Concerning detail about pin description, please refer to OPERATION and APPLICATION INFORMATION section.



## **FUNCTIONAL BLOCK DIAGRAM**



Notes) This block diagram is for explaining functions. Part of the block diagram may be omitted, or it may be simplified.



#### TYPICAL CHARACTERISTICS CURVES

#### (1) Output Ripple Voltage of DC-DC1 and DC-DC2

 $V_{\text{IN}} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 















#### (2) Load Transient of DC-DC1 and DC-DC2

 $V_{\text{IN}} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 







#### (3) Efficiency of DC-DC1 and DC-DC2

 $V_{\text{IN}} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 







#### (4) Load Regulation of DC-DC1 and DC-DC2

 $V_{IN} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 







## (5) Line Regulation of DC-DC1 and DC-DC2

lout = 300mA, DC-DC1\_Vout = 1.2 V, DC-DC2\_Vout=1.85V , L1 = L2 = 1  $\mu H$  CDCDCOUT1 = CDCDCOUT2 = 4.7  $\mu F$   $V_{IN}$  = 2.4V to 5.5V







#### (6) Start Up & Shut Down of DC-DC1 and DC-DC2

 $V_{\text{IN}} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 











#### (7) Start Up & Shut Down of DC-DC1 and DC-DC2

 $V_{\text{IN}} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 











#### (8) Short Protection of DC-DC1

 $V_{IN}$  = 3.7 V, DC-DC1\_Vout = 1.2 V, L1 = 1  $\mu H$  , CDCDCOUT1 = 4.7  $\mu F$ 





#### (9) Thermal Performance of DC-DC1

 $V_{\text{IN}}$  = 3.7 V, DC-DC1\_Vout = 1.2 V, ILoad = 600mA , L1 = 1  $\mu\text{H}$  , CDCDCOUT1 = 4.7  $\mu\text{F}$ 



#### (10) Thermal Performance of DC-DC2

 $V_{IN}$  = 3.7 V, DC-DC2\_Vout = 1.85 V, ILoad = 600mA , L2 = 1  $\mu H$  , CDCDCOUT2 = 4.7  $\mu F$ 





#### (11) Frequency of DC-DC1 and DC-DC2

 $V_{IN} = 3.7 \text{ V, DC-DC1\_Vout} = 1.2 \text{ V, DC-DC2\_Vout} = 1.85 \text{V , L1} = \text{L2} = 1 \text{ } \mu\text{H , CDCDCOUT1} = \text{CDCDCOUT2} = 4.7 \text{ } \mu\text{F}$ 





#### (12) Frequency of DC-DC1 and DC-DC2

IOUT = 300mA, DC-DC1\_Vout = 1.2 V, DC-DC2\_Vout=1.85V , L1 = L2 = 1  $\mu H$  CDCDCOUT1 = CDCDCOUT2 = 4.7  $\mu F$ 





#### **OPERATION**

Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 1. I<sup>2</sup>C-bus Interface

#### a.) Basic Rules

This IC, I2C-bus, is designed to correspond to the Standard-mode (100 kbps) and Fast-mode(400 kbps) devices in the version 2.1 of NXP's specification. However, it does not correspond to the HS-mode (to 3.4 Mbps). This IC will operate as a slave device in the I²C-bus system. This IC will not operate as a master device. The program operation check of this IC has not been conducted on the multi-master bus system and the mix-speed bus system, yet. The connected confirmation of this IC to the CBUS receiver also has not been checked. Please confirm with our company if the IC will be used in these mode systems. The I²C is the brand of NXP.

#### b.) START and STOP conditions

A High to Low transition on the SDA line while SCL is High is one such unique case. This situation indicates START condition. A Low to High transition on the SDA line while SCL is High defines STOP condition. START and STOP conditions are always generated by the master. After START condition occur, the bus will be busy. The bus is considered to be free again a certain time after the STOP condition.



Every byte put on the SDA line must be 8-bits long. The number of bytes that can be transmitted per transfer is unrestricted. Each byte has to be followed by an acknowledge bit. Data is transferred with the most significant bit (MSB) first.



#### d.) Data format

#### Slave Address

| Pin ASEL | A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W | Hex |
|----------|----|----|----|----|----|----|----|-----|-----|
| Low      | 1  | 1  | 1  | 0  | 0  | 1  | 0  | х   | 72h |
| High     | 1  | 1  | 1  | 0  | 0  | 1  | 1  | х   | 73h |

#### Write mode



#### Read mode

#### d1.) When Sub address is not specified

When data is read without assigning sub-address, it is possible to read the value of sub-address specified in Write mode immediately before.



Ex) When writing data into address and reading data from "01 h".



#### d2.) When Sub address is specified





Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

## 2. Register map

| Sub     | R/W   | Register | Bit           |       |       |        | Da    | ata   |       |        |               |
|---------|-------|----------|---------------|-------|-------|--------|-------|-------|-------|--------|---------------|
| Address | K/VV  | Name     | BII           | D7    | D6    | D5     | D4    | D3    | D2    | D1     | D0            |
| 006     | DAM   | CNIT     | Name          | LD6ON | LD5ON | LD4ON  | LD3ON | LD2ON | LD10N | DD2ON  | DD10N         |
| 00h     | R/W   |          | Default       | 0     | 0     | 0      | 0     | 0     | 0     | 0      | 0             |
| 01h     | DAM   | DAC1     | Name          |       | VDC   | 2[3:0] |       |       | VDC   | 1[3:0] |               |
| 01h     | R/W   |          | Default       | 1     | 1     | 1      | 0     | 1     | 0     | 0      | 0             |
| 026     | R/W   | DAC2     | Name          |       | VL2   | [3:0]  |       |       | VL1   | [3:0]  |               |
| 02h     | K/VV  | DAGZ     | Default       | 0     | 0     | 0      | 0     | 1     | 0     | 0      | 1             |
| 03h     | R/W   | DAC3     | Name VL4[3:0] |       |       |        |       |       | VL3   | [3:0]  |               |
| USII    | K/VV  |          | Default       | 1     | 1     | 0      | 0     | 1     | 0     | 1      | 0             |
| 04h     | R/W   | DAC4     | Name          |       | VL6   | [3:0]  |       |       | VL5   | [3:0]  |               |
| 0411    | K/VV  |          | Default       | 1     | 1     | 1      | 1     | 1     | 0     | 0      | 0             |
| 05h     | D /// | PSCNT    | Name          | _     | _     | LD6PS  | LD5PS | LD4PS | LD3PS | LD2PS  | LD1PS         |
| USII    | K/VV  |          | Default       | _     | _     | 0      | 0     | 0     | 0     | 0      | 0             |
| 06h     | R/W   | ENSEL    | Name          | _     | _     | _      | _     | _     | _     | _      | LDO1EN<br>SEL |
|         |       |          | Default       | _     | _     | _      | _     | _     | _     | _      | 1             |

| Initial valtage | LDO6  | LDO5  | LDO4  | LDO3  | LDO2  | LDO1   | DCDC2  | DCDC1 |
|-----------------|-------|-------|-------|-------|-------|--------|--------|-------|
| Initial voltage | 3.3 V | 1.8 V | 2.8 V | 2.6 V | 1.0 V | 1.85 V | 1.85 V | 1.2 V |



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | R/W  | Register | D:t     | Data<br>Bit |       |       |       |       |       |       |       |  |
|---------|------|----------|---------|-------------|-------|-------|-------|-------|-------|-------|-------|--|
| Address | K/VV | Name     | DIL     | D7          | D6    | D5    | D4    | D3    | D2    | D1    | D0    |  |
| 0.01-   | DAA  | CNIT     | Name    | LD6ON       | LD5ON | LD4ON | LD3ON | LD2ON | LD10N | DD2ON | DD10N |  |
| 00h     | R/W  |          | Default | 0           | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |

D7: LDO6 ON/OFF select register

[0]: OFF (default)

[1]: ON

D6: LDO5 ON/OFF select register

[0]: OFF (default)

[1]: ON

D5: LDO4 ON/OFF select register

[0]: OFF (default)

[1]: ON

D4: LDO3 ON/OFF select register

[0]: OFF (default)

[1]: ON

D3: LDO2 ON/OFF select register

[0]: OFF (default)

[1]: ON

D2: LDO1 ON/OFF select register

[0]: OFF (default)

[1]: ON

D1: DCDC2 ON/OFF select register

[0]: OFF (default)

[1]: ON

D0 : DCDC1 ON/OFF select register

[0]: OFF (default)

[1]: ON



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | R/W Register Bit |      |         | Data |                     |    |    |    |    |    |    |  |
|---------|------------------|------|---------|------|---------------------|----|----|----|----|----|----|--|
| Address | K/VV             | Name | Bit     | D7   | D6                  | D5 | D4 | D3 | D2 | D1 | D0 |  |
| 01h     | D/M              | DAC1 | Name    |      | VDC2[3:0] VDC1[3:0] |    |    |    |    |    |    |  |
| 01h     | R/W              |      | Default | 1    | 1                   | 1  | 0  | 1  | 0  | 0  | 0  |  |

D7-4: DCDC2 Register for output voltage setup

|    | VDC | 2[3:0] |    | Output voltage |
|----|-----|--------|----|----------------|
| D7 | D6  | D5     | D4 | . [V]          |
| 0  | 0   | 0      | 0  | 0.80           |
| 0  | 0   | 0      | 1  | 0.85           |
| 0  | 0   | 1      | 0  | 0.90           |
| 0  | 0   | 1      | 1  | 0.95           |
| 0  | 1   | 0      | 0  | 1.00           |
| 0  | 1   | 0      | 1  | 1.05           |
| 0  | 1   | 1      | 0  | 1.10           |
| 0  | 1   | 1      | 1  | 1.15           |
| 1  | 0   | 0      | 0  | 1.20           |
| 1  | 0   | 0      | 1  | 1.30           |
| 1  | 0   | 1      | 0  | 1.40           |
| 1  | 0   | 1      | 1  | 1.50           |
| 1  | 1   | 0      | 0  | 1.65           |
| 1  | 1   | 0      | 1  | 1.80           |
| 1  | 1   | 1      | 0  | 1.85 (Default) |
| 1  | 1   | 1      | 1  | 2.40           |

D3-0 : DCDC1 Register for output voltage setup

|    | VDC | 1[3:0] |    | Output voltage |
|----|-----|--------|----|----------------|
| D3 | D2  | D1     | D0 | [V]            |
| 0  | 0   | 0      | 0  | 0.80           |
| 0  | 0   | 0      | 1  | 0.85           |
| 0  | 0   | 1      | 0  | 0.90           |
| 0  | 0   | 1      | 1  | 0.95           |
| 0  | 1   | 0      | 0  | 1.00           |
| 0  | 1   | 0      | 1  | 1.05           |
| 0  | 1   | 1      | 0  | 1.10           |
| 0  | 1   | 1      | 1  | 1.15           |
| 1  | 0   | 0      | 0  | 1.20 (Default) |
| 1  | 0   | 0      | 1  | 1.30           |
| 1  | 0   | 1      | 0  | 1.40           |
| 1  | 0   | 1      | 1  | 1.50           |
| 1  | 1   | 0      | 0  | 1.65           |
| 1  | 1   | 0      | 1  | 1.80           |
| 1  | 1   | 1      | 0  | 1.85           |
| 1  | 1   | 1      | 1  | 2.40           |



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | R/W   | Register | Dit     | Data<br>Bit |     |       |    |          |    |    |    |  |
|---------|-------|----------|---------|-------------|-----|-------|----|----------|----|----|----|--|
| Address | IK/VV | Name     | DIL     | D7          | D6  | D5    | D4 | D3       | D2 | D1 | D0 |  |
| OOh     | R/W   | DACO     | Name    |             | VL2 | [3:0] |    | VL1[3:0] |    |    |    |  |
| 02h     | K/VV  | DAC2     | Default | 0           | 0   | 0     | 0  | 1        | 0  | 0  | 1  |  |

D7-4: LDO2 Register for output voltage setup

|    | VL2 | [3:0] |    | Output voltage |
|----|-----|-------|----|----------------|
| D7 | D6  | D5    | D4 | [V]            |
| 0  | 0   | 0     | 0  | 1.00 (Default) |
| 0  | 0   | 0     | 1  | 1.10           |
| 0  | 0   | 1     | 0  | 1.20           |
| 0  | 0   | 1     | 1  | 1.30           |
| 0  | 1   | 0     | 0  | 1.40           |
| 0  | 1   | 0     | 1  | 1.50           |
| 0  | 1   | 1     | 0  | 1.60           |
| 0  | 1   | 1     | 1  | 1.70           |
| 1  | 0   | 0     | 0  | 1.80           |
| 1  | 0   | 0     | 1  | 1.85           |
| 1  | 0   | 1     | 0  | 2.60           |
| 1  | 0   | 1     | 1  | 2.70           |
| 1  | 1   | 0     | 0  | 2.80           |
| 1  | 1   | 0     | 1  | 2.85           |
| 1  | 1   | 1     | 0  | 3.00           |
| 1  | 1   | 1     | 1  | 3.30           |

D3-0 : LDO1 Register for output voltage setup

|    | VL1 | [3:0] |    | Output voltage |
|----|-----|-------|----|----------------|
| D3 | D2  | D1    | D0 | [V]            |
| 0  | 0   | 0     | 0  | 1.00           |
| 0  | 0   | 0     | 1  | 1.10           |
| 0  | 0   | 1     | 0  | 1.20           |
| 0  | 0   | 1     | 1  | 1.30           |
| 0  | 1   | 0     | 0  | 1.40           |
| 0  | 1   | 0     | 1  | 1.50           |
| 0  | 1   | 1     | 0  | 1.60           |
| 0  | 1   | 1     | 1  | 1.70           |
| 1  | 0   | 0     | 0  | 1.80           |
| 1  | 0   | 0     | 1  | 1.85 (Default) |
| 1  | 0   | 1     | 0  | 1.90           |
| 1  | 0   | 1     | 1  | 2.70           |
| 1  | 1   | 0     | 0  | 2.80           |
| 1  | 1   | 0     | 1  | 2.85           |
| 1  | 1   | 1     | 0  | 3.00           |
| 1  | 1   | 1     | 1  | 3.30           |



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | Sub R/W Register |      |         | Data |     |       |    |    |     |       |    |  |
|---------|------------------|------|---------|------|-----|-------|----|----|-----|-------|----|--|
| Address | IK/VV            | Name | Bit     | D7   | D6  | D5    | D4 | D3 | D2  | D1    | D0 |  |
| 03h     | R/W              | DAC3 | Name    |      | VL4 | [3:0] |    |    | VL3 | [3:0] |    |  |
| USII    | K/VV             |      | Default | 1    | 1   | 0     | 0  | 1  | 0   | 1     | 0  |  |

D7-4: LDO4 Register for output voltage setup

|    | VL4 | [3:0] |    | Output voltage |
|----|-----|-------|----|----------------|
| D7 | D6  | D5    | D4 | [V]            |
| 0  | 0   | 0     | 0  | 1.00           |
| 0  | 0   | 0     | 1  | 1.10           |
| 0  | 0   | 1     | 0  | 1.20           |
| 0  | 0   | 1     | 1  | 1.30           |
| 0  | 1   | 0     | 0  | 1.40           |
| 0  | 1   | 0     | 1  | 1.50           |
| 0  | 1   | 1     | 0  | 1.60           |
| 0  | 1   | 1     | 1  | 1.70           |
| 1  | 0   | 0     | 0  | 1.80           |
| 1  | 0   | 0     | 1  | 1.85           |
| 1  | 0   | 1     | 0  | 2.60           |
| 1  | 0   | 1     | 1  | 2.70           |
| 1  | 1   | 0     | 0  | 2.80 (Default) |
| 1  | 1   | 0     | 1  | 2.85           |
| 1  | 1   | 1     | 0  | 3.00           |
| 1  | 1   | 1     | 1  | 3.30           |

D3-0 : LDO3 Register for output voltage setup

|    | VL3 | [3:0] |    | Output voltage |
|----|-----|-------|----|----------------|
| D3 | D2  | D1    | D0 | [V]            |
| 0  | 0   | 0     | 0  | 1.00           |
| 0  | 0   | 0     | 1  | 1.10           |
| 0  | 0   | 1     | 0  | 1.20           |
| 0  | 0   | 1     | 1  | 1.30           |
| 0  | 1   | 0     | 0  | 1.40           |
| 0  | 1   | 0     | 1  | 1.50           |
| 0  | 1   | 1     | 0  | 1.60           |
| 0  | 1   | 1     | 1  | 1.70           |
| 1  | 0   | 0     | 0  | 1.80           |
| 1  | 0   | 0     | 1  | 1.85           |
| 1  | 0   | 1     | 0  | 2.60 (Default) |
| 1  | 0   | 1     | 1  | 2.70           |
| 1  | 1   | 0     | 0  | 2.80           |
| 1  | 1   | 0     | 1  | 2.85           |
| 1  | 1   | 1     | 0  | 3.00           |
| 1  | 1   | 1     | 1  | 3.30           |



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | R/W   | Register | Bit     |    |     |       | Da | ata |     |       |    |
|---------|-------|----------|---------|----|-----|-------|----|-----|-----|-------|----|
| Address | IK/VV | Name     | DIL     | D7 | D6  | D5    | D4 | D3  | D2  | D1    | D0 |
| 0.4h    | R/W   | DAC4     | Name    |    | VL6 | [3:0] |    |     | VL5 | [3:0] |    |
| 04h     | IK/VV |          | Default | 1  | 1   | 1     | 1  | 1   | 0   | 0     | 0  |

D7-4: LDO6 Register for output voltage setup

|    | VL6 | [3:0] |    | Output voltage |
|----|-----|-------|----|----------------|
| D7 | D6  | D5    | D4 | [V]            |
| 0  | 0   | 0     | 0  | 1.00           |
| 0  | 0   | 0     | 1  | 1.10           |
| 0  | 0   | 1     | 0  | 1.20           |
| 0  | 0   | 1     | 1  | 1.30           |
| 0  | 1   | 0     | 0  | 1.40           |
| 0  | 1   | 0     | 1  | 1.50           |
| 0  | 1   | 1     | 0  | 1.60           |
| 0  | 1   | 1     | 1  | 1.70           |
| 1  | 0   | 0     | 0  | 1.80           |
| 1  | 0   | 0     | 1  | 1.85           |
| 1  | 0   | 1     | 0  | 2.60           |
| 1  | 0   | 1     | 1  | 2.70           |
| 1  | 1   | 0     | 0  | 2.80           |
| 1  | 1   | 0     | 1  | 2.85           |
| 1  | 1   | 1     | 0  | 3.00           |
| 1  | 1   | 1     | 1  | 3.30 (Default) |

D3-0: LDO5 Register for output voltage setup

|    | VL5 | [3:0] |    | Output voltage |
|----|-----|-------|----|----------------|
| D3 | D2  | D1    | D0 | [V]            |
| 0  | 0   | 0     | 0  | 1.00           |
| 0  | 0   | 0     | 1  | 1.10           |
| 0  | 0   | 1     | 0  | 1.20           |
| 0  | 0   | 1     | 1  | 1.30           |
| 0  | 1   | 0     | 0  | 1.40           |
| 0  | 1   | 0     | 1  | 1.50           |
| 0  | 1   | 1     | 0  | 1.60           |
| 0  | 1   | 1     | 1  | 1.70           |
| 1  | 0   | 0     | 0  | 1.80 (Default) |
| 1  | 0   | 0     | 1  | 1.85           |
| 1  | 0   | 1     | 0  | 2.60           |
| 1  | 0   | 1     | 1  | 2.70           |
| 1  | 1   | 0     | 0  | 2.80           |
| 1  | 1   | 0     | 1  | 2.85           |
| 1  | 1   | 1     | 0  | 3.00           |
| 1  | 1   | 1     | 1  | 3.30           |



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | R/W       | Register Bit | Dit   |  |  |  | Da | ata |  |  |  |
|---------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|--------------|-------|--|--|--|----|-----|--|--|--|
| Address | IK/VV     | Name     | DIL      | D7       | D6       | D5       | D4       | D3       | D2       | D1           | D0    |  |  |  |    |     |  |  |  |
| 05h     | DAM DOONE | PSCNT    | Name     | _        | _        | LD6PS    | LD5PS    | LD4PS    | LD3PS    | LD2PS        | LD1PS |  |  |  |    |     |  |  |  |
| USII    | R/W       |          | Default  | _        | _        | 0        | 0        | 0        | 0        | 0            | 0     |  |  |  |    |     |  |  |  |

<sup>\*</sup> Please set it to normal mode when LDO starts.

D5: LDO6 Power save mode select register

[0]: Normal mode (default)

[1]: Power save mode

D4: LDO5 Power save mode select register

[0] : Normal mode (default)

[1]: Power save mode

D3: LDO4 Power save mode select register

[0] : Normal mode (default)

[1]: Power save mode

D2: LDO3 Power save mode select register

[0]: Normal mode (default)

[1]: Power save mode

D1: LDO2 Power save mode select register

[0]: Normal mode (default)

[1]: Power save mode

D0 : LDO1 Power save mode select register

[0]: Normal mode (default)

[1]: Power save mode



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 3. Register map details

| Sub     | R/W Register | Register Bit |         | Data |    |    |    |    |    |    |               |
|---------|--------------|--------------|---------|------|----|----|----|----|----|----|---------------|
| Address | IK/VV        | Name         | DIL     | D7   | D6 | D5 | D4 | D3 | D2 | D1 | D0            |
| 06h     | R/W          | W ENSEL      | Name    |      | _  | _  | _  | _  | _  | _  | LDO1EN<br>SEL |
|         |              |              | Default | _    | _  | _  | _  | _  | _  | _  | 1             |

D0: LDO1ENSEL

[0]: LDO1ON control invalid

[1]: LDO1ON control valid (default)



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 4. Timing Chart (Sequence - 1 (DVDD input externally))





Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 4. Timing Chart (Sequence - 2 (LDO10N = fixed VBAT))





Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 4. Timing Chart (Sequence - 3 (VLDO1 = connected DVDD))





Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 5. DC-DC Protection Operation

- < Operation explanation >
  - (1) The Overcurrent protection operates at about 1 A (Typ).
  - (2) The Ground protection sequence is implemented when the output voltage decreases to about 70% of the set voltage.
  - (3) The Ground short protection operates intermittently. (2 ms : ON, 16 ms : OFF)



Operation explanation chart

#### 6. DAC Voltage Accuracy

DCDC1 (VBAT = 3.7 V, lout = 300 mA)

|    | VDC. | 1[3:0] |    | Output voltage | Accuracy |
|----|------|--------|----|----------------|----------|
| D3 | D2   | D1     | D0 | [V]            | [%]      |
| 0  | 0    | 0      | 0  | 0.80           | ±5.0     |
| 0  | 0    | 0      | 1  | 0.85           | ±5.0     |
| 0  | 0    | 1      | 0  | 0.90           | ±4.5     |
| 0  | 0    | 1      | 1  | 0.95           | ±4.0     |
| 0  | 1    | 0      | 0  | 1.00           | ±4.0     |
| 0  | 1    | 0      | 1  | 1.05           | ±4.0     |
| 0  | 1    | 1      | 0  | 1.10           | ±3.5     |
| 0  | 1    | 1      | 1  | 1.15           | ±3.5     |
| 1  | 0    | 0      | 0  | 1.20 (Default) | ±2.5     |
| 1  | 0    | 0      | 1  | 1.30           | ±3.0     |
| 1  | 0    | 1      | 0  | 1.40           | ±3.0     |
| 1  | 0    | 1      | 1  | 1.50           | ±3.0     |
| 1  | 1    | 0      | 0  | 1.65           | ±3.0     |
| 1  | 1    | 0      | 1  | 1.80           | ±3.0     |
| 1  | 1    | 1      | 0  | 1.85           | ±3.0     |
| 1  | 1    | 1      | 1  | 2.40           | ±3.0     |

DCDC2 (VBAT = 3.7 V, lout = 300 mA)

|    | VDC | 2[3:0] |    | Output voltage | Accuracy |
|----|-----|--------|----|----------------|----------|
| D3 | D2  | D1     | D0 | [V]            | [%]      |
| 0  | 0   | 0      | 0  | 0.80           | ±8.5     |
| 0  | 0   | 0      | 1  | 0.85           | ±6.5     |
| 0  | 0   | 1      | 0  | 0.90           | ±6.5     |
| 0  | 0   | 1      | 1  | 0.95           | ±6.0     |
| 0  | 1   | 0      | 0  | 1.00           | ±6.0     |
| 0  | 1   | 0      | 1  | 1.05           | ±6.0     |
| 0  | 1   | 1      | 0  | 1.10           | ±5.5     |
| 0  | 1   | 1      | 1  | 1.15           | ±5.5     |
| 1  | 0   | 0      | 0  | 1.20           | ±3.0     |
| 1  | 0   | 0      | 1  | 1.30           | ±3.0     |
| 1  | 0   | 1      | 0  | 1.40           | ±4.0     |
| 1  | 0   | 1      | 1  | 1.50           | ±3.0     |
| 1  | 1   | 0      | 0  | 1.65           | ±3.0     |
| 1  | 1   | 0      | 1  | 1.80           | ±4.0     |
| 1  | 1   | 1      | 0  | 1.85 (Default) | ±2.5     |
| 1  | 1   | 1      | 1  | 2.40           | ±3.0     |



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

## 6. DAC Voltage Accuracy (continued)

LDO VBAT = 3.7 V (Normal-mode : lout = 150 mA, PS-mode : lout = 5 mA)

|    | VL1[3:0] |    |    |                       | Accura | ıcy [%]   |         |           |  |
|----|----------|----|----|-----------------------|--------|-----------|---------|-----------|--|
| Do | Do       | D1 | D0 | Output voltage<br>[V] | Norma  | ıl-mode   | PS-mode |           |  |
| D3 | D2       | וט | DU | [1]                   | LDO1   | LDO2 to 6 | LDO1    | LDO2 to 6 |  |
| 0  | 0        | 0  | 0  | 1.00                  | ±5.0   | ±5.0      | ±5.0    | ±5.0      |  |
| 0  | 0        | 0  | 1  | 1.10                  | ±4.5   | ±4.5      | ±4.5    | ±4.5      |  |
| 0  | 0        | 1  | 0  | 1.20                  | ±4.0   | ±4.0      | ±4.0    | ±4.0      |  |
| 0  | 0        | 1  | 1  | 1.30                  | ±4.0   | ±4.0      | ±4.0    | ±4.0      |  |
| 0  | 1        | 0  | 0  | 1.40                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 0  | 1        | 0  | 1  | 1.50                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 0  | 1        | 1  | 0  | 1.60                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 0  | 1        | 1  | 1  | 1.70                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 1  | 0        | 0  | 0  | 1.80                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 1  | 0        | 0  | 1  | 1.85                  | ±2.5   | ±2.5      | ±2.5    | ±2.5      |  |
| 1  | 0        | 1  | 0  | 1.90                  | ±2.5   | _         | ±2.5    | _         |  |
| '  | U        | •  | U  | 2.60                  |        | ±3.0      | _       | ±3.0      |  |
| 1  | 0        | 1  | 1  | 2.70                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 1  | 1        | 0  | 0  | 2.80                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 1  | 1        | 0  | 1  | 2.85                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 1  | 1        | 1  | 0  | 3.00                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |
| 1  | 1        | 1  | 1  | 3.30                  | ±3.0   | ±3.0      | ±3.0    | ±3.0      |  |



#### APPLICATION INFORMATION

Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 1.Application Circuit and Evaluation Board



Figure: Application Circuit



Figure : Top Layer with silk screen ( Top View ) with Evaluation Board



Figure : Bottom Layer with silk screen (Bottom View) with Evaluation Board

Notes) This application circuit and layout is an example. The operation of mass production set is not guaranteed. You should perform enough evaluation and verification on the design of mass production set. You are fully responsible for the incorporation of the above application circuit and information in the design of your equipment.



Note) The characteristics listed below are reference values derived from the design of the IC and are not guaranteed.

#### 2.RECOMMENDED COMPONENT

| Reference Designator | QTY | Value  | Manufacturer | Part Number       |
|----------------------|-----|--------|--------------|-------------------|
| C1                   | 1   | 4.7µF  | Murata       | GRM21BB31C475KA87 |
| C2                   | 1   | 4.7µF  | Murata       | GRM21BB31C475KA87 |
| CV1                  | 1   | 4.7µF  | Murata       | GRM21BB31C475KA87 |
| VC2                  | 1   | 4.7µF  | Murata       | GRM21BB31C475KA87 |
| CD1                  | 1   | 0.1µF  | Murata       | GRM188B11C104KA01 |
| L1                   | 1   | 1.0 µH | FDK          | MIPSZ2012D1R0     |
| CDCDCOUT1            | 1   | 4.7µF  | Murata       | GRM21BB31A475KA74 |
| L2                   | 1   | 1.0 µH | FDK          | MIPSZ2012D1R0     |
| CDCDCOUT2            | 1   | 4.7µF  | Murata       | GRM21BB31A475KA74 |
| COUT1                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| COUT2                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| COUT3                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| COUT4                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| COUT5                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| COUT6                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| CVREG                | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |
| CREF                 | 1   | 1.0µF  | Murata       | GRM185B31A105KE35 |

Figure: Recommended Component



## **PACKAGE INFORMATION (Reference Data)**

**Outline Drawing** 

Package Code : XBGA025-W-2222AEL Unit:mm



Body Materia I : Br/Sb Free Epoxy resin

Reroute Material: Cu

Bump : SnAgCu



#### **IMPORTANT NOTICE**

- 1.The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- 2. When using the LSI for new models, verify the safety including the long-term reliability for each product.
- 3. When the application system is designed by using this LSI, be sure to confirm notes in this book. Be sure to read the notes to descriptions and the usage notes in the book.
- 4.The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information de-scribed in this book.
- 5. This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.
- 6. This LSI is intended to be used for general electronic equipment.

Consult our sales staff in advance for information on the following applications: Special applications in which exceptional quality and reliability are required, or if the failure or malfunction of this LSI may directly jeopardize life or harm the human body.

Any applications other than the standard applications intended.

- (1) Space appliance (such as artificial satellite, and rocket)
- (2) Traffic control equipment (such as for automobile, airplane, train, and ship)
- (3) Medical equipment for life support
- (4) Submarine transponder
- (5) Control equipment for power plant
- (6) Disaster prevention and security device
- (7) Weapon
- (8) Others: Applications of which reliability equivalent to (1) to (7) is required

It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the LSI described in this book for any special application, unless our company agrees to your using the LSI in this book for any special application.

- 7.This LSI is neither designed nor intended for use in automotive applications or environments unless the specific product is designated by our company as compliant with the ISO/TS 16949 requirements.
  - Our company shall not be held responsible for any damage incurred by you or any third party as a result of or in connection with your using the LSI in automotive application, unless our company agrees to your using the LSI in this book for such application.
- 8.If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- 9. Please use this product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive.
  - Our company shall not be held responsible for any damage incurred as a result of your using the LSI not complying with the applicable laws and regulations.



#### **USAGE NOTES**

- 1. When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- 2. Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- 3. Pay attention to the direction of LSI. When mounting it in the wrong direction onto the PCB (printed-circuit-board), it might smoke or ignite.
- 4. Pay attention in the PCB (printed-circuit-board) pattern layout in order to prevent damage due to short circuit between pins. In addition, refer to the Pin Description for the pin configuration.
- 5. Perform a visual inspection on the PCB before applying power, otherwise damage might happen due to problems such as a solder-bridge between the pins of the semiconductor device. Also, perform a full technical verification on the assembly quality, because the same damage possibly can happen due to conductive substances, such as solder ball, that adhere to the LSI during transportation.
- 6. Take notice in the use of this product that it might break or occasionally smoke when an abnormal state occurs such as output pin-VCC short (Power supply fault), output pin-GND short (Ground fault), or output-to-output-pin short (load short).
  - And, safety measures such as an installation of fuses are recommended because the extent of the abovementioned damage and smoke emission will depend on the current capability of the power supply.
- 7. The protection circuit is for maintaining safety against abnormal operation. Therefore, the protection circuit should not work during normal operation.
  - Especially for the thermal protection circuit, if the area of safe operation or the absolute maximum rating is momentarily exceeded due to output pin to VCC short (Power supply fault), or output pin to GND short (Ground fault), the LSI might be damaged before the thermal protection circuit could operate.
- 8. Unless specified in the product specifications, make sure that negative voltage or excessive voltage are not applied to the pins because the device might be damaged, which could happen due to negative voltage or excessive voltage generated during the ON and OFF timing when the inductive load of a motor coil or actuator coils of optical pick-up is being driven.
- 9. The product which has specified ASO (Area of Safe Operation) should be operated in ASO
- 10. Verify the risks which might be caused by the malfunctions of external components.
- 11. Connect the metallic plates on the back side of the LSI with their respective potentials (AGND, PVIN, LX). The thermal resistance and the electrical characteristics are guaranteed only when the metallic plates are connected with their respective potentials.

# Request for your special attention and precautions in using the technical information and semiconductors described in this book

- (1) If any of the products or technical information described in this book is to be exported or provided to non-residents, the laws and regulations of the exporting country, especially, those with regard to security export control, must be observed.
- (2) The technical information described in this book is intended only to show the main characteristics and application circuit examples of the products. No license is granted in and to any intellectual property right or other right owned by Panasonic Corporation or any other company. Therefore, no responsibility is assumed by our company as to the infringement upon any such right owned by any other company which may arise as a result of the use of technical information described in this book.
- (3) The products described in this book are intended to be used for general applications (such as office equipment, communications equipment, measuring instruments and household appliances), or for specific applications as expressly stated in this book.

  Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automotive equipment, traffic signaling equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - It is to be understood that our company shall not be held responsible for any damage incurred as a result of or in connection with your using the products described in this book for any special application, unless our company agrees to your using the products in this book for any special application.
- (4) The products and product specifications described in this book are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (5) When designing your equipment, comply with the range of absolute maximum rating and the guaranteed operating conditions (operating power supply voltage and operating environment etc.). Especially, please be careful not to exceed the range of absolute maximum rating on the transient state, such as power-on, power-off and mode-switching. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  - Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (6) Comply with the instructions for use in order to prevent breakdown and characteristics change due to external factors (ESD, EOS, thermal stress and mechanical stress) at the time of handling, mounting or at customer's process. When using products for which damp-proof packing is required, satisfy the conditions, such as shelf life and the elapsed time since first opening the packages.
- (7) This book may be not reprinted or reproduced whether wholly or partially, without the prior written permission of our company.

20100202