# 74LV125

# Quad buffer/line driver; 3-state Rev. 03 — 7 April 2009

**Product data sheet** 

#### 1. **General description**

The 74LV125 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC125 and 74HCT125.

The 74LV125 provides four non-inverting buffer/line drivers with 3-state outputs. The 3-state outputs (nY) are controlled by the output enable input ( $n\overline{OE}$ ). A HIGH at  $n\overline{OE}$ causes the outputs to assume a high-impedance OFF-state.

#### 2. **Features**

- Wide operating voltage: 1.0 V to 5.5 V
- Optimized for low voltage applications: 1.0 V to 3.6 V
- Accepts TTL input levels between V<sub>CC</sub> = 2.7 V and V<sub>CC</sub> = 3.6 V
- Typical output ground bounce < 0.8 V at  $V_{CC}$  = 3.3 V and  $T_{amb}$  = 25 °C
- Typical HIGH-level output voltage (V<sub>OH</sub>) undershoot: > 2 V at V<sub>CC</sub> = 3.3 V and  $T_{amb} = 25 \, ^{\circ}C$
- ESD protection:
  - HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Multiple package options
- Specified from -40 °C to +85 °C and from -40 °C to +125 °C

# Ordering information

Table 1. **Ordering information** 

| Type number | Package           |         |                                                                        |          |
|-------------|-------------------|---------|------------------------------------------------------------------------|----------|
|             | Temperature range | Name    | Description                                                            | Version  |
| 74LV125N    | –40 °C to +125 °C | DIP14   | plastic dual in-line package; 14 leads (300 mil)                       | SOT27-1  |
| 74LV125D    | –40 °C to +125 °C | SO14    | plastic small outline package; 14 leads; body width 3.9 mm             | SOT108-1 |
| 74LV125DB   | –40 °C to +125 °C | SSOP14  | plastic shrink small outline package; 14 leads; body width 5.3 mm      | SOT337-1 |
| 74LV125PW   | –40 °C to +125 °C | TSSOP14 | plastic thin shrink small outline package; 14 leads; body width 4.4 mm | SOT402-1 |



Quad buffer/line driver; 3-state

# 4. Functional diagram



# 5. Pinning information

## 5.1 Pinning



© NXP B.V. 2009. All rights reserved.

Quad buffer/line driver; 3-state

### 5.2 Pin description

Table 2. Pin description

| Symbol                                                                      | Pin          | Description                      |
|-----------------------------------------------------------------------------|--------------|----------------------------------|
| $1\overline{OE}$ , $2\overline{OE}$ , $3\overline{OE}$ , $4\overline{OE}$ , | 1, 4, 10, 13 | output enable input (active LOW) |
| 1A, 2A, 3A, 4A                                                              | 2, 5, 9, 12  | data input                       |
| 1Y, 2Y, 3Y, 4Y                                                              | 3, 6, 8, 11  | data output                      |
| GND                                                                         | 7            | ground (0 V)                     |
| V <sub>CC</sub>                                                             | 14           | supply voltage                   |

# 6. Functional description

Table 3. Function table[1]

| Control | Input | Output |
|---------|-------|--------|
| nŌĒ     | nA    | nY     |
| L       | L     | L      |
| L       | Н     | Н      |
| Н       | X     | Z      |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state.

# 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter               | Conditions                                                           | Min          | Max  | Unit |
|------------------|-------------------------|----------------------------------------------------------------------|--------------|------|------|
| $V_{CC}$         | supply voltage          |                                                                      | -0.5         | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$              | [1] _        | ±20  | mA   |
| I <sub>OK</sub>  | output clamping current | $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$              | <u>[1]</u> _ | ±50  | mA   |
| I <sub>O</sub>   | output current          | $V_{O} = -0.5 \text{ V to } (V_{CC} + 0.5 \text{ V})$                | -            | ±35  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                      | -            | 70   | mA   |
| $I_{GND}$        | ground current          |                                                                      | <b>-70</b>   | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                      | -65          | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +125  ^{\circ}\text{C}$ | [2]          |      |      |
|                  |                         | DIP14                                                                | -            | 750  | mW   |
|                  |                         | SO14, SSOP14, TSSOP14                                                | -            | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

% NXP B.V. 2009. All rights reserved.

<sup>[2]</sup> For DIP14 packages: above 70 °C the value of  $P_{tot}$  derates linearly with 12 mW/K. For SO14 packages: above 70 °C the value of  $P_{tot}$  derates linearly with 8 mW/K. For (T)SSOP14 packages: above 60 °C the value of  $P_{tot}$  derates linearly with 5.5 mW/K.

Quad buffer/line driver; 3-state

# 8. Recommended operating conditions

Table 5. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                           | Conditions                                 | Min | Тур | Max      | Unit |
|---------------------|-------------------------------------|--------------------------------------------|-----|-----|----------|------|
| $V_{CC}$            | supply voltage[1]                   |                                            | 1.0 | 3.3 | 5.5      | V    |
| $V_{I}$             | input voltage                       |                                            | 0   | -   | $V_{CC}$ | V    |
| Vo                  | output voltage                      |                                            | 0   | -   | $V_{CC}$ | V    |
| T <sub>amb</sub>    | ambient temperature                 |                                            | -40 | +25 | +125     | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CC} = 1.0 \text{ V to } 2.0 \text{ V}$ | -   | -   | 500      | ns/V |
|                     |                                     | $V_{CC} = 2.0 \text{ V to } 2.7 \text{ V}$ | -   | -   | 200      | ns/V |
|                     |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | -   | -   | 100      | ns/V |
|                     |                                     | $V_{CC} = 3.6 \text{ V to } 5.5 \text{ V}$ | -   | -   | 50       | ns/V |

<sup>[1]</sup> The static characteristics are guaranteed from  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 5.5 V, but LV devices are guaranteed to function down to  $V_{CC}$  = 1.0 V (with input levels GND or  $V_{CC}$ ).

# 9. Static characteristics

Table 6. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol   | Parameter                 | Conditions                                        | -40         | °C to +8 | 35 °C       | –40 °C to   | Unit        |   |
|----------|---------------------------|---------------------------------------------------|-------------|----------|-------------|-------------|-------------|---|
|          |                           |                                                   | Min         | Typ[1]   | Max         | Min         | Max         |   |
| $V_{IH}$ | HIGH-level input voltage  | V <sub>CC</sub> = 1.2 V                           | 0.9         | -        | -           | 0.9         | -           | V |
|          |                           | $V_{CC} = 2.0 \text{ V}$                          | 1.4         | -        | -           | 1.4         | -           | V |
|          |                           | $V_{CC}$ = 2.7 V to 3.6 V                         | 2.0         | -        | -           | 2.0         | -           | V |
|          |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$        | $0.7V_{CC}$ | -        | -           | $0.7V_{CC}$ | -           | V |
| $V_{IL}$ | LOW-level input voltage   | $V_{CC} = 1.2 \text{ V}$                          | -           | -        | 0.3         | -           | 0.3         | V |
|          |                           | $V_{CC} = 2.0 \text{ V}$                          | -           | -        | 0.6         | -           | 0.6         | V |
|          |                           | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$        | -           | -        | 0.8         | -           | 8.0         | V |
|          |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$        | -           | -        | $0.3V_{CC}$ | -           | $0.3V_{CC}$ | V |
| $V_{OH}$ | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$                        |             |          |             |             |             |   |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 1.2 \ V$          | -           | 1.2      | -           | -           | -           | V |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 2.0 \ V$          | 1.8         | 2.0      | -           | 1.8         | -           | V |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 2.7 \ V$          | 2.5         | 2.7      | -           | 2.5         | -           | V |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 3.0 \ V$          | 2.8         | 3.0      | -           | 2.8         | -           | V |
|          |                           | $I_O = -100 \ \mu A; \ V_{CC} = 4.5 \ V$          | 4.3         | 4.5      | -           | 4.3         | -           | V |
|          |                           | $I_{O} = -8 \text{ mA}; V_{CC} = 3.0 \text{ V}$   | 2.4         | 2.82     | -           | 2.2         | -           | V |
|          |                           | $I_O = -16 \text{ mA}$ ; $V_{CC} = 4.5 \text{ V}$ | 3.6         | 4.2      | -           | 3.5         | -           | V |

Quad buffer/line driver; 3-state

 Table 6.
 Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                 | Conditions                                                                         | -40 | °C to +8 | 5 °C | -40 °C to | +125 °C | Unit |
|-----------------|---------------------------|------------------------------------------------------------------------------------|-----|----------|------|-----------|---------|------|
|                 |                           |                                                                                    | Min | Typ[1]   | Max  | Min       | Max     | -    |
| $V_{OL}$        | LOW-level output voltage  | $V_I = V_{IH}$ or $V_{IL}$                                                         |     |          |      | '         |         |      |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 1.2 V$                                                  | -   | 0        | -    | -         | -       | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 2.0 V$                                                  | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 2.7 V$                                                  | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 3.0 V$                                                  | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 100 \mu A; V_{CC} = 4.5 V$                                                  | -   | 0        | 0.2  | -         | 0.2     | V    |
|                 |                           | $I_O = 8 \text{ mA}; V_{CC} = 3.0 \text{ V}$                                       | -   | 0.20     | 0.40 | -         | 0.50    | V    |
|                 |                           | $I_{O}$ = 16 mA; $V_{CC}$ = 4.5 V                                                  | -   | 0.35     | 0.55 | -         | 0.65    | V    |
| I               | input leakage current     | $V_I = V_{CC}$ or GND;<br>$V_{CC} = 5.5 \text{ V}$                                 | -   | -        | 1.0  | -         | 1.0     | μΑ   |
| l <sub>OZ</sub> | OFF-state output current  | $V_I = V_{IH}$ or $V_{IL}$ ;<br>$V_O = V_{CC}$ or GND;<br>$V_{CC} = 5.5 \text{ V}$ | -   | -        | 5    | -         | 10      | μΑ   |
| I <sub>CC</sub> | supply current            | $V_I = V_{CC}$ or GND; $I_O = 0$ A; $V_{CC} = 5.5 \text{ V}$                       | -   | -        | 20   | -         | 160     | μΑ   |
| $\Delta I_{CC}$ | additional supply current | per input; $V_I = V_{CC} - 0.6 \text{ V}$ ; $V_{CC} = 2.7 \text{ V}$ to 3.6 V      | -   | -        | 500  | -         | 850     | μΑ   |
| Cı              | input capacitance         |                                                                                    | -   | 3.5      | -    | -         | -       | pF   |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C.

# 10. Dynamic characteristics

Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 8.

| Symbol          | Parameter                | Conditions                                                       |     | -40 | °C to +85 | 5 °C | –40 °C t | o +125 °C | Unit |
|-----------------|--------------------------|------------------------------------------------------------------|-----|-----|-----------|------|----------|-----------|------|
|                 |                          |                                                                  |     | Min | Typ[1]    | Max  | Min      | Max       |      |
| $t_{pd}$        | propagation delay        | nA to nY; see Figure 6                                           | [2] |     |           |      |          |           |      |
|                 |                          | V <sub>CC</sub> = 1.2 V                                          |     | -   | 55        | -    | -        | -         | ns   |
|                 |                          | $V_{CC} = 2.0 \text{ V}$                                         |     | -   | 19        | 24   | -        | 31        | ns   |
|                 | $V_{CC} = 2.7 \text{ V}$ |                                                                  | -   | 14  | 18        | -    | 23       | ns        |      |
|                 |                          | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V; } C_L = 15 \text{ pF}$ | [3] | -   | 9         | -    | -        | -         | ns   |
|                 |                          | $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$                       | [3] | -   | 10        | 14   | -        | 18        | ns   |
|                 |                          | V <sub>CC</sub> = 4.5 V to 5.5 V                                 |     | -   | -         | 12   | -        | 15        | ns   |
| t <sub>en</sub> | enable time              | nOE to nY; see Figure 7                                          | [2] |     |           |      |          |           |      |
|                 |                          | V <sub>CC</sub> = 1.2 V                                          |     | -   | 75        | -    | -        | -         | ns   |
|                 |                          | V <sub>CC</sub> = 2.0 V                                          |     | -   | 26        | 31   | -        | 39        | ns   |
|                 |                          | $V_{CC} = 2.7 \text{ V}$                                         |     | -   | 19        | 23   | -        | 29        | ns   |
|                 |                          | V <sub>CC</sub> = 3.0 V to 3.6 V                                 | [3] | -   | 14        | 18   | -        | 23        | ns   |
|                 |                          | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$                       |     | -   | -         | 15   | -        | 19        | ns   |

Quad buffer/line driver; 3-state

 Table 7.
 Dynamic characteristics ...continued

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 8.

| Symbol    | Parameter                     | Conditions                                                                                           |     | <b>-40</b> | °C to +85 | 5 °C | –40 °C t | o +125 °C | Unit |
|-----------|-------------------------------|------------------------------------------------------------------------------------------------------|-----|------------|-----------|------|----------|-----------|------|
|           |                               |                                                                                                      |     | Min        | Typ[1]    | Max  | Min      | Max       |      |
| $t_{dis}$ | disable time                  | nOE to nY; see Figure 7                                                                              | [2] |            |           |      |          |           |      |
|           | V <sub>CC</sub> = 1.2 V       |                                                                                                      | -   | 65         | -         | -    | -        | ns        |      |
|           |                               | V <sub>CC</sub> = 2.0 V                                                                              |     | -          | 24        | 32   | -        | 39        | ns   |
|           |                               | V <sub>CC</sub> = 2.7 V                                                                              |     | -          | 18        | 24   | -        | 29        | ns   |
|           |                               | V <sub>CC</sub> = 3.0 V to 3.6 V                                                                     | [3] | -          | 14        | 20   | -        | 24        | ns   |
|           |                               | V <sub>CC</sub> = 4.5 V to 5.5 V                                                                     |     | -          | -         | 17   | -        | 21        | ns   |
| $C_{PD}$  | power dissipation capacitance | $C_L = 50 \text{ pF}; f_i = 1 \text{ MHz};$<br>$V_I = \text{GND to } V_{CC}; V_{CC} = 3.3 \text{ V}$ | [4] | -          | 22        | -    | -        | -         | pF   |

- [1] All typical values are measured at  $T_{amb}$  = 25 °C.
- $\begin{array}{ll} [2] & t_{pd} \text{ is the same as } t_{PLH} \text{ and } t_{PHL}. \\ & t_{en} \text{ is the same as } t_{PZL} \text{ and } t_{PZH}. \\ & t_{dis} \text{ is the same as } t_{PLZ} \text{ and } t_{PHZ}. \end{array}$
- [3] Typical values are measured at nominal supply voltage ( $V_{CC} = 3.3 \text{ V}$ ).
- [4]  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_I$  = input frequency in MHz,  $f_o$  = output frequency in MHz

 $C_L$  = output load capacitance in pF

V<sub>CC</sub> = supply voltage in Volts

N = number of inputs switching

 $\Sigma(C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.

### 11. Waveforms



Measurement points are given in Table 8.

 $V_{\text{OL}}$  and  $V_{\text{OH}}$  are typical voltage output levels that occur with the output load.

Fig 6. The input (nA) to output (nY) propagation delays

### Quad buffer/line driver; 3-state



Table 8. Measurement points

| Supply voltage  | Input              | Output             | Output                  |                         |  |  |  |  |  |  |
|-----------------|--------------------|--------------------|-------------------------|-------------------------|--|--|--|--|--|--|
| V <sub>CC</sub> | V <sub>M</sub>     | V <sub>M</sub>     | V <sub>X</sub>          | V <sub>Y</sub>          |  |  |  |  |  |  |
| < 2.7 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | $V_{OL} + 0.1V_{CC}$    | $V_{OH} - 0.1V_{CC}$    |  |  |  |  |  |  |
| 2.7 V to 3.6 V  | 1.5 V              | 1.5 V              | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V |  |  |  |  |  |  |
| ≥ 4.5 V         | 0.5V <sub>CC</sub> | 0.5V <sub>CC</sub> | $V_{OL}$ + $0.1V_{CC}$  | $V_{OH} - 0.1V_{CC}$    |  |  |  |  |  |  |

### Quad buffer/line driver; 3-state





Test data is given in Table 9.

Definitions for test circuit:

R<sub>L</sub> = Load resistance.

 $C_L$  = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_0$  of the pulse generator.

 $V_{EXT}$  = External voltage for measuring switching times.

Fig 8. Load circuit for measuring switching times

Table 9. Test data

| Supply voltage  | Input           |                                 | Load         |                | V <sub>EXT</sub>                    |                                     |                                     |  |
|-----------------|-----------------|---------------------------------|--------------|----------------|-------------------------------------|-------------------------------------|-------------------------------------|--|
| V <sub>CC</sub> | VI              | t <sub>r</sub> , t <sub>f</sub> | CL           | R <sub>L</sub> | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |  |
| < 2.7 V         | V <sub>CC</sub> | ≤ 2.5 ns                        | 50 pF        | 1 kΩ           | open                                | GND                                 | 2V <sub>CC</sub>                    |  |
| 2.7 V to 3.6 V  | 2.7 V           | ≤ 2.5 ns                        | 15 pF, 50 pF | 1 kΩ           | open                                | GND                                 | 2V <sub>CC</sub>                    |  |
| ≥ 4.5 V         | $V_{CC}$        | ≤ 2.5 ns                        | 50 pF        | 1 kΩ           | open                                | GND                                 | 2V <sub>CC</sub>                    |  |

74LV125 **NXP Semiconductors** 

Quad buffer/line driver; 3-state

# 12. Package outline

### DIP14: plastic dual in-line package; 14 leads (300 mil)

SOT27-1



| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E (1)        | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|--------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.13   | 0.53<br>0.38   | 0.36<br>0.23   | 19.50<br>18.55   | 6.48<br>6.20 | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 2.2                      |
| inches | 0.17      | 0.02                   | 0.13                   | 0.068<br>0.044 | 0.021<br>0.015 | 0.014<br>0.009 | 0.77<br>0.73     | 0.26<br>0.24 | 0.1  | 0.3            | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.087                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.

| OUTLINE |        | REFER  | EUROPEAN  | ISSUE DATE |            |                                 |
|---------|--------|--------|-----------|------------|------------|---------------------------------|
| VERSION | IEC    | JEDEC  | JEITA     |            | PROJECTION | ISSUE DATE                      |
| SOT27-1 | 050G04 | MO-001 | SC-501-14 |            |            | <del>99-12-27</del><br>03-02-13 |

Package outline SOT27-1 (DIP14) Fig 9.

74LV125\_3 © NXP B.V. 2009. All rights reserved.

SO14: plastic small outline package; 14 leads; body width 3.9 mm

SOT108-1



| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С                | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE             | L     | Lp             | Q          | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|--------------|------------------|------------------|------------------|------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10   | 1.45<br>1.25   | 0.25           | 0.49<br>0.36 | 0.25<br>0.19     | 8.75<br>8.55     | 4.0<br>3.8       | 1.27 | 6.2<br>5.8     | 1.05  | 1.0<br>0.4     | 0.7<br>0.6 | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches | 0.069     | 0.010<br>0.004 | 0.057<br>0.049 | 0.01           |              | 0.0100<br>0.0075 | 0.35<br>0.34     | 0.16<br>0.15     | 0.05 | 0.244<br>0.228 | 0.041 | 0.039<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT108-1 | 076E06 | MS-012 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 10. Package outline SOT108-1 (SO14)

LV125\_3 © NXP B.V. 2009. All rights reserved.

74LV125 **NXP Semiconductors** 

SSOP14: plastic shrink small outline package; 14 leads; body width 5.3 mm

SOT337-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L    | Lp           | ø          | v   | w    | у   | z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|------|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 2         | 0.21<br>0.05   | 1.80<br>1.65   | 0.25           | 0.38<br>0.25 | 0.20<br>0.09 | 6.4<br>6.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6 | 1.25 | 1.03<br>0.63 | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 1.4<br>0.9       | 8°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                  |
|----------|-----|--------|----------|------------|------------|----------------------------------|
| VERSION  | IEC | JEDEC  | JEITA    | PROJECTION | ISSUE DATE |                                  |
| SOT337-1 |     | MO-150 |          |            |            | <del>-99-12-27</del><br>03-02-19 |

Fig 11. Package outline SOT337-1 (SSOP14)

© NXP B.V. 2009. All rights reserved.

74LV125 **NXP Semiconductors** 

TSSOP14: plastic thin shrink small outline package; 14 leads; body width 4.4 mm

SOT402-1



|      | Α.   |                |                |      |              |            |                  | (-)              |      |            |   |              |            |     |      |     |                  |          |
|------|------|----------------|----------------|------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| UNIT | max. | A <sub>1</sub> | A <sub>2</sub> | Α3   | bp           | С          | D <sup>(1)</sup> | E <sup>(2)</sup> | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
| mm   | 1.1  | 0.15<br>0.05   | 0.95<br>0.80   | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.72<br>0.38     | 8°<br>0° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER  | ENCES     |   | EUROPEAN   | ISSUE DATE                      |  |
|----------|-----|--------|-----------|---|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA PRO |   | PROJECTION | ISSUE DATE                      |  |
| SOT402-1 |     | MO-153 |           |   |            | <del>99-12-27</del><br>03-02-18 |  |
|          |     |        | •         | • |            |                                 |  |

Fig 12. Package outline SOT402-1 (TSSOP14)

© NXP B.V. 2009. All rights reserved.

Quad buffer/line driver; 3-state

# 13. Abbreviations

### Table 10. Abbreviations

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                       |
| ESD     | ElectroStatic Discharge                 |
| HBM     | Human Body Model                        |
| MM      | Machine Model                           |
| TTL     | Transistor-Transistor Logic             |

# 14. Revision history

### Table 11. Revision history

| Document ID    | Release date                                               | Data sheet status               | Change notice              | Supersedes                |
|----------------|------------------------------------------------------------|---------------------------------|----------------------------|---------------------------|
| 74LV125_3      | 20090407                                                   | Product data sheet              | -                          | 74LV125_2                 |
| Modifications: | <ul> <li>The format of this<br/>of NXP Semicond</li> </ul> | data sheet has been redeuctors. | esigned to comply with the | e new identity guidelines |
|                | <ul> <li>Legal texts have b</li> </ul>                     | een adapted to the new o        | ompany name when app       | ropriate.                 |
| 74LV125_2      | 19980428                                                   | Product specification           | -                          | 74LV125_1                 |
| 74LV125_1      | 19970203                                                   | Product specification           | -                          | -                         |

Quad buffer/line driver; 3-state

# 15. Legal information

### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

% NXP B.V. 2009. All rights reserved.

### Quad buffer/line driver; 3-state

# 17. Contents

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information               |
| 4    | Functional diagram 2               |
| 5    | Pinning information 2              |
| 5.1  | Pinning                            |
| 5.2  | Pin description                    |
| 6    | Functional description 3           |
| 7    | Limiting values                    |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 4           |
| 10   | Dynamic characteristics 5          |
| 11   | Waveforms 6                        |
| 12   | Package outline 9                  |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information14                |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions                        |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks14                       |
| 16   | Contact information 14             |
| 17   | Contents                           |
|      |                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 7 April 2009

Document identifier: 74LV125\_3