# Features

- Low-power, Low-voltage Operation
- Contactless Power Supply
- Contactless Read/Write Data Transmission
- Radio Frequency (RF): 100 kHz to 150 kHz
- 264-bit EEPROM Memory in 8 Blocks of 33 Bits
- 224 Bits in Seven Blocks of 32 Bits are Free for User Data
- Block Write Protection
- Extensive Protection Against Contactless Malprogramming of the EEPROM
- On-chip Resonance Capacitor (80 or 210 pF Mask Option)
- Anticollision Using Answer-On-Request (AOR)
- Typical < 50 ms to Write and Verify a Block
- Other Options Set by EEPROM:
  - Bitrate [bit/s]: RF/8, RF/16, RF/32, RF/40, RF/50, RF/64, RF/100, RF/128
  - Modulation: BIN, FSK, PSK, Manchester, Biphase
  - Other: Terminator Mode, Password Mode, AOR Mode

# 1. Description

The T5554 is a contactless R/W-ID entification IC (IDIC<sup>®</sup>) for general-purpose applications in the 125 kHz range. A single coil, connected to the chip, serves as the IC's power supply and bidirectional communication interface. The coil and chip together form a transponder.

The on-chip 264-bit EEPROM (8 blocks 33 bits each) can be read and written blockwise from a base station. The blocks can be protected against overwriting. One block is reserved for setting the operation modes of the IC. Another block can contain a password to prevent unauthorized writing.

Reading occurs by damping the coil by an internal load. There are different bitrates and encoding schemes possible. Writing occurs by interrupting the RF field in a special way.

# 2. System Block Diagram

Figure 2-1. RFID System Using T5554 Tag





Standard R/W IDIC (264 Bit) with Integrated Capacitance

# T5554

4576D-RFID-12/06





# 2.1 Pad Layout





# 3. T5554 Building Blocks



# Figure 3-1.

# 3.1 Analog Front End (AFE)

The AFE includes all circuits which are directly connected to the coil. It generates the IC's power supply and handles the bidirectional data communication with the reader unit. It consists of the following blocks:

- Rectifier to generate a DC supply voltage from the AC coil voltage
- Clock extractor
- Switchable load between Coil1/Coil2 for data transmission from the IC to the reader unit (read)
- Field gap detector for data transmission from the reader unit into the IC (write)

## 3.2 Resonance Capacitor

The resonance capacitor is integrated on chip. By mask option the value can be 80 pF or 210 pF typically.

# 3.3 Controller

The main controller has the following functions:

- Load mode register with configuration data from EEPROM block 0 after power-on and also during reading
- Control memory access (read, write)
- Handle write data transmission and the write error modes
- The first two bits of the write data stream are the OP-code. There are two valid OP-codes (standard and stop) which are decoded by the controller.
- In password mode, the 32 bits received after the OP-code are compared with the stored password in block 7.

### 3.4 Bitrate Generator

The bitrate generator can deliver the following bitrates: RF/8 - RF/16 - RF/32 - RF/40 - RF/50 - RF/64 - RF/100 - RF/128

## 3.5 Write Decoder

Decode the detected gaps during writing. Check if write data stream is valid.

#### 3.6 Test Logic

Test circuitry allows rapid programming and verification of the IC during test.

#### 3.7 HV Generator

Voltage pump which generates ~18V for programming of the EEPROM.

#### 3.8 Power-On Reset (POR)

The power-on reset is a delay reset which is triggered when supply voltage is applied.

#### 3.9 Mode Register

The mode register stores the mode data from EEPROM block 0. It is continually refreshed at the start of every block. This increases the reliability of the device (if the originally loaded mode information is false, it will be corrected by subsequent refresh cycles).





# 3.10 Modulator

The modulator consists of several data encoders in two stages, which may be freely combined to obtain the desired modulation. The basic types of modulation are:

- PSK: phase shift: 1) every change; 2) every "1"; 3) every rising edge (carrier: fc/2, fc/4 or fc/8)
- FSK: 1) f1 = rf/8 f2 = rf/5; 2) f1 = rf/8, f2 = rf/10
- Manchester: rising edge = H; falling edge = L
- Biphase: every bit creates a change, a data "H" creates an additional mid-bit change

Note: The following modulation type combinations will not work:

- Stage1 Manchester or Biphase and stage2 PSK, at any PSK carrier frequency (because the first stage output frequency is higher than the second stage strobe frequency);
- Stage1 Manchester or Biphase and stage2 PSK with bitrate = rf/8 and PSK carrier frequency = rf/8 (for the same reason as above);
- Any stage1 option with any PSK for bitrates rf/50 or rf/100 if the PSK carrier frequency is not an integer multiple of the bitrate (e.g., br = rf/50, PSKcf = rf/4, because 50/4 = 12.5). This is because the PSK carrier frequency must maintain constant phase with respect to the bit clock.

#### Figure 3-2. Modulator Block Diagram



## 3.11 Memory

The memory of the T5554 is a 264-bit EEPROM, which is arranged in 8 blocks of 33 bits each. All 33 bits of a block, including the lock bit, are programmed simultaneously. The programming voltage is generated on-chip.

Block 0 contains the mode data, which are not normally transmitted (see Figure 3-3).

Blocks 1 to 6 are freely programmable. Block 7 may be used as a password. If password protection is not required, it may be used for user data.

Bit 0 of every block is the lock bit for that block. Once locked, the block (including the lockbit itself) cannot be field-reprogrammed.

Data from the memory is transmitted serially, starting with block 1, bit 1, up to block "MAXBLK", bit 32. "MAXBLK" is a mode parameter set by the user to a value between 0 and 7 (if maxblk = 0, only block 0 will be transmitted).



#### Figure 3-3. Memory Map





# Figure 3-4. Memory Map of Block 0

|                              | T                               |                          |                                 |                                         |                                                    |                                                     |                                              |                              | Т                                             |                                            |                                                           |                                                      |                                           | Τ                |                                                                                                  |                            |                                               |                                              |             |            |      |       |
|------------------------------|---------------------------------|--------------------------|---------------------------------|-----------------------------------------|----------------------------------------------------|-----------------------------------------------------|----------------------------------------------|------------------------------|-----------------------------------------------|--------------------------------------------|-----------------------------------------------------------|------------------------------------------------------|-------------------------------------------|------------------|--------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------|----------------------------------------------|-------------|------------|------|-------|
| 0 1                          | 11 12                           | 13                       | 14                              | 15                                      | 16                                                 | 17                                                  | 18                                           | 19                           | 20                                            | 21                                         | 2                                                         | 2                                                    | 23                                        | 24               | 25                                                                                               | 26                         | 27                                            | 7 28                                         | 3 29        | 30         | ) 31 | 32    |
|                              |                                 |                          |                                 | $\bot$                                  |                                                    |                                                     |                                              |                              |                                               |                                            |                                                           | Ļ                                                    |                                           |                  |                                                                                                  |                            |                                               |                                              | ĻI          |            | Ļ    |       |
| reserved                     | [2]                             | BR<br>[1]                | [0]                             | *                                       |                                                    | /IS1<br>[0]                                         | [2]                                          | MS:<br>[1]                   |                                               | PSI<br>[1]                                 |                                                           |                                                      |                                           | *                |                                                                                                  | MAX<br>[1]                 |                                               |                                              |             |            |      | res'd |
| lock bit (never transmitted) |                                 |                          |                                 | 0"                                      |                                                    |                                                     |                                              |                              |                                               |                                            |                                                           | AO                                                   |                                           | 0"               |                                                                                                  |                            |                                               |                                              | useS<br>PWE | usel<br>ST |      | STOP  |
| Key:<br>                     |                                 |                          |                                 |                                         |                                                    |                                                     | 0 0<br>0 1<br>0 1<br>1 0<br>1 0<br>1 1       | 0<br>1<br>0/p<br>0<br>1<br>0 | psl<br>psl<br>psl<br>fre<br>fsk<br>fsk<br>fsk | 0 1<br>1 (<br>1 1<br>ect<br>k1 (p<br>k2 (p | 0<br>1<br>pha<br>pha<br>pha<br>DA<br>rf/8<br>rf/8<br>rf/8 | RF<br>RF<br>res<br>use<br>use<br>se<br>TA<br>rf<br>5 | -/4<br>-/8<br>-/8<br>-/10<br>-/10<br>rf/8 | ang<br>ang<br>D/ | 0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | nen i<br>n bitc<br>n risir | 0 0<br>1 1<br>1 1<br>1 1<br>1 1<br>1 1<br>1 1 | to 2<br>to 3<br>to 4<br>to 5<br>to 6<br>to 7 | 5<br>-<br>5 | s)<br>Jh)  | 1    |       |
|                              |                                 |                          |                                 |                                         |                                                    | Ma<br>Bi                                            | rect<br>anch<br>phas<br>serve                | e                            | r                                             |                                            |                                                           |                                                      |                                           |                  |                                                                                                  |                            |                                               |                                              |             |            |      |       |
|                              | 0 (<br>0 1<br>1 (<br>1 (<br>1 1 | 1 0<br>1 1<br>0 0<br>0 1 | RF/<br>RF/<br>RF/<br>RF/<br>RF/ | /16<br>/32<br>/40<br>/50<br>/64<br>/100 | bitra<br>bitra<br>bitra<br>bitra<br>bitra<br>bitra | ate_3<br>ate_3<br>ate_4<br>ate_8<br>ate_6<br>rate_6 | 16cp<br>32cp<br>40cp<br>50cp<br>64cp<br>_100 | b<br>b<br>b<br>b<br>cpb      |                                               |                                            |                                                           |                                                      |                                           |                  |                                                                                                  |                            |                                               |                                              |             |            |      |       |

# 4. Operating the T5554

# 4.1 General

The basic functions of the T5554 are: supply IC from the coil, read data from the EEPROM to the reader, write data into the IC and program these data into the EEPROM. Several errors can be detected to protect the memory from being written with the wrong data (see Figure 5-4 on page 16).

## 4.2 Supply

The T5554 is supplied via a tuned inductance (L ~8 mH) which is connected to the Coil 1 and Coil 2 pads. The incoming RF (actually a magnetic field) induces a current into the coil. The on-chip rectifier generates the dc supply voltage ( $V_{DD}$ ,  $V_{SS}$  pads). Overvoltage protection prevents the IC from damage due to high-field strengths. Depending on the coil, the open-circuit voltage across the LC circuit can reach more than 100V. The first occurrence of RF triggers a power-on reset pulse, ensuring a defined start-up state.

#### 4.3 Read

Reading is the default mode after power-on reset. It is done by switching a load between the coil pads on and off. This changes the current through the IC coil, which can be detected from the reader unit.

## 4.4 Start-up

The many different modes of the T5554 are activated after the first readout of block 0. The modulation is off while block 0 is read. After this set-up time of 256 field clock periods, modulation with the selected mode starts.

Any field gap during this initialization will restart the complete sequence.

## 4.5 Read Data Stream

The first block transmitted is block 1. When the last block is reached, reading restarts with block 1. Block 0, which contains mode data, is normally never transmitted. However, the mode register is continuously refreshed with the contents of EEPROM block 0.

#### Figure 4-1. Application Circuit











#### Figure 4-3. Terminators



Terminator not suitable for Biphase modulation

## Figure 4-4. Read Data Streams and Terminators



#### Figure 4-5. MAXBLK Examples

| MAXBLK = 5 | 0 Block 1                    | Block 4 | Block 5 | Block 1 | Block 2 |
|------------|------------------------------|---------|---------|---------|---------|
|            | Loading block 0              |         |         |         |         |
| MAXBLK = 2 | 0 Block 1<br>Loading block 0 | Block 2 | Block 1 | Block 2 | Block 1 |
| MAXBLK = 0 | 0 Block 0<br>Loading block 0 | Block 0 | Block 0 | Block 0 | Block 0 |

## 4.6 Maxblock Feature

If it is not necessary to read all user data blocks, the MAXBLK field in block 0 can be used to limit the number of blocks read. For example, if MAXBLK = 5, the T5554 repeatedly reads and transmits only blocks 1 to 5 (see Figure 4-5). If MAXBLK is set to "0", block 0 (which is normally not transmitted) can be read.

#### 4.7 Terminators

The terminators are (optionally selectable) special damping patterns, which may be used to synchronize the reader. There are two types available; a block terminator which precedes every block, and a sequence terminator which always follows the last block.

The sequence terminator consists of two consecutive block terminators. The terminators may be individually enabled with the mode bits ST (Sequence Terminator enable) or BT (Block Terminator enable).

Note: It is not possible to include a sequence terminator in a transmission where MAXBLK = 0.

# 4.8 Direct Access

The direct access command allows the reading of an individual block by sending the OP-code ("10"), the lock-bit and the 3-bit address.

Note: PWD has to be 0.

#### 4.9 Modulation and Bitrate

There are two modulator stages in the T5554 (see Figure 3-2 on page 4) whose mode can be selected using the appropriate bits in block 0 (MS1[1:0] and MS[2:0]). Also the bitrate can be selected using BR[2:0] in block 0. These options are described in detail in Figure 5-5 on page 17 through Figure 5-10 on page 22.

#### 4.10 Answer-On-Request Mode (AOR)

When the AOR bit is set, the IDIC does not start modulation after loading configuration block 0. It waits for a valid AOR data stream (wake-up command) from the reader before modulation is enabled.

The wake-up command consists of the OP-code ("10") following by a valid password. The IC will remain active until the RF field is turned off or a stop OP-code is received.





Table 4-1.T5554 - Modes of Operation

| PWD | AOR | STOP | Behavior of Tag after Reset/POR                                                                                | STOP Function                                                                 |
|-----|-----|------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| 1   | 1   | 0    | Anticollision mode:<br>Modulation starts after wake-up<br>with a matching PWD<br>• Programming needs valid PWD | STOP OP-code ("11") defeats<br>modulation until RF field is<br>turned off     |
|     |     |      | <ul> <li>AOR allows programing with read protection (no read after write)</li> </ul>                           |                                                                               |
|     |     |      | Password mode:                                                                                                 |                                                                               |
| 1   | 0   | 0    | <ul> <li>Modulation starts after reset</li> </ul>                                                              |                                                                               |
|     |     |      | <ul> <li>Programming needs valid PWD</li> </ul>                                                                |                                                                               |
|     |     |      | <ul> <li>Modulation starts after wake-up command</li> </ul>                                                    |                                                                               |
| 0   | 1   | 0    | <ul> <li>Programming with modulation defeat without previous<br/>wake-up<br/>possible</li> </ul>               |                                                                               |
|     |     |      | <ul> <li>AOR allows programing with read protection (no read after write)</li> </ul>                           |                                                                               |
|     |     |      | Plain/Normal mode:                                                                                             |                                                                               |
| 0   | 0   | 0    | <ul> <li>Modulation starts after reset</li> </ul>                                                              |                                                                               |
| 0   | 0   | 0    | <ul> <li>Direct access command</li> </ul>                                                                      |                                                                               |
|     |     |      | <ul> <li>Programming without password</li> </ul>                                                               |                                                                               |
| x   | 0   | 1    | See corresponding modes above                                                                                  | STOP OP-code ignored,<br>modulation continues until RF<br>field is turned off |

#### Figure 4-6. Answer-on-request (AOR) Mode



Figure 4-7. Anticollision Procedure Using AOR Mode







## Figure 4-8. Signals During Writing



# 4.11 Write

Writing data into the IC occurs via the Atmel write method. It is based on interrupting the RF field with short gaps. The time between two gaps encodes the "0/1" information to be transmitted.

# 4.12 Start Gap

The first gap is the start gap which triggers write mode. In write mode, the damping is permanently enabled which eases gap detection. The start gap may need to be longer than subsequent gaps in order to be detected reliably.

A start gap will be detected at any time after block 0 has been read (field-on plus approximately 2 ms).

Figure 4-11. Start of Writing



## 4.13 Decoder

The duration of the gaps is usually 50 to 150  $\mu$ s. The time between two gaps is nominally 24 field clocks for a "0" and 56 field clocks for a "1". When there is no gap for more than 64 field clocks after previous gap, the IDIC exits write mode; it starts with programming if the correct number of valid bits were received.

If there is a gap fail - i.e., one or more of the intervals did represent not a valid "0" or "1" - the IC does not program, but enters read mode beginning with block 1, bit 1.

## 4.14 Writing Data into the T5554

The T5554 expects a 2-bit OP-code first. There are two valid OP-codes ("10" and "11"). If the OP-code is invalid, the T5554 starts read mode beginning with block 1 after the last gap. The OP-code ("10") is followed by different information (see Figure 4-11):

- Standard writing needs the OP-code, the lock bit, the 32 data bits and the 3-bit block address.
- Writing with usePWD set requires a valid password between OP-code and address/data bits.
- In AOR mode with usePWD, OP-code and a valid password are necessary to enable modulation.
- The STOP OP-code is used to silence the T5554 (disable damping until power is cycled).
- Note: The data bits are read in the same order as written.





# 5. STOP OP-code

The STOP OP-code ("11") is used to disable the modulation until a power-on reset occurs. This feature can be used to have a steady RF field where single transponders are collected one by one. Each IC is read and than disabled, so that it does not interfere with the next IC.

Note: The STOP OP-code should contain only the two OP-code bits to disable the IC. Any additional data sent will not be ignored, and the IC will not stop modulation.



#### Figure 5-1. OP-code Transmission

#### 5.1 Password

When password mode is on (usePWD = 1), the first 32 bits after the OP-code are regarded as the password. They are compared bit-by-bit with the contents of block 7, starting at bit 1. If the comparison fails, the IC will not program the memory, but restart in read mode at block 1 once writing has completed.

- Notes: 1. If PWD is not set, but the IC receives a write datastream containing any 32 bits in place of a password, the IC will enter programming mode.
  - 2) In password mode, MAXBLK should be set to a value below 7 to prevent the password from being transmitted by
  - 3) Every transmission of 2 OP-code bits, 32 password bits, one lock bit, 32 data bits and 3 address bits (= 70 bits) needs about 35 ms. Testing all 232 possible combinations (about 4.3 billion) takes about 40,000 h, or over four years. This is a sufficient password protection for a general-purpose IDIC.

## 5.2 Programming

When all necessary information has been written to the T5554, programming may proceed. There is a 32-clock delay between the end of writing and the start of programming. During this time, Vpp - the EEPROM programming voltage - is measured and the lock bit for the block to be programmed is examined. Furthermore, Vpp is continually monitored throughout the programming cycle. If at any time Vpp is too low, the chip enters read mode immediately.

The programming time is 16 ms.

After programming is done, the T5554 enters read mode, starting with the block just programmed. If either block or sequence terminators are enabled, the block is preceded by a block terminator. If the mode register (block 0) has been reprogrammed, the new mode will be activated after the just-programmed block has been transmitted using the previous mode.

## Figure 5-2. Programming



Figure 5-3. Coil Voltage after Programming of Block 0



## 5.3 Error Handling

Several error conditions can be detected to ensure that only valid bits are programmed into the EEPROM. There are two error types which lead to different actions.

# 5.4 Errors During Writing

There are four detectable errors which could occur during writing data into the T5554:

- Wrong number of field clocks between two gaps
- The OP-code is neither the standard OP-code ('10') nor the stop OP-code ('11')
- Password mode is active but the password does not match the contents of block 7
- The number of bits received is incorrect; valid bit counts are
  - Standard write: 38 bits (PWD not set)
  - Password write: 70 bits (PWD set)
  - AOR wake-up: 34 bits
  - Stop command: 2 bits

If any of these four conditions are detected, the IC starts read mode immediately after leaving write mode. Reading starts with block 1.





# 5.5 Errors During Programming

If writing was successful, the following errors could prevent programming:

- The lock bit of the addressed block is set
- V<sub>PP</sub> is too low

In these cases, programming stops immediately. The IC reverts to read mode, starting with the currently addressed block.

Figure 5-4. Functional Diagram of the T5554



Figure 5-5. Example of Manchester Coding with Data Rate RF/16







Figure 5-6. Example of Biphase Coding with Data Rate RF/16



<sup>18</sup> **T5554** 

**Figure 5-7.** Example of FSK Coding with Data Rate RF/40, Subcarrier  $f_0 = RF/8$ ,  $f_1 = RF/5$ 





Figure 5-8. Example of PSK Coding with Data Rate RF/16



<sup>20</sup> **T5554** 

Figure 5-9. Example of PSK2 Coding with Data Rate RF/16







Figure 5-10. Example of PSK3 Coding with Data Rate RF/16



<sup>22</sup> **T5554** 

Figure 5-11. Measurement Setup for I<sub>DD</sub>



Figure 5-12. Simplified Damping Circuit



# 6. Application Example

Figure 6-1. Typical Application Circuit







# 7. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                | Symbol              | Value       | Unit |
|---------------------------------------------------------------------------|---------------------|-------------|------|
| Falalleleis                                                               | Symbol              | value       | Unit |
| Maximum DC current into Coil 1/Coil 2                                     | I <sub>coil</sub>   | 10          | mA   |
| Maximum AC current into Coil 1/Coil 2, f = 125 kHz                        | I <sub>coil p</sub> | 20          | mA   |
| Power dissipation (dice)<br>(free-air condition, time of application: 1s) | P <sub>tot</sub>    | 100         | mW   |
| Electrostatic discharge maximum to MIL-Standard<br>883 C method 3015      | V <sub>max</sub>    | 2           | kV   |
| Operating ambient temperature range                                       | T <sub>amb</sub>    | -40 to +85  | °C   |
| Storage temperature range (data retention reduced)                        | T <sub>stg</sub>    | -40 to +150 | °C   |
| Maximum assembly temperature for less than 5 min                          | T <sub>sld</sub>    | 150         | °C   |

Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device.

# 8. Electrical Characteristics

| Parameters                                     | Test Conditions                                | Symbol                             | Min.    | Тур. | Max. | Unit   |
|------------------------------------------------|------------------------------------------------|------------------------------------|---------|------|------|--------|
| RF frequency range                             |                                                | f <sub>RF</sub>                    | 100     | 125  | 150  | kHz    |
| Supply current<br>(see Figure 5-11 on page 23) | Read and write over the full temperature range | I <sub>DD</sub>                    |         | 5    | 7.5  | μA     |
| Supply current<br>(see Figure 5-11 on page 23) | Programming over the full temperature range    | I <sub>DD</sub>                    |         | 100  | 200  | μA     |
| Clamp voltage                                  | 10 mA current into Coil1/2                     | V <sub>cl</sub>                    | 9.5     |      | 11.5 | V      |
| Programming voltage                            | From on-chip HV-Generator                      | V <sub>pp</sub>                    | 16      |      | 20   | V      |
| Programming time                               |                                                | t <sub>P</sub>                     |         | 18   |      | ms     |
| Startup time                                   |                                                | t <sub>startup</sub>               |         |      | 4    | ms     |
| Data retention <sup>(1)</sup>                  |                                                | t <sub>retention</sub>             | 10      |      |      | Years  |
| Programming cycles <sup>(1)</sup>              |                                                | n <sub>cycle</sub>                 | 100,000 |      |      | Cycles |
| Current walks as                               | Read and write                                 | V <sub>DD</sub>                    |         |      | 1.6  | V      |
| Supply voltage                                 | Read-mode, $T = -30^{\circ}C$                  | V <sub>DD</sub>                    |         |      | 2.0  | V      |
|                                                | Read and write                                 | V <sub>coil pp</sub>               |         |      | 6.0  | V      |
| Coil voltage                                   | Programming, RF field not damped               | V <sub>coil pp</sub>               |         |      | 10   | V      |
| Decenence conseiter                            |                                                | C <sub>res(A)</sub> <sup>(2)</sup> | 72      | 80   | 88   | pF     |
| Resonance capacitor                            |                                                | C <sub>res(B)</sub> <sup>(2)</sup> | 189     | 210  | 231  | pF     |
| Damping resistor                               |                                                | R <sub>D</sub>                     |         | 300  |      | W      |

Notes: 1. Since EEPROM performance may be influenced by assembly and packaging, Atmel confirms the parameters for DOW (= die-on-wafer) and ICs assembled in standard package.

2. Typical value selected by mask option.

# 9. Ordering Information

| Extended Type Number | Package                   | Remarks                                                            |  |  |  |  |  |
|----------------------|---------------------------|--------------------------------------------------------------------|--|--|--|--|--|
| T555401-DBN          | Au-bumped 25 µm           | 210 pF capacitor; default programming: all 0; EEPROM memory erased |  |  |  |  |  |
| T555402-DBN          | chip on sticky tape       | 80 pF capacitor; default programming: all 0; EEPROM memory erased  |  |  |  |  |  |
| T555403-DBN          | NiAu-bumped 15 µm         | 210 pF capacitor; default programming: all 0; EEPROM memory erased |  |  |  |  |  |
| T555404-DBN          | t-DBN chip on sticky tape | 80 pF capacitor; default programming: all 0; EEPROM memory erased  |  |  |  |  |  |
| T555401N-DDW         | 6" wafer                  | 210 pF capacitor; default programming: all 0; EEPROM memory erased |  |  |  |  |  |

# 10. Chip Dimensions

Figure 10-1. Chip Dimensions of T5554







# 11. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.     | History                                                                         |
|------------------|---------------------------------------------------------------------------------|
|                  | Put data sheet in a new template                                                |
|                  | <ul> <li>Features on page 1 changed</li> </ul>                                  |
|                  | <ul> <li>Section 3.2 "Resonance Capacitor" on page 3 changed</li> </ul>         |
| 4576D-RFID-12/06 | <ul> <li>Figure 4-1 "Application Circuit" on page 7 changed</li> </ul>          |
|                  | <ul> <li>Figure 6-1 "Typical Application Circuit" on page 23 changed</li> </ul> |
|                  | <ul> <li>Section 8 "Electrical Characteristics" on page 24 changed</li> </ul>   |
|                  | <ul> <li>Section 9 "Ordering Information" on page 25 changed</li> </ul>         |
| 4576C-RFID-12/05 | Pb-free Logo on page 1 deleted                                                  |



## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

## **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

## **Atmel Operations**

Memory 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743 **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

# Biometrics/Imaging/Hi-Rel MPU/

High-Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life.

© 2006 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup>, IDIC<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.