# Quad Gate 2-Input AND The NLSF308 is an advanced high speed CMOS 2-input AND gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0 V, allowing the interface of 5.0 V systems to 3.0 V systems. - High Speed: $t_{PD} = 4.3 \text{ ns}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 2.0 \mu A$ (Max) at $T_A = 25^{\circ}C$ - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% \ V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2.0 V to 5.5 V Operating Range - Low Noise: $V_{OLP} = 0.8 \text{ V (Max)}$ - Function Compatible with Other Standard Logic Families - QFN-16 Package - Latchup Performance Exceeds 300 mA - ESD Performance: Human Body Model; > 2000 V; Machine Model; > 200 V • Chip Complexity: 24 FETs or 6 Equivalent Gates ### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAM QFN-16 MN SUFFIX CASE 485G (Top View) A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week #### ORDERING INFORMATION | Device | Package | Shipping† | | | |-------------|-------------|------------------|--|--| | NLSF308MN | QFN-16, 3x3 | 123 Units/Rail | | | | NLSF308MNR2 | QFN-16, 3x3 | 3000/Tape & Reel | | | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure. BRD8011/D. Figure 1. LOGIC DIAGRAM ## **FUNCTION TABLE** | Inp | uts | Output | | | | |-------------|-------|--------|--|--|--| | Α | В | Υ | | | | | L<br>H<br>H | H H H | L L H | | | | Figure 2. Pin Assignment (QFN-16) #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage | -0.5 to + 7.0 | V | | V <sub>out</sub> | DC Output Voltage | –0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input Diode Current | -20 | mA | | I <sub>OK</sub> | Output Diode Current | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air | 450 | mW | | T <sub>stg</sub> | Storage Temperature | -65 to + 150 | °C | Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If stress limits are exceeded device functional operation is not implied, damage may occur and reliability may be affected. Functional operation should be restricted to the Recommended Operating Conditions. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |---------------------------------|--------------------------------------------------------------------------------------------------------|--------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 5.5 | V | | V <sub>in</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>out</sub> | DC Output Voltage | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature | -40 | + 85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $ V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V} $ | 0<br>0 | 100<br>20 | ns/V | #### DC ELECTRICAL CHARACTERISTICS | | | | V <sub>cc</sub> | T <sub>A</sub> = 25°C | | T <sub>A</sub> = - 40 | ) to 85°C | | | |-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|-------------------------------|-------------------|-------------------------------|-------------------------------|-------------------------------|------| | Symbol | Parameter | Test Conditions | V | Min | Тур | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | | 2.0<br>3.0 to 5.5 | 1.50<br>V <sub>CC</sub> x 0.7 | | | 1.50<br>V <sub>CC</sub> x 0.7 | | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | | 2.0<br>3.0 to 5.5 | | | 0.50<br>V <sub>CC</sub> x 0.3 | | 0.50<br>V <sub>CC</sub> x 0.3 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -4 \text{ mA},$<br>$I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.80 | | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 50 \mu\text{A}$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | | l <sub>in</sub> | Maximum Input Leakage<br>Current | V <sub>in</sub> = 5.5 V or GND | 0 to 5.5 | | | ± 0.1 | | ± 1.0 | μΑ | | Icc | Maximum Quiescent Supply<br>Current | $V_{in} = V_{CC}$ or GND | 5.5 | | | 2.0 | | 20.0 | μΑ | #### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | | Т | A = 25° | Č. | $T_A = -4$ | 0 to 85°C | | |----------------------------------------|----------------------------------------|-------------------------------------------------------------------------------|-----|------------|-------------|------------------------|--------------|------| | Symbol | Parameter | Test Conditions | Min | Тур | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, A or B to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}, C_L = 15 \text{ pF}, $ $C_L = 50 \text{ pF}$ | | 6.2<br>8.7 | 8.8<br>12.3 | 1.0<br>1.0 | 10.5<br>14.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}, C_L = 15 \text{ pF}, $ $C_L = 50 \text{ pF}$ | | 4.3<br>5.8 | 5.9<br>7.9 | 1.0<br>1.0 | 7.0<br>9.0 | | | C <sub>in</sub> | Maximum Input Capacitance | | | 4 | 10 | | 10 | pF | | | | | | Typica | l @ 25° | C, V <sub>CC</sub> = 5 | 5.0 V | | | $C_{PD}$ | Power Dissipation Capacitance (Note 1) | | | | 1 | 8 | • | pF | C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per gate). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. ## **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0 \text{ ns}, C_L = 50 \text{ pF}, V_{CC} = 5.0 \text{ V})$ | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 0.8 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.8 | V | | $V_{IHD}$ | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | $V_{ILD}$ | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | Figure 3. Switching Waveforms \*Includes all probe and jig capacitance Figure 4. Test Circuit Figure 5. Input Equivalent Circuit #### PACKAGE DIMENSIONS #### QFN-16 **MN SUFFIX** CASE 485G-01 **ISSUE B** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. 5. L<sub>max</sub> CONDITION CAN NOT VIOLATE 0.2 MM MINIMUM SPACING BETWEEN LEAD TIP AND FLAG | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.80 | 1.00 | | | | | A1 | 0.00 | 0.05 | | | | | A3 | 0.20 | REF | | | | | b | 0.18 | 0.30 | | | | | D | 3.00 | BSC | | | | | D2 | 1.65 | 1.85 | | | | | Е | 3.00 | BSC | | | | | E2 | 1.65 | 1.85 | | | | | е | 0.50 BSC | | | | | | K | 0.20 | | | | | | L | 0.30 | 0.50 | | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free LISA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.