# **Digital Comb Filter (NTSC/PAL)** #### Description The CXD2024AQ is an adaptive comb filter compatible with both NTSC and PAL systems, and can provide high-precision Y/C separation with a single chip. #### **Features** - Y/C separation by adaptive processing - Four 1H delay lines - 8-bit A/D converter (1-channel) - 8-bit D/A converter (2-channel) - Clock 4fsc #### Absolute Maximum Ratings (Ta = 25°C, Vss = 0V) Supply voltage DVDD Vss-0.5 to +7.0 AAVD Vss-0.5 to +7.0 ٧ ADVD Vss-0.5 to +7.0 ٧ YVDD Vss-0.5 to +7.0 CVpp Vss--0.5 to +7.0 Input voltage Vss-0.5 to Vpp+0.5 Output voltage Vo Vss-0.5 to Vpp+0.5 Operating temperature Topr -20 to +75 °C Storage temperature Tstg -55 to +150 °C #### **Recommended Operating Conditions** | <ul> <li>Supply voltage</li> </ul> | DVpp | 5.0 ±0.25 | V | |-------------------------------------------|---------|------------|-----| | | AAVD | 5.0 ±0.25 | V | | | ADVD | 5.0 ±0.25 | V | | | YVDD | 5.0 ±0.25 | V | | | CVpp | 5.0 ±0.25 | V | | <ul> <li>Analog input</li> </ul> | ADIN | 1.8 | Vpp | | <ul> <li>Operating temperating</li> </ul> | erature | | | | | Topr | -20 to +75 | °C | #### **Applications** Y/C separation for color TVs and VCRs #### **Structure** Silicon gate CMOS IC #### **Block Diagram** Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. #### Pin Configuration #### Pin Description | Pin<br>No. | Symbol | 1/0 | Description | |------------|--------|-----|---------------------------------------------------------------| | 1 | VI8 | 1 | Digital input (MSB). Connect to DVss or DVpp when not in use. | | 2 | VI7 | 1 | Digital input. Connect to DVss or DVpp when not in use. | | 3 | VI6 | I | Digital input. Connect to DVss or DVpp when not in use. | | 4 | VI5 | ŧ | Digital input. Connect to DVss or DVpp when not in use. | | 5 | VI4 | ı | Digital input. Connect to DVss or DVpp when not in use. | | 6 | VI3 | ı | Digital input. Connect to DVss or DVpp when not in use. | | 7 | VI2 | ı | Digital input. Connect to DVss or DVpp when not in use. | | 8 | VI1 | ı | Digital input (LSB). Connect to DVss or DVpp when not in use. | | Pin<br>No. | Symbol | I/O | Description | |------------|--------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | ADCO | ľ | A/D converter output through mode High: Video signals taken in from A/D converter (input pin: ADIN) are output without change from the Y output pins (YA to Y3) as 8-bit digital data with a 3.5 clock delay. Low: Standard mode | | 10 | INSL | l | Input switching. Switching input data of comb filter. High: Digital input Low: Analog input | | 11 | OCLK | I | Clock amplifier input. Input 0.8Vp-p or more by eliminating DC components with a capacitor. | | 12 | DVss | _ | Digital ground | | 13 | DVDD | | Digital power supply (5V) | | 14 | CLKO | 0 | Clock amplifier output | | 15 | MCK | 1 | Master clock input. Input 4fsc clock locked to the color burst. Normally connect clock amplifier output (CLKO: Pin 14). | | 16 | ADCK | ı | Clock input for A/D converter. Input the same clock as master clock (MCK: Pin 15). Normally connect clock amplifier output (CLKO: Pin 14). | | 17 | CLPI | 1 | Clamp pulse input for A/D converter. Clamps the signal voltage of the clamp pulse during the low interval. When the clamp function is off, connect to digital power supply (DVDD). | | 18 | XCPON | l | Clamp setting for A/D converter. High: Clamp function is set to off, and normal A/D converter function is only enabled. Low: Clamp function is enabled. | | 19 | ADVS | _ | Digital ground for A/D converter | | 20 | ICP | l | Clamp control voltage integration pin. Connect capacitor of approximately 0.01µF. When not using clamp, connect to analog ground (ADVS). | | 21 | CRV | l | Clamp reference voltage input. Operates for the clamp interval input voltage to be equal to the reference voltage. When not using clamp, connect to analog ground (ADVS). | | 22 | RB | 0 | Reference voltage (bottom): 0.5V (typ.) | | 23 | GR | | Guard ring. Connect to analog ground (AAVS). | | 24 | AAVS | _ | Analog ground for A/D converter | | 25 | ADIN | 1 | Comb filter analog input (A/D converter input) | | 26 | AAVD | _ | Analog power supply for A/D converter (5V) | | 27 | RT | 0 | Reference voltage (top): 2.6V (typ.) | | 28 | ADVD | _ | Digital power supply for A/D converter (5V) | | 29 | YVDD | | Analog power supply for Y D/A converter (5V) | | 30 | XAYO | ŀ | AYO inverted current output. Connect to analog ground (YVss). | | 31 | AYO | 0 | Analog luminance signal output. Output can be obtained by connecting resistance. | | Pin | | | | |-----|--------|-----|--------------------------------------------------------------------------------------| | No. | Symbol | 1/0 | Description | | 32 | YVG | 0 | Connect capacitor of approximately 0.1µF. | | 33 | YVRF | ı | Sets the full-scale value of the analog luminance signal. | | 34 | YIRF | 0 | Connect resistance of "16R" (16 times the output resistance "R" of AYO pin). | | 35 | YVss | - | Analog ground for Y D/A converter | | 36 | VB | 0 | Connect capacitor of approximately 0.1µF. | | 37 | CVDD | | Analog power supply for C D/A converter (5V) | | 38 | XACO | 1 | ACO inverted current output. Connect to analog ground (CVss). | | 39 | ACO | 0 | Analog chroma signal output. Output can be obtained by connecting resistance. | | 40 | CVG | 0 | Connect capacitor of approximately 0.1µF. | | 41 | CVRF | ı | Sets the full-scale value of the analog chroma signal. | | 42 | CIRF | 0 | Connect a resistance of 16 times "16R" against the output resistance "R" of ACO pin. | | 43 | CVss | _ | Analog ground for C D/A converter | | 44 | YA | 0 | Digital luminance signal output (MSB) | | 45 | Y9 | 0 | Digital luminance signal output | | 46 | Y8 | 0 | Digital luminance signal output | | 47 | Y7 | 0 | Digital luminance signal output | | 48 | Y6 | 0 | Digital luminance signal output | | 49 | Y5 | 0 | Digital luminance signal output | | 50 | Y4 | 0 | Digital luminance signal output | | 51 | Y3 | 0 | Digital luminance signal output | | 52 | DVss | | Digital ground | | 53 | DVDD | _ | Digital power supply (5V) | | 54 | Y2 | 0 | Digital luminance signal output | | 55 | Y1 | 0 | Digital luminance signal output (LSB) | | 56 | XYOE | t | Digital luminance signal output control High: High impedance Low: Standard output | | 57 | CA | 0 | Digital chroma signal output (MSB) | | 58 | C9 | 0 | Digital chroma signal output | | 59 | C8 | 0 | Digital chroma signal output | | 60 | C7 | 0 | Digital chroma signal output | | 61 | C6 | 0 | Digital chroma signal output | | 62 | C5 | 0 | Digital chroma signal output | | 63 | C4 | 0 | Digital chroma signal output | | 64 | СЗ | 0 | Digital chroma signal output | | 65 | C2 | 0 | Digital chroma signal output | | 66 | C1 | 0 | Digital chroma signal output (LSB) | | | 1 | | | | Pin<br>No. | Syymbol | 1/0 | Description | |------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 67 | XCOE | ı | Digital chroma signal output control.<br>High: High impedance<br>Low: Standard output | | 68 | APCN | I | Aperture compensation. High: Compensates for the aperture-induced frequency response characteristics degradation. Even in through mode (TST: ON), aperture compensation is performed for the Y output. Low: Standard mode | | 69 | RATI | - | Ratio setting High: PAL When PNR: ON, compulsively fix to Low internally. Low: NTSC | | 70 | NTPL | ı | NTSC/PAL mode setting High: PAL Low: NTSC | | 71 | TST | ı | Y output through mode. High: Outputs the input composite video signal from the Y output. At this time, there is 1H (for NTSC, 2H for PAL) +18 clock delay for input (for digital input). For C output, Y/C separated chroma signal is output. Low: Y/C separation mode | | 72 | DVss | _ | Digital ground | | 73 | DVDD | _ | Digital power supply (5V) | | 74 | PNR | l | PAL High: Small dot interference Low: Before improving dot interference NTSC Fix to "Low". | | 75 | TEST | 1 | Test. Fix to "Low". | | 76 | TEST | ı | Test. Fix to "Low". | | 77 | TEST | ı | Test. Fix to "Low". | | 78 | TEST | 1 | Test. Fix to "Low". | | 79 | BPF | ı | Y/C separation processing mode setting. High: Fix to BPF separation mode Low: Adaptive processing mode | | 80 | TEST | I | Test. Fix to "Low". | ### **Electrical Characteristics** #### **DC Characteristics** $(VDD = 4.75 \text{ to } 5.25V, Vss = 0V, Ta = -20 \text{ to } +75^{\circ}C)$ | Item | Symbol | Measurement conditions | Min. | Тур. | Max. | Unit | Applied pins | |------------------------------|----------------------|------------------------|----------------------|--------------------|--------------------|------|--------------| | | V <sub>DD</sub> | | | | | | | | | AAVD | | | | | | | | Supply voltage | ADVD | _ | 4.75 | 5.0 | 5.25 | ٧ | *1 | | | YVDD | | | | | | | | | CVDD | | | | | | | | Operating temperature | Topr | | -20 | | +75 | °C | | | Input and output voltage | Vı, Vo | _ | Vss | | VDD | V | *2 | | Input voltage | Viн | CMOS lovel imput | 0.7V <sub>DD</sub> | | | v | | | input voitage | VIL CMOS level input | | | | 0.3Vpp | V | *3 | | Input leak current | lı | VIN = Vss or VDD | -10 | | 10 | μA | *1 | | Input rise/fall time | tr, tf | _ | 0 | | 500 | ns | *1 | | | Vон | loн = -2mA | V <sub>DD</sub> -0.8 | | - | | *4 | | On the section of the | | loн = -4mA | VDD-0.8 | | | ., | *5 | | Output voltage | Vol | loL = 4mA | | | 0.4 | V | *4 | | | | loL = 8mA | | | 0.4 | | *5 | | Logical Vth | LVth | | | V <sub>DD</sub> /2 | | ٧ | | | Input voltage | ViH | _ | 0.7V <sub>DD</sub> | | | v | 1 | | | VIL | - | | | 0.3V <sub>DD</sub> | | *6 | | Input amplitude | VIN | fmax = 50MHz sine wave | 0.8 | | | Vpp | 1 | | Feedback resistor | RFB | Vin = Vss or VDD | 250K | 1M | 2.5M | Ω | 1 | | Clock amplifier output delay | _ | _ | 3.0 | 9.0 | 18.0 | ns | *5 | <sup>\*1</sup> Entire pins <sup>\*2</sup> Entire pins other than \*6 <sup>\*3</sup> Entire input pins other than \*6 <sup>\*4</sup> Entire output pins other than \*5 <sup>\*5</sup> CLKO (Pin 14) <sup>\*6</sup> OCLK (Pin 11) #### **AC Characteristics** ### **Input Interface Timing** $(V_{DD} = 4.75 \text{ to } 5.25V, V_{SS} = 0V, T_{a} = -20 \text{ to } +75^{\circ}C)$ | Input pins | Pin No. | М | in. | Linit | Domorko | |------------|---------------------|---------|-------|-------|---------------------------------------| | input pins | Pin No. Tsu Th Unit | Remarks | | | | | VI8 to VI1 | 8 to 1 | 20.00 | 10.00 | ns | Rising edge of MCK is as a reference. | ### **Output Interface Timing** $(V_{DD} = 4.75 \text{ to } 5.25 \text{V}, \text{Vss} = 0 \text{V}, \text{Ta} = -20 \text{ to } +75 ^{\circ}\text{C})$ | Output pins | Symbol | Tpd<br>(output load capacitance 20 [pF]) | | · (= | | Unit | Remarks | |-------------|----------|------------------------------------------|------|------|---------------------------------------|------|---------| | YA to Y1 | 44 to 55 | Max. | 35.0 | no | Rising edge of MCK is as a reference. | | | | 17.011 | 44 10 33 | Min. | 6.0 | ns | Excluding Pins 52 and 53. | | | | CA to C1 | 57 to 66 | Max. | 35.0 | ns | Rising edge of MCK is as a reference. | | | | OA 10 OT | 37 10 00 | Min. | 6.0 | 6.0 | rising edge of MCR is as a reference. | | | ### **Clock Frequency** $(VDD = 4.75 \text{ to } 5.25V, Vss = 0V, Ta = -20 \text{ to } +75^{\circ}C)$ | Input pins | Pin No. | Symbol | Min. | Тур. | Max. | Unit | |-----------------|------------|--------|------|------|------|------| | OCLK, MCK, ADCK | 11, 15, 16 | f | 14 | 4fsc | 15 | MHz | ### Pin Capacitance $(Ta = 25^{\circ}C, f = 1MHz, Vin = Vout = 0V)$ | Item | Symbol | Min. | Тур. | Max. | Unit | |------------------------|--------|------|------|------|------| | Input pin capacitance | Cin | _ | _ | 9 | pF | | Output pin capacitance | Соит | _ | _ | 11 | ρ, | ### **Internal 8-bit ADC Characteristics** $(VDD = 5V, Ta = 25^{\circ}C, f = 10MHz)$ | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------|-------------|------------|------|------|----------|------| | Resolution | n | | _ | 8 | _ | bit | | Max. conversion speed | fmax | | 18 | _ | _ | MSPS | | Analog input bandwidth | BW | -3dB | | 18 | <u> </u> | MHz | | Self bias | VRB | | 0.48 | 0.52 | 0.56 | V | | - Jeli bias | VRT-VRB | | 1.96 | 2.08 | 2.22 | V | | Propagation delay time | <b>t</b> pd | | | _ | 45 | ns | | Differential linearity error | Ep | | 1.0 | _ | +1.0 | LSB | | Integral linearity error | EL | | 3.0 | | +3.0 | LSB | | Clamp offset voltage | Eoc | VREF = VRB | 20 | 0 | +20 | mV | | —————————————————————————————————————— | EOC | VREF = VRT | 30 | 10 | +10 | mV | #### **Internal 8-bit DAC Characteristics** (VDD = 5V, VREF = 2V, R = $200\Omega$ , Ta $25^{\circ}$ C, f = 10MHz) | Item | Symbol | Conditions | Min. | Тур. | Max. | Unit | |------------------------------|--------|---------------------|------|------|------|------| | Resolution | n | | | 8 | - | bit | | Max. conversion speed | fmax | | 18 | | | MSPS | | Differential linearity error | Ep | | -1.0 | _ | +1.0 | LSB | | Integral linearity error | EL | | -3.0 | _ | +3.0 | LSB | | Output full-scale voltage | VFS | | 1.9 | 2.0 | 2.1 | V | | Output full-scale current | IFS | | _ | 10 | 15 | mA | | Output offset voltage | Vos | | | | 1.0 | mV | | Glitch energy | GE | When $R = 75\Omega$ | _ | 30 | | pV-s | #### **Description of Operation** The CXD2024AQ is an NTSC and PAL compatible IC which, through adaptive (two-dimensional) processing, offers higher performance digital Y/C separation than conventional line combs. Moreover, two-dimensional processing permits systems to be implemented at a far lower cost than is possible with three-dimensional processing. In the case of NTSC, a conventional simple line comb always causes an error in vertical non-correlated section because it calculates non-correlated signal together as shown in Fig.1. In order to avoid the occurrences of calculating non-correlated signals together, the CXD2024AQ is provided with two line combs for Y/C separation of a line signal. One line comb calculates its line signals and the signals of the line upper that one (referred to as the upper line comb for the sake of convenience), while the other line comb calculates its line signals and the signals of the line lower that one (contrastingly referred to as the lower line comb). These line combs are used according to the signal correlation. Fig. 1 When, as is the case in Fig.2 for example, only a single line is colored, an error is caused on both the upper and the lower line combs. In the case like this where the vertical frequency is high but the horizontal frequency is low, Y/C separation is performed with band-pass filter and trap. When both the vertical and horizontal frequencies are high, and the vertical correlation is strong, the 2H comb output is derived by averaging the upper and lower comb outputs. In this manner, by determining and selecting the optimum output among the upper comb, lower comb, 2H comb and band-pass filter on the basis of signal correlation, much higher precision in Y/C separation can be achieved than that in conventional line combs. In addition, digital implementation eliminates ringing and others that used to occur in conventional glass delay lines. In the case of PAL, Y/C separation with conventional band-pass filter and trap filtering exhibited problems such as considerable cross color and degraded frequency response characteristics. The use of the CXD2024AQ solves these problems without any side effects. ### Summary of Advantages Offered by the CXD2024AQ - (1) Reduces the number of parts because of the built-in A/D (one-channel) and D/A (two-channel) converters. - (2) Achieves much higher precision in Y/C separation than that in conventional line combs. - (3) Reduces the number of parts in general sets for overseas because of NTSC/PAL compatibility. - (4) Reduces cross color and improves frequency response characteristics when used with PAL. - (5) Digital implementation eliminates ringing encountered in glass delay lines. - (6) Lightens the burden on manufacturing lines by eliminating the need for comb adjustment. ## **Application Circuit of A/D Converter Block** # (1) In the case of inputting clamp pulse directly # (2) In the case of not using the internal clamp circuit ### **Application Circuit of D/A Converter Block** #### · Method of selecting output resistance The CXD2024AQ has a built-in current output type D/A converter. To obtain the output voltages, connect resistances to AYO and ACO pins. The voltage and current specs are as follows. Output full-scale voltage: $V_{FS} = 0.5$ to 2.0V Output full-scale current: IFs = 0 to 15mA Calculate the output using the relationship $V_{FS} = I_{FS} \times R$ . In addition, connect a resistance of 16 times the output resistance to the reference current pin (IREF). In the case where the value comes to be impractical, use a value of resistance as close to the calculated value as possible. Note that, at this time, $V_{FS} = V_{RF} \times 16R/R'$ (VRF: Pin voltage of YVRF and CVRF). Where, R is the resistance connected to I/O, and R' is the resistance connected to IRF. Power consumption can be reduced by using higher resistance values, but glitch energy and data settling time increase contrastingly. Set the optimum values according to the system applications. #### VDD, Vss Separate the analog and digital systems around the device to reduce noise effect. $YV_{DD}$ and $CV_{DD}$ are respectively by-passed to $YV_{SS}$ and $CV_{SS}$ as close to each other as possible through ceramic capacitor of approximately $0.1\mu F$ . Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems ansing out of the use of these circuits or for any infingement of third party patent and other right due to same. **Package Outline** Unit: mm # 80PIN QFP (PLASTIC) | SONY CODE | QFP-80P-L01 | |------------|------------------| | EIAJ CODE | *QFP080-P-1420-A | | JEDEC CODE | | #### PACKAGE STRUCTURE | PACKAGE MATERIAL | EPOXY RESIN | |------------------|-------------------| | LEAD TREATMENT | SOLDER PLATING | | LEAD MATERIAL | COPPER / 42 ALLOY | | PACKAGE WEIGHT | 1.6g |