# **BCD-to-Seven Segment Latch/Decoder/Driver for Liquid Crystals** The MC14543B BCD-to-seven segment latch/decoder/driver is designed for use with liquid crystal readouts, and is constructed with complementary MOS (CMOS) enhancement mode devices. The circuit provides the functions of a 4-bit storage latch and an 8421 BCD-to-seven segment decoder and driver. The device has the capability to invert the logic levels of the output combination. The phase (Ph), blanking (BI), and latch disable (LD) inputs are used to reverse the truth table phase, blank the display, and store a BCD code, respectively. For liquid crystal (LC) readouts, a square wave is applied to the Ph input of the circuit and the electrically common backplane of the display. The outputs of the circuit are connected directly to the segments of the LC readout. For other types of readouts, such as light-emitting diode (LED), incandescent, gas discharge, and fluorescent readouts, connection diagrams are given on this data sheet. Applications include instrument (e.g., counter, DVM etc.) display driver, computer/calculator display driver, cockpit display driver, and various clock, watch, and timer uses. ### **Features** - Latch Storage of Code - Blanking Input - Readout Blanking on All Illegal Input Combinations - Direct LED (Common Anode or Cathode) Driving Capability - Supply Voltage Range = 3.0 V to 18 V - Capable of Driving 2 Low-power TTL Loads, 1 Low-power Schottky TTL Load or 2 HTL Loads Over the Rated Temperature Range - Pin-for-Pin Replacement for CD4056A (with Pin 7 Tied to V<sub>SS</sub>). - Chip Complexity: 207 FETs or 52 Equivalent Gates - Pb-Free Packages are Available\* ### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | ( | | | | | | | | |-----------------------------------------------------------|------------------------------------------|------------------------------|------|--|--|--|--| | Parameter | Symbol | Value | Unit | | | | | | DC Supply Voltage Range | $V_{DD}$ | -0.5 to +18.0 | V | | | | | | Input Voltage Range, All Inputs | V <sub>in</sub> | -0.5 to V <sub>DD</sub> +0.5 | V | | | | | | DC Input Current per Pin | I <sub>in</sub> | ±10 | mA | | | | | | Power Dissipation per Package (Note 1) | P <sub>D</sub> | 500 | mW | | | | | | Operating Temperature Range | T <sub>A</sub> | -55 to +125 | °C | | | | | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | | | | | Maximum Continuous Output Drive Current (Source or Sink) | I <sub>OHmax</sub><br>I <sub>OLmax</sub> | 10<br>(per Output) | mA | | | | | | Maximum Continuous Output Power (Source or Sink) (Note 2) | P <sub>OHmax</sub><br>P <sub>OLmax</sub> | 70<br>(per Output) | mW | | | | | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Temperature Derating: Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C 2. $P_{OHmax} = I_{OH} (V_{OH} - V_{DD})$ and $P_{OLmax} = I_{OL} (V_{OL} - V_{SS})$ ### ON Semiconductor® http://onsemi.com **MARKING DIAGRAMS** PDIP-16 **P SUFFIX CASE 648** MC14543BCP o AWLYYWWG <del>ՄԱԱՄԱԱՄԱՄ</del> SOIC-16 **D SUFFIX CASE 751B** 16 пппппппп 14543BG **AWLYWW** SOEIAJ-16 **F SUFFIX CASE 966** 16\_00000000 MC14543B **ALYWG** = Assembly Location WL, L = Wafer Lot YY. Y = Year WW. W = Work Week = Pb-Free Package ### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{\text{in}}$ and $V_{\text{out}}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open. \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### TRUTH TABLE | | | Inputs C | | | | | 0 | utp | uts | | | | | | |----|----|----------|---|---|---|---|-----------------------|-----|------|------|----------|----|---|---------| | LD | ВІ | Ph* | D | С | В | Α | а | b | С | d | е | f | g | Display | | Х | 1 | 0 | Х | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 | | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 4 | | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 | | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 6 | | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 | | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 | | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 9 | | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Blank | | 0 | 0 | 0 | Х | Χ | Χ | Χ | | | | ** | | | | ** | | † | † | † | | † | | | In | ver | se c | of O | utp | ut | | Display | | | | | | | | | Combinations as above | | | | as above | | | | | | | | | | | | Above | | | | | | | | X = Don't care ### **ORDERING INFORMATION** **PIN ASSIGNMENT** 16 V<sub>DD</sub> 15 ] f 14 🛮 g 13 ] e 12 ] d 11 c 10 b 9 🛚 a LD [ 1 ● C 2 B [ 3 D | 4 A [ 5 PH [ 6 BI 🛮 7 V<sub>SS</sub> [ 8 | Device | Package | Shipping <sup>†</sup> | |--------------|------------------------|-----------------------| | MC14543BCP | PDIP-16 | | | MC14543BCPG | PDIP-16<br>(Pb-Free) | 25 Units / Rail | | MC14543BD | SOIC-16 | | | MC14543BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC14543BDR2 | SOIC-16 | | | MC14543BDR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC14543BF | SOEIAJ-16 | | | MC14543BFG | SOEIAJ-16<br>(Pb-Free) | 50 Units / Rail | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>† =</sup> Above Combinations <sup>\* =</sup> For liquid crystal readouts, apply a square wave to Ph For common cathode LED readouts, select Ph = 0 For common anode LED readouts, select Ph = 1 <sup>\*\* =</sup> Depends upon the BCD code previously applied when LD = 1 ### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | - 5 | 5°C | | 25°C | | 125 | 5°C | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|----------------------------------------|----------------------|----------------------------------------|-------------------------------------------------|----------------------|------------------------------------|----------------------|------| | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 3) | Max | Min | Max | Unit | | Output Voltage "0" Level V <sub>in</sub> = V <sub>DD</sub> or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage "0" Level<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current (V <sub>OH</sub> = 2.5 Vdc) Source (V <sub>OH</sub> = 4.6 Vdc) (V <sub>OH</sub> = 0.5 Vdc) (V <sub>OH</sub> = 9.5 Vdc) (V <sub>OH</sub> = 13.5 Vdc) | Іон | 5.0<br>5.0<br>10<br>10 | - 3.0<br>- 0.64<br>-<br>- 1.6<br>- 4.2 | -<br>-<br>-<br>- | - 2.4<br>- 0.51<br>-<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 10.1<br>- 2.25<br>- 8.8 | -<br>-<br>-<br>- | -1.7<br>-0.36<br>-<br>-0.9<br>-2.4 | -<br>-<br>-<br>- | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 9.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | I <sub>OL</sub> | 5.0<br>10<br>10<br>15 | 0.64<br>1.6<br>-<br>4.2 | -<br>-<br>-<br>- | 0.51<br>1.3<br>-<br>3.4 | 0.88<br>2.25<br>10.1<br>8.8 | -<br>-<br>-<br>- | 0.36<br>0.9<br>-<br>2.4 | -<br>-<br>- | mAdc | | Input Current | I <sub>in</sub> | 15 | _ | ±0.1 | _ | ±0.00001 | ±0.1 | _ | ±1.0 | μAdc | | Input Capacitance | C <sub>in</sub> | - | _ | - | _ | 5.0 | 7.5 | _ | - | pF | | Quiescent Current (Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Note 4, 5) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_T = (3$ | 1.6 μΑ/kHz) f<br>3.1 μΑ/kHz) f<br>4.7 μΑ/kHz) f | + I <sub>DD</sub> | | | μAdc | <sup>3.</sup> Noise immunity specified for worst-case input combination. Noise Margin for both "1" and "0" level = 1.0 V min @ $V_{DD}$ = 5.0 V = 2.0 V min @ $V_{DD}$ = 10 V = 2.5 V min @ $V_{DD}$ = 15 V <sup>4.</sup> To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + 3.5 x 10<sup>-3</sup> (C<sub>L</sub> – 50) V<sub>DD</sub>f where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V<sub>DD</sub> in V, and f in kHz is input frequency. 5. The formulas given are for the typical characteristics only at 25°C. ## **SWITCHING CHARACTERISTICS** (Note 6) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}C$ ) | Characteristic | Symbol | V <sub>DD</sub> | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------|-------------------|-------------------|--------------------|------| | Output Rise Time $t_{TLH} = (3.0 \text{ ns/pF}) \text{ C}_{L} + 30 \text{ ns} \\ t_{TLH} = (1.5 \text{ ns/pF}) \text{ C}_{L} + 15 \text{ ns} \\ t_{TLH} = (1.1 \text{ ns/pF}) \text{ C}_{L} + 10 \text{ ns}$ | t <sub>TLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Output Fall Time $t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_L + 25 \text{ ns}$ $t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_L + 12.5 \text{ ns}$ $t_{THL} = (0.55 \text{ ns/pF}) \text{ C}_L + 12.5 \text{ ns}$ | t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Turn–Off Delay Time<br>$t_{PLH} = (1.7 \text{ ns/pF}) C_L + 520 \text{ ns}$<br>$t_{PLH} = (0.66 \text{ ns/pF}) C_L + 217 \text{ ns}$<br>$t_{PLH} = (0.5 \text{ ns/pF}) C_L + 160 \text{ ns}$ | t <sub>PLH</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 605<br>250<br>185 | 1210<br>500<br>370 | ns | | Turn–On Delay Time $t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_{L} + 420 \text{ ns} \\ t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_{L} + 172 \text{ ns} \\ t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_{L} + 130 \text{ ns}$ | t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 505<br>205<br>155 | 1650<br>660<br>495 | ns | | Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 350<br>450<br>500 | | -<br>-<br>- | ns | | Hold Time | t <sub>h</sub> | 5.0<br>10<br>15 | 40<br>30<br>20 | | -<br>-<br>- | ns | | Latch Disable Pulse Width (Strobing Data) | t <sub>WH</sub> | 5.0<br>10<br>15 | 250<br>100<br>80 | 125<br>50<br>40 | -<br>-<br>- | ns | <sup>6.</sup> The formulas given are for the typical characteristics only. ### **LOGIC DIAGRAM** **Figure 1. Typical Output Source Characteristics** Figure 2. Typical Output Sink Characteristics (a) Inputs D, Ph, and BI low, and Inputs A, B, and LD high. (b) Inputs D, Ph, and BI low, and Inputs A and B high. (c) Data DCBA strobed into latches Figure 4. Dynamic Signal Waveforms Inputs BI and Ph low, and Inputs D and LD high. f in respect to a system clock. All outputs connected to respective $C_L$ loads. Figure 3. Dynamic Power Dissipation Signal Waveforms ### **CONNECTIONS TO VARIOUS DISPLAY READOUTS** ### LIQUID CRYSTAL (LC) READOUT # ONE OF SEVEN SEGMENTS OUTPUT Ph COMMON BACKPLANE SQUARE WAVE (Vss TO VDD) ### **INCANDESCENT READOUT** ### LIGHT EMITTING DIODE (LED) READOUT NOTE: Bipolar transistors may be added for gain (for $V_{DD} \leq 10 \text{ V}$ or $I_{out} \geq 10 \text{ mA}$ ). ### **GAS DISCHARGE READOUT** ### **CONNECTIONS TO SEGMENTS** $V_{DD}$ = PIN 16 $V_{SS}$ = PIN 8 ### **PACKAGE DIMENSIONS** ### PDIP-16 CASE 648-08 **ISSUE T** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOULD BLASUL - MOLD FLASH. ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIN | IETERS | | |-----|---------|-------|----------|--------|--| | DIM | MIN MAX | | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | U | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 BSC | | | | Η | 0.050 | BSC | 1.27 BSC | | | | 7 | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | М | 0° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | ### SOIC-16 CASE 751B-05 ISSUE J ### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | C 0.050 E | | | 7 | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ### PACKAGE DIMENSIONS ### SOEIAJ-16 CASE 966-01 ISSUE A ### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. NILLIMETER. - CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 - (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY - REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INC | HES | | |----------------|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | | 2.05 | | 0.081 | | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | | b | 0.35 | 0.50 | 0.014 | 0.020 | | | C | 0.10 | 0.20 | 0.007 | 0.011 | | | D | 9.90 | 10.50 | 0.390 | 0.413 | | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | | е | 1.27 | BSC | 0.050 BSC | | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | | L | 0.50 | 0.85 | 0.020 | 0.033 | | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | | M | 0 ° | 10 ° | 0 ° | 10° | | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | | Z | | 0.78 | | 0.031 | | ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative