# intel. PRELIMINARY # 80C196KB10/83C196KB10/80C196KB12/83C196KB12 COMMERCIAL/EXPRESS CHMOS MICROCONTROLLER 83C196KB — 8 Kbytes of Factory Mask-Programmed ROM 80C196KB — ROMless - 8 Kbytes of On-Chip ROM Available - **232 Byte Register File** - Register-to-Register Architecture - 28 Interrupt Sources/16 Vectors - **2.3** μs 16 x 16 Multiply (12 MHz) - 4.0 µs 32/16 Divide (12 MHz) - Powerdown and Idle Modes - Five 8-Bit I/O Ports - **16-Bit Watchdog Timer** - Dynamically Configurable 8-Bit or 16-Bit Buswidth - **■** Extended Temperature Available - Full Duplex Serial Port - High Speed I/O Subsystem - **■** 16-Bit Timer - 16-Bit Up/Down Counter with Capture - Pulse-Width-Modulated Output - **■** Four 16-Bit Software Timers - 10-Bit A/D Converter with Sample/Hold - **HOLD/HLDA** Bus Protocol - 10 MHz and 12 MHz Available - Extended Burn-In Available The 80C196KB 16-bit microcontroller is a high performance member of the MCS®-96 microcontroller family. The 80C196KB is compatible with the 8096BH and uses a true superset of the 8096BH instructions. Intel's CHMOS process provides a high performance processor along with low power consumption. To further reduce power requirements, the processor can be placed into Idle or Powerdown Mode. The 80C196KB has a 232-byte register file and an optional 8 Kbyte of on-chip ROM. Bit, byte, word and some 32-bit operations are available on the 80C196KB. With a 12 MHz oscillator a 16-bit addition takes 0.66 $\mu$ s, and the instruction times average 0.5 $\mu$ s to 1.5 $\mu$ s in typical applications. Four high-speed capture inputs are provided to record times when events occur. Six high-speed outputs are available for pulse or waveform generation. The high-speed output can also generate four software timers or start an A/D conversion. Events can be based on the timer or up/down counter. Also provided on-chip are an A/D converter, serial port, watchdog timer and a pulse-width-modulated output signal. The 80C196KB10 and 83C196KB10 have a maximum guaranteed frequency of 10 MHz. The 80C196KB12 and 83C196KB12 have a maximum guaranteed frequency of 12 MHz. All references to the 80C196KB also refer to the 80C196KB10, 83C196KB10, 80C196KB12 and 83C196KB12 unless otherwise noted. With the commercial (standard) temperature option, operational characteristics are guaranteed over the temperature range of 0°C to $\pm$ 7.0°C. With the extended temperature range option, operational characteristics are guaranteed over the temperature range of $\pm$ 4.0°C to $\pm$ 8.5°C. With the extended burn-in option, the burn-in is dynamic for a minimum time of 160 hours at 125°C with V<sub>CC</sub> = 5.5V $\pm$ 0.5V, following the guidelines in MIL-STD-883. Method 1015. The specifications which are different for the extended temperature and extended burn-in devices are listed in this data sheet. Otherwise, the commercial specifications apply for both. MCS\*-96 is a registered trademark of Intel Corporation. November 1991 Order Number: 270918-002 Figure 1. 80C196KB Block Diagram Figure 2. Memory Map # **PACKAGING** The 80C196KB is available in a 68-pin PLCC package, an 80-pin QFP package and a 68-pin PGA package. Contact your local sales office to determine the exact ordering code for the part desired. Package Designators: N = 68-pin PLCC, S = 80-pin QFP and A = 68-pin PGA. Prefix Designators: T = extended temperature, L = extended temperature with extended burn-in. ### **Thermal Characteristics** | Package<br>Type | $\theta_{\mathbf{ja}}$ | $\theta_{\mathbf{jc}}$ | |-----------------|------------------------|------------------------| | PGA | 28°C/W | 3.5°C/W | | PLCC | 35°C/W | 12°C/W | | QFP | 85°C/W | _ | All thermal impedance data is approximate for static air conditions at 1W of power dissipation. Values will change depending on operating conditions and application. See the Intel Packaging Handbook (Order Number 240800) for a description of Intel's thermal impedance test methodology. | PGA | PLCC | Description | PGA | PLCC | Description | PGA | PLCC | Description | |-----|------|-----------------|-----|------|-----------------|-----|------|---------------------| | 1 | 9 | ACH7/P0.7 | 24 | 54 | AD6/P3.6 | 47 | 31 | P1.6/HLDA | | 2 | 8 | ACH6/P0.6 | 25 | 53 | AD7/P3.7 | 48 | 30 | P1.5/BREQ | | 3 | 7 | ACH2/P0.2 | 26 | 52 | AD8/P4.0 | 49 | 29 | HSO.1 | | 4 | 6 | ACH0/P0.0 | 27 | 51 | AD9/P4.1 | 50 | 28 | HSO.0 | | 5 | 5 | ACH1/P0.1 | 28 | 50 | AD10/P4.2 | 51 | 27 | HSO.5/HSI.3 | | 6 | 4 | ACH3/P0.3 | 29 | 49 | AD11/P4.3 | 52 | 26 | HSO.4/HSI.2 | | 7 | 3 | NMI | 30 | 48 | AD12/P4.4 | 53 | 25 | HSI.1 | | 8 | 2 | ĒĀ | 31 | 47 | AD13/P4.5 | 54 | 24 | HSI.0 | | 9 | 1 | Vcc | 32 | 46 | AD14/P4.6 | 55 | 23 | P1.4 | | 10 | 68 | V <sub>SS</sub> | 33 | 45 | AD15/P4.7 | 56 | 22 | P1.3 | | 11 | 67 | XTAL1 | 34 | 44 | T2CLK/P2.3 | 57 | 21 | P1.2 | | 12 | 66 | XTAL2 | 35 | 43 | READY | 58 | 20 | P1.1 | | 13 | 65 | CLKOUT | 36 | 42 | T2RST/P2.4 | 59 | 19 | P1.0 | | 14 | 64 | BUSWIDTH | 37 | 41 | BHE/WRH | 60 | 18 | TXD/P2.0 | | 15 | 63 | INST | 38 | 40 | WR/WRL | 61 | . 17 | RXD/P2.1 | | 16 | 62 | ALE/ADV | 39 | 39 | PWM/P2.5 | 62 | 16 | RESET | | 17 | 61 | RD | 40 | 38 | P2.7/T2CAPTURE | 63 | 15 | EXTINT/P2.2 | | 18 | 60 | AD0/P3.0 | 41 | 37 | V <sub>PP</sub> | 64 | 14 | V <sub>SS</sub> (1) | | 19 | 59 | AD1/P3.1 | 42 | 36 | V <sub>SS</sub> | 65 | 13 | VREF | | 20 | 58 | AD2/P3.2 | 43 | 35 | HSO.3/SID3 | 66 | 12 | ANGND | | 21 | 57 | AD3/P3.3 | 44 | 34 | HSO.2/SID2 | 67 | 11 | ACH4/P0.4 | | 22 | 56 | AD4/P3.4 | 45 | 33 | P2.6/T2UP-DN | 68 | 10 | ACH5/P0.5 | | 23 | 55 | AD5/P3.5 | 46 | 32 | P1.7/HOLD | | | | #### NOTE: 1. This pin was formerly the Clock Detect Enable pin. This function is not guaranteed to work. This pin must be directly connected to V<sub>SS</sub>. | | | | | Pins Fa | acing | Down | | | | _ | | |----------|------|----|------|-------------|-------------|------|----|----|----|----|----------| | | 17 | 15 | 13 | 11 | 9 | 7 | 5 | 3 | 1 | | | | 1 | 8 19 | 16 | 14 | 12 | 10 | 8 | 6 | 4 | 2 | 68 | | | 2 | 0 21 | | | | | | | | 67 | 66 | | | 2. | 2 23 | | | 088A<br>88 | C19<br>3-PI | | | | 65 | 64 | | | 2 | 4 25 | | ( | GRID | | | | | 63 | 62 | | | 2 | 6 27 | | | | | | | | 61 | 60 | | | 2 | 8 29 | | 1 00 | TO!<br>KING | . DO | | ON | | 59 | 58 | | | 3 | 0 31 | | | MPO | | | | | 57 | 56 | | | 3 | 2 33 | | C | F P | BC | ARE | ) | | 55 | 54 | | | 3 | 4 36 | 38 | 40 | 42 | 44 | 46 | 48 | 50 | 53 | 52 | | | | 35 | 37 | 39 | 41 | 43 | 45 | 47 | 49 | 51 | | | | <u> </u> | | _ | | | | | | | | · | 270918-2 | Figure 3. 68-Pin Package (Pin Grid Array—Top View) Figure 4. 68-Pin Package (PLCC-Top View) Figure 5. 80-Pin Quad Flat Pack (QFP) # PIN DESCRIPTIONS | Symbol | Name and Function | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Main supply voltage (5V). | | Vss | Digital circuit ground (0V). There are two V <sub>SS</sub> pins, both of which must be connected. | | V <sub>REF</sub> | Reference voltage for the A/D converter (5V). V <sub>REF</sub> is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function. | | ANGND | Reference ground for the A/D converter. Must be held at nominally the same potential as Vss. | | Vpp | Timing pin for the return from powerdown circuit. Connect this pin with a 1 $\mu$ F capacitor to Vss. If this function is not used, connect to Vcc. This pin is the programming voltage on the EPROM device. | | XTAL1 | Input of the oscillator inverter and of the internal clock generator. | | XTAL2 | Output of the oscillator inverter. | | CLKOUT | Output of the internal clock generator. The frequency of CLKOUT is ½ the oscillator frequency. It has a 50% duty cycle. | | RESET | Reset input and open-drain output. Input low for at least 4 state times to reset the chip. The subsequent low-to-high transition re-synchronizes CLKOUT and commences a 10-state-time sequence in which the PSW is cleared, a byte read from 2018H loads CCR, and a jump to location 2080H is executed. Input high for normal operation. RESET has an internal pullup. | | BUSWIDTH | Input for buswidth selection. If CCR bit 1 is a one, this pin selects the bus width for the bus cycle in progress. If BUSWIDTH is a 1, a 16-bit bus cycle occurs. If BUSWIDTH is a 0 an 8-bit cycle occurs. If CCR bit 1 is a 0, the bus is always an 8-bit bus. | | NMI | A positive transition causes a vector through 203EH. | | INST | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is activated only during external memory accesses and output low for a data fetch. | | ĒĀ | Input for memory select (External Access). EA equal to a TTL-high causes memory accesses to locations 2000H through 3FFFH to be directed to on-chip ROM/EPROM. EA equal to a TTL-low causes accesses to these locations to be directed to off-chip memory. EA must be tied low for the 80C196KB ROMless device. | | ALE/ADV | Address Latch Enable or Address Valid output, as selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus. When the pin is $\overline{ADV}$ , it goes inactive high at the end of the bus cycle. $\overline{ADV}$ can be used as a chip select for external memory. $\overline{ALE/ADV}$ is activated only during external memory accesses. | | RD | Read signal output to external memory. RD is activated only during external memory reads. | | WR/WRL | Write and Write Low output to external memory, as selected by the CCR. WR will go low for every external write, while WRL will go low only for external writes where an even byte is being written. WR/WRL is activated only during external memory writes. | | BHE/WRH | Bus High Enable or Write High output to external memory, as selected by the CCR. $\overline{BHE}=0$ selects the bank of memory that is connected to the high byte of the data bus. $AO=0$ selects the bank of memory that is connected to the low byte of the data bus. Thus accesses to a 16-bit wide memory can be to the low byte only ( $AO=0$ , $\overline{BHE}=1$ ), to the high byte only ( $AO=1$ , $\overline{BHE}=0$ ), or both bytes ( $AO=0$ , $\overline{BHE}=0$ ). If the $\overline{WRH}$ function is selected, the pin will go low if the bus cycle is writing to an odd memory location. $\overline{BHE/WRH}$ is valid only during 16-bit external memory write cycles. | # PIN DESCRIPTIONS (Continued) | Symbol | Name and Function | |---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | READY | Ready input to lengthen external memory cycles, for interfacing to slow or dynamic memory, or for bus sharing. If the pin is high, CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait mode until the next positive transition in CLKOUT occurs with READY high. When the external memory is not being used, READY has no effect. Internal control of the number of wait states inserted into a bus cycle held not ready is available through configuration of CCR. | | HSI | Inputs to High Speed Input Unit. Four HSI pins are available: HSI.0, HSI.1, HSI.2 and HSI.3. Two of them (HSI.2 and HSI.3) are shared with the HSO Unit. The HSI pins are also used as the SID in Slave Programming Mode on the EPROM device. | | HSO | Outputs from High Speed Output Unit. Six HSO pins are available: HSO.0, HSO.1, HSO.2, HSO.3, HSO.4 and HSO.5. Two of them (HSO.4 and HSO.5) are shared with the HSI Unit. | | Port 0 | 8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. These pins set the Programming Mode on the EPROM device. | | Port 1 | 8-bit quasi-bidirectional I/O port. | | Port 2 | 8-bit multi-functional port. All of its pins are shared with other functions in the 80C196KB. | | Ports 3 and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. Available as I/O only on the ROM and EPROM devices. | | HOLD | Bus Hold input requesting control of the bus. Enabled by setting WSR.7. | | HLDA | Bus Hold acknowledge output indicating release of the bus. Enabled by setting WSR.7. | | BREQ | Bus Request output activated when the bus controller has a pending external memory cycle. Enabled by setting WSR.7. | | TxD | The TxD pin is used for serial port transmission in Modes 1, 2 and 3. The TxD function is enabled by setting IOC1 5. In mode 0 the pin is used as the serial clock output. | | RxD | Serial Port Receive pin used for serial port reception. The RxD function is enabled by setting SPCON.3. In mode 0 the pin functions as input or output data. | | EXTINT | A rising edge on the EXTINT pin will generate an external interrupt. EXTINT is selected as the external interrupt source by setting IOC1.1 high. | | T2CLK | The T2CLK pin is the Timer2 clock input or the serial port baud rate generator input. | | T2RST | A rising edge on the T2RST pin will reset Timer2. The external reset function is enabled by setting IOCO.03 T2RST is enabled as the reset source by clearing IOCO.5. | | PWM | Port 2.5 can be enabled as a PWM output by setting IOC1.O The duty cycle of the PWM is determined by the value loaded into the PWM-CONTROL register (17H). | | T2UP-DN | The T2UP-DN pin controls the direction of Timer2 as an up or down counter. The Timer2 up/down function is enabled by setting IOC2.1. | | T2CAP | A rising edge on P2.7 will capture the value of Timer2 in the T2CAPTURE register (location 0CH in Window 15). | # **ELECTRICAL CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS\*** **Ambient Temperature** Under Bias ..... -55°C to +125°C Storage Temperature .....-65°C to +150°C Voltage On Any Pin to $V_{SS}$ ..... -0.5V to $\pm 7.0V$ Power Dissipation(1) ......1.5W 1. Power Dissipation is based on package heat transfer, not device power consumption. NOTICE: This data sheet contains preliminary information on new products in production. It is valid for the devices indicated in the revision history. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # **OPERATING CONDITIONS** (All characteristics in this data sheet apply to these operating conditions unless otherwise noted.) | Symbol | Description | Min | Max | Units | |------------------|--------------------------------|------|------|-------| | T <sub>A</sub> | Ambient Temperature Under Bias | 0 | +70 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | v | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | V | | Fosc | Oscillator Frequency 12 MHz | 3.5 | 12 | MHz | | Fosc | Oscillator Frequency 10 MHz | 3.5 | 10 | MHz | #### NOTE: ANGND and VSS should be nominally at the same potential. ## DC CHARACTERISTICS | Symbol | Description | Min | Typ(7) | Max | Units | Test Conditions | |------------------|------------------------------------------------------|-------------------------------------------------------------------------|--------|-----------------------|--------|--------------------------------------------------------------------------------| | V <sub>IL</sub> | Input Low Voltage | -0.5 | | 0.8 | V | | | V <sub>iH</sub> | Input High Voltage (Note 1) | 0.2 V <sub>CC</sub> + 0.9 | | V <sub>CC</sub> + 0.5 | V | | | V <sub>IH1</sub> | Input High Voltage on XTAL 1 | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | V | | | V <sub>iH2</sub> | Input High Voltage on RESET | 2.6 | | V <sub>CC</sub> + 0.5 | V | | | V <sub>OL</sub> | Output Low Voltage | | | 0.3<br>0.45<br>1.5 | > > > | I <sub>OL</sub> = 200 μA<br>I <sub>OL</sub> = 3.2 mA<br>I <sub>OL</sub> = 7 mA | | V <sub>ОН</sub> | Output High Voltage<br>(Standard Outputs) | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | >>> | $I_{OH} = -200 \mu A$<br>$I_{OH} = -3.2 \text{mA}$<br>$I_{OH} = -7 \text{mA}$ | | V <sub>OH1</sub> | Output High Voltage<br>(Quasi-bidirectional Outputs) | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | V<br>V | $I_{OH} = -10 \mu A$ $I_{OH} = -30 \mu A$ $I_{OH} = -60 \mu A$ | ### NOTES: 1. All pins except RESET and XTAL1. 2. Holding these pins below ViH in Reset may cause the part to enter test modes. # DC CHARACTERISTICS (Continued) | Symbol | Description | Min | Typ <sup>(7)</sup> | Max | Units | Test Conditions | |------------------|-----------------------------------------------------------------------------|-----|--------------------|------|-------|--------------------------------------------| | ILI | Input Leakage Current (Std. Inputs) | | | ±10 | μΑ | $0 < V_{\text{IN}} < V_{\text{CC}} - 0.3V$ | | ILIT | Input Leakage Current (Port 0) | | | +3 | μΑ | 0 < V <sub>IN</sub> < V <sub>REF</sub> | | ITL | 1 to 0 Transition Current (QBD Pins) | | | -650 | μΑ | V <sub>IN</sub> = 2.0V | | I <sub>IL</sub> | Logical 0 Input Current (QBD Pins) | | | -50 | μΑ | $V_{IN} = 0.45V$ | | l <sub>IL1</sub> | Logical 0 Input Current in Reset (Note 2)<br>(ALE, RD, WR, BHE, INST, P2.0) | | | -1.2 | mA | V <sub>IN</sub> = 0.45 V | | Hyst | Hysteresis on RESET Pin | 300 | | | m۷ | | | Icc | Active Mode Current in Reset | | 40 | 55 | mA | XTAL1 = 12 MHz | | IREF | A/D Converter Reference Current | | 2 | 5 | mA | $V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | IDLE | Idle Mode Current | | 10 | 22 | mA | | | Icc1 | Active Mode Current | | 15 | 22 | mA | XTAL1 = 3.5 MHz | | I <sub>PD</sub> | Powerdown Mode Current | | 5 | 50 | μΑ | $V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | R <sub>RST</sub> | Reset Pullup Resistor | 6K | | 50K | Ω | | | Cs | Pin Capacitance (Any Pin to V <sub>SS</sub> ) | | | 10 | pF | F <sub>TEST</sub> = 1.0 MHz | #### NOTES: (Notes apply to all specifications) - 1. QBD (Quasi-bidirectional) pins include Port 1, P2.6 and P2.7. 2. Standard Outputs include AD0-15, RD, WR, ALE, BHE, INST, HSO pins, PWM/P2.5, CLKOUT, RESET, Ports 3 and 4, TXD/P2.0 and RXD (in serial mode 0). The V<sub>OH</sub> specification is not valid for RESET. Ports 3 and 4 are open-drain outputs. 3. Standard Inputs include HSI pins, CDE, EA, READY, BUSWIDTH, NMI, RXD/P2.1, EXTINT/P2.2, T2CLK/P2.3 and T2RST/P2.4. - 4. Maximum current per pin must be externally limited to the following values if VOL is held above 0.45V or VOH is held below $V_{CC} - 0.7V$ : IOL on Output pins: 10 mA IOH on quasi-bidirectional pins: self limiting IOH on Standard Output pins: 10 mA - 5. Maximum current per bus pin (data and control) during normal operation is ±3.2 mA. - 6. During normal (non-transient) conditions the following total current limits apply: Port 1, P2.6 I<sub>OL</sub>: 29 mA IOH is self limiting HSO, P2.0, RXD, RESET P2.5, P2.7, WR, BHE I<sub>OL</sub>: 29 mA I<sub>OL</sub>: 13 mA IOH: 26 mA I<sub>OH</sub>: 11 mA AD0-AD15 IOL: 52 mA RD, ALE, INST-CLKOUT IOL: 13 mA I<sub>OH</sub>: 52 mA IOH: 13 mA 7. Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and $V_{REF} = V_{CC} = 5V$ . Figure 6. I<sub>CC</sub> and I<sub>IDLE</sub> vs Frequency # **AC CHARACTERISTICS** Test Conditions: Capacitive load on all pins = 100 pF, Rise and fall times = 10 ns, Fosc = 10/12 MHz The system must meet these specifications to work with the 80C196KB: | Symbol | Description | Min | Max | Units | Notes | |-------------------|-------------------------------------------------------------------------------------|---------------------|----------------------------------------------------|----------|----------| | TAVYV | Address Valid to READY Setup<br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | | 2 T <sub>OSC</sub> - 90<br>2 T <sub>OSC</sub> - 85 | ns<br>ns | | | TLLYV | ALE Low to READY Setup<br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | | T <sub>OSC</sub> - 80<br>T <sub>OSC</sub> - 72 | ns<br>ns | | | T <sub>YLYH</sub> | Non READY Time | No up | per limit | ns | | | TCLYX | READY Hold after CLKOUT Low | 0 | T <sub>OSC</sub> - 30 | ns | (Note 1) | | TLLYX | READY Hold after ALE Low | T <sub>OSC</sub> 15 | 2 T <sub>OSC</sub> 40 | ns | (Note 1) | | TAVGV | Address Valid to Buswidth Setup | | 2 T <sub>OSC</sub> - 85 | ns | <u> </u> | | TLLGV | ALE Low to Buswidth Setup | | T <sub>OSC</sub> - 70 | ns | | | T <sub>CLGX</sub> | Buswidth Hold after CLKOUT Low | 0 | | ns | | | T <sub>AVDV</sub> | Address Valid to Input Data Valid<br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | | 3 T <sub>OSC</sub> 70<br>3 T <sub>OSC</sub> 67 | ns<br>ns | (Note 2) | | T <sub>RLDV</sub> | RD Active to Input Data Valid<br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | | T <sub>OSC</sub> - 30<br>T <sub>OSC</sub> - 23 | ns<br>ns | (Note 2) | | T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid | | T <sub>OSC</sub> - 50 | ns | | | T <sub>RHDZ</sub> | End of RD to Input Data Float | | T <sub>OSC</sub> - 20 | ns | | | T <sub>RXDX</sub> | Data Hold after RD Inactive | 0 | 775 | ns | | If max is exceeded, additional wait states will occur. When using wait states, add 2 Tosc × n, where n = number of wait states. # **AC CHARACTERISTICS** Test Conditions: Capacitive load on all pins = 100 pF, Rise and fall times = 10 ns, FOSC = 10/12 MHz ### The 80C196KB will meet these specifications: | Symbol | Description | Min | Max | Units | Notes | |-------------------|----------------------------------------------------------------------------------|------------------------------------------------|-----------------------|------------|----------------------| | F <sub>XTAL</sub> | Frequency on XTAL <sub>1</sub><br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | 3.5<br>3.5 | 10<br>12 | MHz<br>MHz | (Note 2)<br>(Note 2) | | T <sub>OSC</sub> | I/F <sub>XTAL</sub><br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | 100<br>83 | 286<br>286 | ns<br>ns | | | T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or Low | 40 | 110 | ns | (Note 3) | | T <sub>CLCL</sub> | CLKOUT Cycle Time | 2 T | osc | ns | | | T <sub>CHCL</sub> | CLKOUT High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> +10 | ns | | | TCLLH | CLKOUT Falling Edge to ALE Rising | -5 | 15 | ns | | | TLLCH | ALE Falling Edge to CLKOUT Rising | -15 | 15 | ns | | | T <sub>LHLH</sub> | ALE Cycle Time | 4 T | osc | ns | (Note 5) | | TLHLL | ALE High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> +10 | ns | | | TAVLL | Address Setup to ALE Falling Edge | T <sub>OSC</sub> - 20 | | | | | TLLAX | Address Hold after ALE Falling Edge | T <sub>OSC</sub> - 40 | | ns | | | TLLRL | ALE Falling Edge to RD Falling Edge | T <sub>OSC</sub> - 40 | | ns | | | TRLCL | RD Low to CLKOUT Falling Edge | 5 | 30 | ns | | | TRLRH | RD Low Period | T <sub>OSC</sub> - 5 | T <sub>OSC</sub> + 25 | пѕ | (Note 5) | | TRHLH | RD Rising Edge to ALE Rising Edge | Tosc | T <sub>OSC</sub> + 25 | ns | (Note 4) | | TRLAZ | RD Low to Address Float | | 10 | ns | | | TLLWL | ALE Falling Edge to WR Falling Edge | T <sub>OSC</sub> - 10 | | ns | | | TCLWL | CLKOUT Low to WR Falling Edge | 0 | 25 | ns | | | TQVWH | Data Stable to WR Rising Edge<br>80C196KB10/83C196KB10<br>80C196KB12/83C196KB12 | T <sub>OSC</sub> - 30<br>T <sub>OSC</sub> - 23 | | ns<br>ns | (Note 5) | | T <sub>CHWH</sub> | CLKOUT High to WR Rising Edge | -10 | 10 | ns | | | TWLWH | WR Low Period | T <sub>OSC</sub> - 30 | Tosc + 5 | ns t | (Note 5) | | T <sub>WHQX</sub> | Data Hold after WR Rising Edge | T <sub>OSC</sub> - 10 | | ns | | | TWHLH | WR Rising Edge to ALE Rising Edge | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 15 | ns | (Note 4) | | T <sub>WHBX</sub> | BHE, INST Hold after WR Rising Edge | T <sub>OSC</sub> - 10 | | ns | | | T <sub>RHBX</sub> | BHE, INST Hold after RD Rising Edge | T <sub>OSC</sub> - 10 | | ns | | | TWHAX | AD8-15 Hold after WR Rising Edge | T <sub>OSC</sub> - 50 | | ns | | | TRHAX | AD8-15 Hold after RD Rising Edge | T <sub>OSC</sub> - 25 | | пѕ | | # NOTES: T<sub>OSC</sub> = 83.3 ns at 12 MHz; T<sub>OSC</sub> = 100 ns at 10 MHz. 1. Customers whose applications require an 83C196KB to meet the 80C196KB specifications listed above should contact an Intel Field Sales Representative. <sup>2.</sup> Testing performed at 3.5 MHz. However, the part is static by design and will typically operate below 1 Hz. Typical specification, not guaranteed. Assuming back-to-back bus cycles. When using wait states, add 2 Tosc × n, where n = number of wait states. # intel, # 80C196KB10/83C196KB10/80C196KB12/83C196KB12 **System Bus Timings** XTAL1 CLKOUT TLLCH TRLCL ALE ← TRHLH -READ TRLDY TRHDZ BUS ADDRESS OUT $T_{AVDV}$ - TLLWL TWHLH -> WRITE - T<sub>QVWH</sub> -ADDRESS OUT BUS DATA OUT ADDRESS T<sub>RHBX</sub> BHE, INST VALID TRHAX. TWHAX ADDRESS OUT 270918-25 **READY Timings (One Wait State)** **Buswidth Timings** # intel, # 80C196KB10/83C196KB10/80C196KB12/83C196KB12 # HOLD/HLDA TIMINGS | Symbol | Description | Min | Max | Units | Notes | |--------------------|--------------------------------------|-----|-----|-------|-------------| | THVCH | HOLD Setup | 85 | | ns | 1 | | TCLHAL | CLKOUT Low to HLDA Low | -15 | 15 | ns | <del></del> | | TCLBRL | CLKOUT Low to BREQ Low | -15 | 15 | ns | | | THALAZ | HLDA Low to Address Float | | 20 | ns | | | THALBZ | HLDA Low to BHE, INST, RD, WR Float | | | ns | | | TCLHAH | CLKOUT Low to HLDA High | -15 | 15 | ns | | | T <sub>CLBRH</sub> | CLKOUT Low to BREQ High | 15 | 15 | ns | | | T <sub>HAHAX</sub> | HLDA High to Address No Longer Float | -5 | | ns | | | T <sub>HAHBV</sub> | HLDA High to BHE, INST, RD, WR Valid | -20 | | ns | | | T <sub>CLLH</sub> | CLKOUT Low to ALE High | -5 | 15 | ns | | NOTE: 1. To guarantee recognition at next clock. # **EXTERNAL CLOCK DRIVE** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------|-----|------|-------| | 1/T <sub>XLXL</sub> | Oscillator Frequency | | | | | | 80C196KB10 | 3.5 | 10.0 | MHz | | | 80C196KB12 | 3.5 | 12.0 | MHz | | TXLXL | Oscillator Frequency | | | | | | 80C196KB10 | 100 | 286 | ns | | | 80C196KB12 | 83 | 286 | ns | | T <sub>XHXX</sub> | High Time | 32 | | ns | | T <sub>XLXX</sub> | Low Time | 32 | | ns | | T <sub>XLXH</sub> | Rise Time | | 10 | ns | | T <sub>XHXL</sub> | Fall Time | | 10 | ns | # **EXTERNAL CLOCK DRIVE WAVEFORMS** An external oscillator may encounter as much as a 100 pF load at XTAL1 when it starts-up. This is due to interaction between the amplifier and its feedback capacitance. Once the external signal meets the $V_{\rm IL}$ and VIH specifications the capacitance will not exceed 20 pF. # **EXTERNAL CRYSTAL CONNECTIONS** # **EXTERNAL CLOCK CONNECTIONS** pacitor values. # **AC TESTING INPUT, OUTPUT WAVEFORMS** # FLOAT WAVEFORMS For Timing Purposes a Port Pin is no Longer Floating when a 150 mV change from Load Voltage Occurs and Begins to Float when a 150 mV change from the Loaded V<sub>OH</sub>/V<sub>OL</sub> Level occurs $I_{OL}/I_{OH} = \pm 15$ mA. # **EXPLANATION OF AC SYMBOLS** Each symbol is two pairs of letters prefixed by "T" for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points. # Conditions: | Conditions. | | | | | |-------------|-------------------------------------|--|--|--| | Н | - High | | | | | L | - Low | | | | | ٧ | - Valid | | | | | X | <ul> <li>No Longer Valid</li> </ul> | | | | | Z | - Floating | | | | | | | | | | # Signals: | Α | - | Address | |---|---|---------| | В | - | BHE | | | | | BR - BREQ C - CLKOUT - DATA IN - Buswidth - HOLD HA - HLDA - ALE/ADV Q - DATA OUT - RD - WR/WRH/WRL - XTAL1 Х - READY # AC CHARACTERISTICS—SERIAL PORT—SHIFT REGISTER MODE #### SERIAL PORT TIMING-SHIFT REGISTER MODE | Symbol | Parameter | Min | Max | Units | |-------------------|----------------------------------------------------------------|------------------------|------------------------|-------| | TXLXL | Serial Port Clock Period (BRR ≥ 8002H) | 6 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge<br>to Rising Edge (BRR ≥ 8002H) | 4 T <sub>OSC</sub> -50 | 4 T <sub>OSC</sub> +50 | ns | | T <sub>XLXL</sub> | Serial Port Clock Period (BRR = 8001H) | 4 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge<br>to Rising Edge (BRR = 8001H) | 2 T <sub>OSC</sub> 50 | 2 T <sub>OSC</sub> +50 | ns | | TQVXH | Output Data Setup to Clock Rising Edge | 2 T <sub>OSC</sub> -50 | | ns | | T <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 2 T <sub>OSC</sub> -50 | | ns | | T <sub>XHQV</sub> | Next Output Data Valid after Clock Rising Edge | | 2 T <sub>OSC</sub> +50 | ns | | T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge | T <sub>OSC</sub> +50 | | ns | | T <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge | 0 | | ns | | T <sub>XHQZ</sub> | Last Clock Rising to Output Float | | 1 T <sub>OSC</sub> | ns | intel. # WAVEFORM—SERIAL PORT—SHIFT REGISTER MODE SERIAL PORT WAVEFORM—SHIFT REGISTER MODE # A TO D CHARACTERISTICS There are two modes of A/D operation: with or without clock prescaler. The speed of the A/D converter can be adjusted by setting a clock prescaler on or off. At high frequencies more time is needed for the comparator to settle. The maximum frequency with the clock prescaler disabled is 8 MHz. The conversion times with the prescaler turned on or off is shown in the table below. The converter is ratiometric, so the absolute accuracy is directly dependent on the accuracy and stability of VREF. VREF must be close to VCC since it supplies both the resistor ladder and the digital section of the converter. See the MCS-96 A/D Quick Reference for definition of A/D terms. ### **Conversion Time** | Clock Prescaler On | Clock Prescaler Off | | | |--------------------|---------------------|--|--| | IOC2.4 = 0 | IOC2.4 = 1 | | | | 158 States | 91 States | | | | 26.33 μs @ 12 MHz | 22.75 μs @ 8 MHz | | | # A/D CONVERTER SPECIFICATIONS | Parameter | Typical(1) | Minimum | Maximum | Units* | Notes | |------------------------------------------------------------------------|-------------------------|----------|------------|----------------------------|----------| | Resolution | | 512<br>9 | 1024<br>10 | Levels<br>Bits | | | Absolute Error | | 0 | ±4 | LSBs | | | Full Scale Error | 0.25 ± 0.50 | • | | LSBs | | | Zero Offset Error | -0.25 ±0.50 | | | LSBs | | | Non-Linearity Error | 1.5 ±2.5 | 0 | ±4 | LSBs | | | Differential Non-Linearity Error | | >-1 | +2 | LSBs | | | Channel-to-Channel Matching | ±0.1 | 0 | ±1 | LSBs | | | Repeatability | ±0.25 | | | LSBs | | | Temperature Coefficients: Offset Full Scale Differential Non-Linearity | 0.009<br>0.009<br>0.009 | | | LSB/°C<br>LSB/°C<br>LSB/°C | <b>1</b> | | Off Isolation | | -60 | | dB | 2, 3 | | Feedthrough | -60 | | | dB | 2 | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB | 2 | | Input Series Resistance | | 1K | 5K | Ω | 4 | | DC Input Leakage | | 0 | 3.0 | μΑ | | | Sample Time: Prescaler On<br>Prescaler Off | 15<br>8 | | | States<br>States | | | Sampling Capacitor | 3 | | | ρF | | # NOTES: \*An "LSB", as used here, has a value of approximately 5 mV. 1. Typical values are expected for most devices at 25°C but are not tested or guaranteed. 2. DC to 100 KHz. 3. Multiplexer Break-Before-Make Guaranteed. 4. Resistance from device pin, through internal MUX, to sample capacitor. PRELIMINARY # EXTENDED TEMPERATURE/EXTENDED BURN-IN ONLY SPECIFICATIONS | Symbols | Description | Min | Max | Units | |-----------------------|-----------------------------------------|-----------------------|-------------------------|-------| | RESET<br>Hysteresis | Hysteresis on RESET Pin | TBD | | -mV | | l <sub>PD</sub> | Powerdown Mode Current | | TBD | mA | | T <sub>LLYV</sub> | ALE Low to READY Setup | | T <sub>OSC</sub> - 65 | ns | | T <sub>LLGV</sub> | ALE Low to BUSWIDTH Setup | | T <sub>OSC</sub> - 60 | ns ' | | T <sub>AVDV</sub> | Address Valid to Input Data Valid | | 3 T <sub>OSC</sub> - 60 | ns | | TRLDV | RD Low to Input Data Valid | | T <sub>OSC</sub> - 25 | ns | | T <sub>LHLL</sub> | ALE High Period | T <sub>OSC</sub> - 12 | T <sub>OSC</sub> + 12 | ns | | T <sub>RHAX</sub> | AD8-AD15 Hold after RD Rising | T <sub>OSC</sub> - 50 | | ns | | THALAZ | HLDA Low to Address Float | | -25 | ns | | T <sub>HALBZ</sub> | HLDA Low to BHE, INST,<br>RD, WR Float | | -30 | ns | | T <sub>HAHBV</sub> | HLDA High to BHE, INST,<br>RD, WR Valid | 25 | | ns | | A/D Absolute<br>Error | Absolute Error | | ±6 | LSBs | # **FUNCTIONAL DEVIATIONS** - The DJNZW instruction is not guaranteed to be functional. The instruction, if encountered, will not cause an unimplemented opcode interrupt. (The opcode for DJNZW is 0E1 Hex.) The DJNZ (byte) instruction works correctly and should be used instead. - The CDE function is not guaranteed to work. The CDE pin must be directly connected to V<sub>SS</sub>. - The HSI unit has two errata: one dealing with resolution and the other with first entries into the FIFO. The HSI resolution is 9 states instead of 8 states. Events on the same line may be lost if they occur faster than once every 9 state times. There is a mismatch between the 9 state time HSI resolution and the 8 state time timer. This causes one time value to be unused every 9 timer counts. Events may receive a time-tag one count later than expected because of this "skipped" time value. If the first two events into an empty FIFO (not including the Holding Register) occur in the same internal phase, both are recorded with one timetag. Otherwise, if the second event occurs within 9 states after the first, its time-tag is one count later than the first's. If this is the "skipped" time value, the second event's time-tag is 2 counts later than the first's. If the FIFO and Holding Register are empty, the first event will transfer into the Holding Register after 8 state times, leaving the FIFO empty again. If the second event occurs after this time, it will act as a new first event into an empty FIFO. - 4. The serial port Framing Error flag fails to indicate an error if the bit preceding the stop bit is a 1. This is the case in both the 8-bit and 9-bit modes. False framing errors are never generated. - The serial port RI flag is not generated after the first byte is received. The problem does not occur if the baud rate is reloaded after each reception. - If the unsigned divide instruction (byte or word) is the last instruction in the queue as HOLD or READY is asserted, the result may be incorrect. # **DATA SHEET REVISION HISTORY** This data sheet (270918-002) is valid for devices marked with a "B" at the end of the top side tracking number. Data sheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices. The following differences exist between this data sheet and the previous version (-001). - 1. The commercial and Express (extended temperature and extended burn-in) devices were combined in this data sheet. The Express only data sheet (270780-002) is now obsolete. - 2. The EPROM devices were removed from this data sheet. They are now in a separate data sheet (270909). - 3. The 80C196KB devices were removed from this data sheet. Only the 80C196KB10, 83C196KB10, 80C196KB12 and 83C196KB12 devices are now covered. - 4. Changes were made to the format of the data sheet and the SFR descriptions were removed. - 5. Two errata were added: the serial port RI flag and the DIVIDE during HOLD/READY. - 6. Three specifications for the extended temperature and extended burn-in devices were changed: V<sub>IH2</sub> Min was changed from 2.4V to 2.6V, TXHCH Min was changed from 35 ns to 40 ns, and THVCH Min was changed from 90 ns to 85 ns. The -001 data sheet integrated the 87C196KB (order number 270590-003) and the 83C196KB/80C196KB (order number 270634-003) data sheets. The following differences exist between the -001 data sheet and each of the above mentioned data sheets. - 1. The status of the data sheet was upgraded from ADVANCE INFORMATION to PRELIMINARY. - 2. The warning about the ABSOLUTE MAXIMUM RATINGS was reworded and a notice of disclaimer was added to the electrical specifications section. - 3. VIH2 was increased from 2.2V to 2.6V. - 4. $I_{IL1}$ was increased from $-950~\mu\text{A}$ to -1.2~mA. This change was documented in the previous revision of the data sheets but the DC Characteristics table did not reflect the change. - 5. Maximum IPD specification was added to the DC table and IPD note was deleted.