# **3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator**

### Description

The MC100EPT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL (Positive ECL) levels are used only +3.3 V and ground are required. The small outline 8–lead package and the single gate of the EPT22 makes it ideal for those applications where space, performance, and low power are at a premium. Because the mature MOSAIC 5 process is used, low cost and high speed can be added to the list of features.

### Features

- 420 ps Typical Propagation Delay
- Maximum Frequency > 1.1 GHz Typical
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- PNP LVTTL Inputs for Minimal Loading
- Q Output Will Default HIGH with Inputs Open
- The 100 Series Contains Temperature Compensation.
- Pb-Free Packages are Available



### **ON Semiconductor®**

http://onsemi.com



\*For additional marking information, refer to Application Note AND8002/D.

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.



### Table 1. PIN DESCRIPTION

| PIN                           | FUNCTION                    |
|-------------------------------|-----------------------------|
| Q0, Q1, <u>Q0</u> , <u>Q1</u> | LVPECL Differential Outputs |
| D0, D1                        | LVTTL Inputs                |
| V <sub>CC</sub>               | Positive Supply             |
| GND                           | Ground                      |

### Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

## Table 2. ATTRIBUTES

| Characterist                                           | Va                        | lue                           |                               |  |  |
|--------------------------------------------------------|---------------------------|-------------------------------|-------------------------------|--|--|
| Internal Input Pulldown Resistor                       |                           | N/A                           |                               |  |  |
| Internal Input Pullup Resistor                         |                           | N,                            | /A                            |  |  |
| ESD Protection                                         | > 4<br>> 20<br>> 2        | kV<br>00 V<br>kV              |                               |  |  |
| Moisture Sensitivity, Indefinite Time                  | Out of Drypack (Note 1)   | Pb Pkg                        | Pb-Free Pkg                   |  |  |
|                                                        | SOIC-8<br>TSSOP-8<br>DFN8 | Level 1<br>Level 1<br>Level 1 | Level 1<br>Level 3<br>Level 1 |  |  |
| Flammability Rating                                    | UL 94 V-0                 | @ 0.125 in                    |                               |  |  |
| Transistor Count                                       | 164 D                     | evices                        |                               |  |  |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |                           |                               |                               |  |  |

1. For additional information, see Application Note AND8003/D.

### **Table 3. MAXIMUM RATINGS**

| Symbol               | Parameter                                | Condition 1         | Condition 2         | Rating      | Unit         |
|----------------------|------------------------------------------|---------------------|---------------------|-------------|--------------|
| V <sub>CC</sub>      | Power Supply                             | GND = 0 V           |                     | 6           | V            |
| VI                   | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$ | 6 to 0      | V            |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge |                     | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range              |                     |                     | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                |                     |                     | -65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SOIC-8<br>SOIC-8    | 190<br>130  | °C/W<br>°C/W |
| θ <sub>JC</sub>      | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-8              | 41 to 44    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8  | 185<br>140  | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8             | 41 to 44    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | DFN8<br>DFN8        | 129<br>84   | °C/W<br>°C/W |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                |                     |                     | 265<br>265  | °C           |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

### Table 4. TTL INPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0 V, T<sub>A</sub>= -40°C to 85°C

| Symbol           | Characteristic         | Condition                         | Min | Тур | Мах  | Unit |
|------------------|------------------------|-----------------------------------|-----|-----|------|------|
| I <sub>IH</sub>  | Input HIGH Current     | V <sub>IN</sub> = 2.7 V           |     |     | 20   | μΑ   |
| I <sub>IHH</sub> | Input HIGH Current MAX | V <sub>IN</sub> = V <sub>CC</sub> |     |     | 100  | μΑ   |
| Ι <sub>ΙL</sub>  | Input LOW Current      | V <sub>IN</sub> = 0.5 V           |     |     | -0.6 | mA   |
| V <sub>IK</sub>  | Input Clamp Voltage    | I <sub>IN</sub> = –18 mA          |     |     | -1.0 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage     |                                   | 2.0 |     |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage      |                                   |     |     | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

### Table 5. PECL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0.0 V (Note 2)

|                 |                              |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic               | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>CC</sub> | Power Supply Current         | 32   | 43    | 55   | 35   | 45   | 60   | 37   | 46   | 62   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3) | 2155 | 2280  | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)  | 1355 | 1480  | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

2. Output parameters vary 1:1 with  $V_{CC}.$  3. All loading with 50  $\Omega$  to  $V_{CC}$  – 2.0 V.

|                                        |                                                               |        | _40°C     |            |        | 25°C         |            |        | 85°C      |            |      |
|----------------------------------------|---------------------------------------------------------------|--------|-----------|------------|--------|--------------|------------|--------|-----------|------------|------|
| 0                                      | Oh ann ata si ati a                                           | Min    | Tun       | Mox        | Min    | 20 0<br>Turn | Mox        | Min    | Turn      | Mox        |      |
| Symbol                                 | Characteristic                                                | IVIIII | тур       | wax        | IVIIII | тур          | wax        | IVIIII | тур       | wax        | Unit |
| f <sub>max</sub>                       | Maximum Frequency (Figure 2)                                  | 0.8    | 1.1       |            | 0.8    | 1.1          |            | 0.8    | 1.1       |            | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                   | 250    | 400       | 650        | 250    | 420          | 675        | 300    | 500       | 700        | ps   |
| t <sub>skew</sub>                      | Within-Device Skew (Note 5)<br>Device-to-Device Skew (Note 6) |        | 50<br>200 | 100<br>400 |        | 50<br>200    | 100<br>425 |        | 50<br>200 | 100<br>400 | ps   |
| t <sub>JITTER</sub>                    | Random Clock Jitter (Figure 2)                                |        | 0.2       | < 1        |        | 0.2          | < 1        |        | 0.2       | < 1        | ps   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times Q, $\overline{Q}$<br>(20% – 80%)       | 50     | 110       | 200        | 60     | 120          | 220        | 70     | 140       | 250        | ps   |

### Table 6. AC CHARACTERISTICS $V_{CC} = 3.0 \text{ V}$ to 3.6 V, GND = 0.0 V (Note 4)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

4. Measured using a 2.4 V source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

5. Skew is measured between outputs under identical transitions and conditions on any one device.

6. Device-to-Device Skew for identical transitions at identical  $V_{CC}$  levels.





Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| MC100EPT22D     | SOIC-8               | 98 Units / Rail       |
| MC100EPT22DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |
| MC100EPT22DR2   | SOIC-8               | 2500 / Tape & Reel    |
| MC100EPT22DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC100EPT22DT    | TSSOP-8              | 100 Units / Rail      |
| MC100EPT22DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| MC100EPT22DTR2  | TSSOP-8              | 2500 / Tape & Reel    |
| MC100EPT22DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100EPT22MNR4  | DFN8                 | 1000 / Tape & Reel    |
| MC100EPT22MNR4G | DFN8<br>(Pb-Free)    | 1000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

| - | ECL Clock Distribution Techniques           |
|---|---------------------------------------------|
| _ | Designing with PECL (ECL at +5.0 V)         |
| _ | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| _ | Metastability and the ECLinPS Family        |
| _ | Interfacing Between LVDS and ECL            |
| _ | The ECL Translator Guide                    |
| _ | Odd Number Counters Design                  |
| _ | Marking and Date Codes                      |
| _ | Termination of ECL Logic Devices            |
| _ | Interfacing with ECLinPS                    |
| _ | AC Characteristics of ECL Devices           |
|   | -<br>-<br>-<br>-<br>-<br>-                  |

### PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AG** 



- NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) DEE SIDE
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
  751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |  |
| н   | 0.10   | 0.25   | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |  |
| К   | 0.40   | 1.27   | 0.016     | 0.050 |  |
| м   | 0 °    | 8 °    | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |  |

**SOLDERING FOOTPRINT\*** 



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **PACKAGE DIMENSIONS**

TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A** 



- NOTES:
  DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH. OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
  - PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR

  - TETRINUCLIONIDERS AND STRUCTURE STRUCTURE
    DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 2.90   | 3.10   | 0.114     | 0.122 |  |
| В   | 2.90   | 3.10   | 0.114     | 0.122 |  |
| С   | 0.80   | 1.10   | 0.031     | 0.043 |  |
| D   | 0.05   | 0.15   | 0.002     | 0.006 |  |
| F   | 0.40   | 0.70   | 0.016     | 0.028 |  |
| G   | 0.65   | BSC    | 0.026     | BSC   |  |
| K   | 0.25   | 0.40   | 0.010     | 0.016 |  |
| L   | 4.90   | BSC    | 0.193 BSC |       |  |
| M   | 0°     | 6 °    | 0°        | 6°    |  |



#### PACKAGE DIMENSIONS

DFN8 CASE 506AA-01 **ISSUE C** 



NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994

2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION 6 APPLIES TO PLATED

DIMENSION D'APPLIES TO THE EXPOSED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |
| A3  | 0.20 REF    |      |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |
| D   | 2.00        | BSC  |  |  |  |
| D2  | 1.10        | 1.30 |  |  |  |
| E   | 2.00        | BSC  |  |  |  |
| E2  | 0.70        | 0.90 |  |  |  |
| е   | 0.50        | BSC  |  |  |  |
| К   | 0.20        |      |  |  |  |
| L   | 0.25        | 0.35 |  |  |  |

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters, which may be provided in SCILC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative