# Nano Power, Push/Pull Output Comparator ### ISL28915 The ISL28915 is a nano power comparator optimized for low-power applications. This device is designed for single-supply operation from 1.8V to 5.5V and typically consumes 500nA of supply current. These devices also feature a push/pull output stage with rail-to-rail input and output swing (RRIO), allowing for maximum battery usage. The combination of small footprint, low power, single supply, and rail-to-rail operation makes them ideally suited for all battery operated devices. The ISL28915 features an enable pin and is offered in the 6 Ld SOT-23 package. The device operates over the -40°C to +125°C temperature range. ### **Features** | • Low Active Current | 00nA Max | |------------------------------------------------|---------------| | Low Disable Current | 20nA Max | | Propagation Delay | <b>1</b> 50µs | | Rail-to-Rail Input/Output Voltage Range (RRIO) | | | Wide Supply Range | 8V to 5.5V | | Operating Temperature Range -40°C t | o +125°C | ### **Applications** - Battery-Powered/Portable Systems - · Telemetry and Remote Systems - Alarm and Monitoring Systems - Oscillator Circuits - · Window Comparators - Threshold Detectors/Discriminators **AUDIO SIGNAL PEAK DETECTOR** FIGURE 1. TYPICAL APPLICATION CIRCUIT FIGURE 2. SUPPLY CURRENT vs SUPPLY VOLTAGE # **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP RANGE<br>(°C) | PACKAGE<br>TAPE & REEL<br>(Pb-Free) | PKG.<br>DWG. # | |--------------------------------|-----------------|--------------------|-------------------------------------|----------------| | ISL28915FH6Z-T7 | BENA | -40°C to +125°C | S0T23-6 | P6.064A | ### NOTES: - 1. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL28915. For more information on MSL please see techbrief TB363. # **Pin Configuration** # **Pin Descriptions** | ISL28915FH6Z<br>(6 LD SOT-23) | PIN NAME | EQUIVALENT<br>CIRCUIT | DESCRIPTION | |-------------------------------|----------|-----------------------|--------------------------------------------------------------------------------------------------| | 1 | OUT | Circuit 3 | Comparator output | | 2 | GND | Circuit 4 | GROUND terminal | | 3 | IN+ | Circuit 1 | Comparator non-inverting input | | 4 | IN- | Circuit 1 | Comparator inverting input | | 5 | EN | Circuit 2 | Comparator enable pin; Logic "1" selects the enabled state: Logic "0" selects the disabled state | | 6 | V+ | Circuit 4 | Positive power supply | intersii 3 July 12, 2012 FN8343.0 ### **Absolute Maximum Ratings** | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | | |-----------------------------------------------------------|----| | Maximum Differential Input Current 5m | ıΑ | | Maximum Differential Input Voltage GND - 0.5V to V+ + 0.5 | ٧ | | Min/Max Input VoltageGND - 0.5V to V+ + 0.5 | ٧ | | Output Short-Circuit Duration Indefinit | te | | ESD Tolerance | | | Human Body Model (Tested per JESD22-A114F) 3k | ۲V | | Machine Model (Tested per JESD22-A115-C) | ٧ | | Charged Device Model (Tested per JESD22-C110D) 1k | ٠V | | Latch-up (Tested per JESD-78B; Class 2, Level A) at +125° | C | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}(^{\circ}C/W)$ | $\theta_{JC}$ (°C/W) | |------------------------------------------|----------------------------|----------------------| | 6 Ld SOT-23 Package (Notes 4, 5) | 239 | 108 | | Storage Temperature Range | 6 | 5°C to +150°C | | Pb-Free Reflow Profile | | see link below | | http://www.intersil.com/pbfree/Pb-FreeRe | eflow.asp | | ### **Recommended Operating Conditions** | Ambient Temperature Range (T <sub>A</sub> ) | 40°C to +125°C | |---------------------------------------------|----------------| | Operating Junction Temperature | +125°C | | Supply Voltage | 1.8V to 5.5V | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. - 4. $\theta_{JA}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details. - 5. For $\theta_{\mbox{\scriptsize JC}},$ the "case temp" location is taken at the package top center. ### **Electrical Specifications** V+ = 5V, GND = 0V, $V_{CM} = 2.5V$ , $T_A = +25$ °C, unless otherwise specified. **Boldface limits apply over** -40°C to +125°C. | PARAMETER | DESCRIPTION | CONDITIONS | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |---------------------|-----------------------------------|----------------------------------------------------|-----------------|-------|-----------------|------| | V <sub>OS</sub> | Input Offset Voltage | | -2 | -0.2 | 2 | mV | | | | | -2.5 | | 2.5 | mV | | l <sub>os</sub> | Input Offset Current | | -25 | -3 | 25 | pА | | | | | -67 | | 67 | pА | | I <sub>B</sub> | Input Bias Current | | -31 | 1.2 | 31 | pА | | | | | -100 | | 100 | pА | | CMIR | Common Mode Input Range | Established by CMRR test | 0 | | 5 | V | | CMRR | Common-Mode Rejection Ratio | V <sub>CM</sub> = 0.5V to 3.5V | 72 | 98 | | dB | | | | | 70 | | | dB | | | | V <sub>CM</sub> = 0V to 5V | 60 | | | dB | | PSRR Power Supp | Power Supply Rejection Ratio | V+ = 1.8V to 5.5V | 77 | 100 | | dB | | | | | 70 | | | dB | | V <sub>OUT</sub> | Maximum Output Voltage Swing | Output low, $R_L = 10k\Omega$ | | 35 | 70 | mV | | | R <sub>L</sub> terminated to V+/2 | Output high, $R_L = 10k\Omega$ | 4.930 | 4.990 | | ٧ | | I <sub>S,ON</sub> | Supply Current, Enabled | V <sub>EN</sub> = V+ - 0.3V | | 500 | 600 | nA | | | | | | | 900 | nA | | I <sub>S,OFF</sub> | Supply Current, Disabled | oly Current, Disabled V <sub>EN</sub> = GND + 0.3V | | 0.25 | 20 | nA | | | | | | | 50 | nA | | V <sub>SUPPLY</sub> | Supply Voltage Range | | 1.8 | | 5.5 | ٧ | | C <sub>IN</sub> | Input Capacitance | | | 6 | | pF | | ENABLE INPUT | | | 1 | | 1 | | | V <sub>ENH</sub> | Enable Pin High Level | | V+-0.3 | | | ٧ | | V <sub>ENL</sub> | Enable Pin Low Level | | | | GND + 0.3 | ٧ | | I <sub>EN-H,L</sub> | Enable Pin Input Current | V <sub>EN</sub> = 0V, 5V | -80 | 2.2 | 80 | nA | | • | | | -200 | | 200 | nA | intersil July 12, 2012 **Electrical Specifications** V+ = 5V, GND = 0V, $V_{CM} = 2.5V$ , $T_A = +25$ °C, unless otherwise specified. **Boldface limits apply over -40**°C to +125°C. (Continued) | PARAMETER | DESCRIPTION CONDITIONS | | MIN<br>(Note 6) | TYP | MAX<br>(Note 6) | UNIT | |--------------------------------|-----------------------------------------------|---------------------------------------|-----------------|-----|-----------------|------| | TIMING | | | | | | | | t <sub>PD</sub> ± | Propagation Delay Low to High and High to Low | C <sub>L</sub> = 10pF, 20mV Overdrive | | 150 | 260 | μs | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | C <sub>L</sub> = 10pF | | 11 | 20 | μs | ### NOTE: # **Typical Performance Curves** FIGURE 3. SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 4. PROPAGATION DELAY vs SUPPLY VOLTAGE (RISING EDGE) FIGURE 5. PROPAGATION DELAY vs SUPPLY VOLTAGE (FALLING EDGE) FIGURE 6. PROPAGATION DELAY vs OVERDRIVE (RISING EDGE) <sup>6.</sup> Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. # Typical Performance Curves (Continued) FIGURE 7. PROPAGATION DELAY vs OVERDRIVE (FALLING EDGE) FIGURE 8. SHORT CIRCUIT CURRENT vs SUPPLY VOLTAGE FIGURE 9. ENABLE THRESHOLD VOLTAGE vs SUPPLY VOLTAGE FIGURE 10. ENABLE TO OUTPUT DELAY TIME vs SUPPLY VOLTAGE FIGURE 11. ENABLE LOW TO OUTPUT TURN-OFF TIME vs SUPPLY VOLTAGE FIGURE 12. SUPPLY CURRENT vs TEMPERATURE, V+, GND = ±2.5V # Typical Performance Curves (Continued) FIGURE 13. $I_{BIAS+}$ vs TEMPERATURE, V+, GND = $\pm 2.5$ V FIGURE 14. $I_{BIAS}$ vs TEMPERATURE, V+, GND = $\pm 2.5$ V FIGURE 15. $I_{OS}$ vs TEMPERATURE, V+, GND = $\pm 2.5$ V FIGURE 16. $V_{OS}$ vs TEMPERATURE, V+, GND = ±2.5V, $V_{CM}$ = 0V FIGURE 17. CMRR vs TEMPERATURE, $V_{CM} = 0.5V \text{ TO } 3.5, V+, \text{ GND } = \pm 2.5V$ FIGURE 18. V<sub>OUT</sub> HIGH vs TEMPERATURE, V+, GND = ±2.5V, R<sub>I</sub> = 10k # Typical Performance Curves (Continued) FIGURE 19. $V_{OUT}$ LOW vs TEMPERATURE, V+, GND = ±2.5V, $R_L$ = 10k FIGURE 20. POSITIVE PROPAGATION DELAY vs TEMPERATURE 50% TO 50%, V+ = 5V FIGURE 21. NEGATIVE PROPAGATION DELAY vs TEMPERATURE 50% TO 50%, V+ = 5V FIGURE 22. RISE TIME vs TEMPERATURE 20% TO 80%, V+ = 5V FIGURE 23. FALL TIME vs TEMPERATURE 20% TO 80%, V+ = 5V # **Applications Information** ### Introduction The ISL28915 is a CMOS rail-to-rail input and output (RRIO) nanopower comparator. This device is designed to operate from single supply (1.8V to 5.5V) and have an input common mode range that extends to the positive rail and to the negative supply rail for true rail-to-rail performance. The CMOS output can swing within tens of millivolts to the rails. Featuring worst case maximum supply current of only 900nA, this comparator is ideally suited for solar and battery powered applications. ### **Input Protection** All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. The ISL28915 has a maximum input differential voltage that extends beyond the rails (V+ $\pm$ 0.5V to GND - 0.5V). ### **Rail-to-Rail Output** A pair of complementary MOSFET devices are used to achieve the rail-to-rail output swing. The NMOS sinks current to swing the output in the negative direction. The PMOS sources current to swing the output in the positive direction. The ISL28915 with a $10 k\Omega$ load will typically swing to within 10 mV of the positive supply rail and within 35 mV of ground. ### **Break-Before-Make Operation of the Output** The output circuit has a break-before-make response. This means that the P-Channel turns off before the N-Channel turns on during a high to low transition of the output (reference Figure 24). Likewise, the N-Channel turns off before the P-Channel turns on during a low to high transition. This results in different propagation delay times depending upon where the output load resistor is tied to. If the load resistor is tied to ground (Figure 25A), then the propagation delay is controlled by the P-Channel. For a high to low transition, the propagation delay does not include the additional break-before-make time because the load resistor will pull the output low once the P-Channel has turned off. FIGURE 24. MAKE-BEFORE-BREAK ACTION OF THE OUTPUT STAGE During the low to high transition, however, if the load resistor is tied to ground, then the additional break-before-make time is added to the propagation delay time because the output won't pull high until the P-Channel turns on. FIGURE 25A. R<sub>L</sub> TO GND FIGURE 25B. R<sub>L</sub> TO V+ FIGURE 25. CONNECTION OF RL TO GND AND V+ If the load resistor is tied to V+ (Figure 25B), then the propagation delay is controlled by the N-Channel. For this condition, the additional delay time is added to the high to low transition because the output won't pull low until the N-Channel turns on. Figures 4 through 7 show the differences in propagation delay depending upon where the load is tied. ### **Propagation Delay** The input to output propagation delay has a dependency on power supply voltage, overdrive and whether the output is sourcing or sinking current. Figures 4 and 5 show a decreasing time propagation delay vs supply voltage for the ISL28915. The output break-before-make mechanism results in a difference in propagation delay, depending on whether the output stage NMOS and PMOS are sourcing or sinking current. This delay difference is shown in the figures as a function of where the load is terminated (V+ or GND) and also as a function of supply voltage. The dependence of propagation delay as a function of power supply voltage and input overdrive (from 5mV to 1V) is shown in Figures 6 and 7. Propagation delay is measured from the time the input signal reached 50% of its final value to the time the output reaches 50% of its final value. Rise and fall times are measured from the time the signal is at 20% of its final value to the time it reaches 80% of the final value. ### **Enable Feature** The ISL28915 in the 6 Ld SOT-23 package offers an EN pin that enables the device when pulled high. The enable threshold is referenced to the GND terminal and has a level proportional to the total supply voltage (reference Figure 9 for EN Threshold vs Supply Voltage). The enable circuit has a delay time that changes as a function of supply voltage. Figures 10 and 11 show the effect of supply voltage on the enable and disable times. The enable and disable delay is measured from the time the signal crosses the enable threshold to the time the output reaches 20% of its final value. For supply voltages less than 3V, it is recommended that the user account for the increased enable/disable delay time. ### ISL28915 In the disabled state (output in a high impedance state), the supply current is reduced to a typical of only 0.25nA. By disabling the devices, multiple parts can be connected together as a MUX. In this configuration, the outputs are tied together in parallel and a channel can be selected by the EN pin. The EN pin should never be left floating. The EN pin should be connected directly to the V+ supply when not in use. ### **Proper Layout Maximizes Performance** To achieve the maximum performance of the high input impedance, care should be taken in the circuit board layout. The PC board surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board will reduce surface moisture and provide a humidity barrier, reducing parasitic resistance on the board. When input leakage current is a concern, the use of guard rings around the comparator inputs will further reduce leakage currents. ## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |---------------|----------|-----------------| | July 16, 2012 | FN8343.0 | Initial Release | ### **Products** Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families. For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL28915 To report errors or suggestions for this datasheet, please go to: www.intersil.com/askourstaff FITs are available from our website at: <a href="http://rel.intersil.com/reports/sear">http://rel.intersil.com/reports/sear</a> For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a> Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/design/quality">www.intersil.com/design/quality</a> Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com # **Package Outline Drawing** ### P6.064A 6 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10 **END VIEW** 10 ### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994. - 3 Dimension is exclusive of mold flash, protrusions or gate burrs. - 4. Foot length is measured at reference to guage plane. - 5. This dimension is measured at Datum "H". - 6. Package conforms to JEDEC MO-178AA.