| | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |-----------|-------------------------------------------|----|----|----------|----------|--------------|-----------------|----|--------|-------------------------------------|----|----------|--------------|--------|--------------|-------|---------------|--------------|------------|----| | LTR | | | | | D | ESCR | IPTIO | N | | | | · | DA | ATE (Y | 'R-MO-D | )A) | | APPR | OVED | , | | | | | | | | | | | | 1 | | | | | | | | <del> </del> | | | | | | | | | | | | | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | Γ | | I | | | | | | | | | | | | ] | · | | | SHEET | <del>- </del> | | | | | <del> </del> | | | | | | | | | | | | | | | | REV | | | | | ļ | | | | | | | | | | <del> </del> | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | | | REV STATU | | L | | RE | | | | | | - | | | | | | | "- | UZ | 00 | | | OF SHEETS | 3 | | | ļ | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | | | | | PRE | PARED | BY | .1 | | | | | <b>1</b> | <b>.</b> | I | 1 | | <u></u> | · | <b>L</b> | l | | PMIC N/A | | | | | y L. Gro | | | | | | | DEFE | | | Y CEI | | | MBUS | S | | | STA | NDA | RD | | CHE | CKED | BY | | | | | | | | UNID | US, OH | 110 4 | 3210 | | | | | MICRO | | | T | 1 | eff Bow | | | | | | | | | | | | | | | | | DR | IIWA | ١G | | ADD | ROVED | N DV | | | | MICROCIRCUIT, MEMORY, DIGITAL, CMOS | | | | | | | | | | | | THIS DRAW | | | Æ | t | ROVED | | in | | | | | | | | O, MC | | | SILICO | N | | | DEP | USE BY<br>ARTMEN | πs | | | | | | | | | | | | | | | | | | | | E . | AND AGENCIES OF THE DEPARTMENT OF DEFENSE | | | DRA | WING A | | VAL DA<br>01-06 | TE | | 0.7 | | 0.10 | <b>-</b> | | T | | | | | ,- | | | | | | BEV | "ISIONI | EVE | | | | SZE | 4 | 1 | E COD<br>726 | | | 59 | 962· | -956 | <b>628</b> | | | AMS | CN/A | | | nev | 'ISION L | .cvel | | | | | 1 | | | ,,, | 1 | | <del></del> - | | | | | | | | | | | | | | | SHE | ET | 1 | | OF | 3 | 3 | | | | | | DSCC FORM | 2000 | | | <u> </u> | | | | | | | | | | - | | | | | | | <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E137-98 9004708 0033412 323 #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 Device type(s). The device type(s) shall identify the circuit function as follows: Device type Generic number Circuit function O1 ACT3632 512 X 36 X 2 clocked FIFO 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation М Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------------------| | Υ | See figure 1 | 132 | Ceramic quad flat package | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-95628 | |-------------------------------------------------------------|-----------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 2 | DSCC FORM 2234 APR 97 ■ 9004708 0033413 26T **■** | 1.3 Absolute maximum ratings. 1/ 2/ 3/ | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Supply voltage range ( $V_{CC}$ ) DC input voltage range ( $V_{OUT}$ ) DC output voltage range ( $V_{OUT}$ ) DC output current ( $I_O$ ) (per output)( $V_O$ = 0.0 V to $V_{CC}$ ) DC input clamp current ( $I_{K}$ ) ( $V_{IN}$ < 0.0 V or $V_{IN}$ > $V_{CC}$ ) DC output clamp current ( $I_{OK}$ ) ( $V_{OUT}$ < 0.0 V or $V_{OUT}$ > $V_{CC}$ ) Storage temperature range ( $I_{STG}$ ) Lead temperature (soldering, 10 seconds) Thermal resistance, junction-to-case ( $I_{OC}$ ) Junction temperature ( $I_{OK}$ ) Maximum power dissipation ( $I_{CC}$ ) Ground current ( $I_{VCC}$ ) Ground current ( $I_{CND}$ ) | ±50 mA<br>±20 mA<br>±50 mA<br>±50 mA<br>-65°C to +150°C<br>+300°C<br>2.0°C/W | | 1.4 Recommended operating conditions. 2/3/ | | | Supply voltage range ( $V_{CC}$ ) Maximum low level input voltage ( $V_{ L}$ ) Minimum high level input voltage ( $V_{ H}$ ) Maximum high level output current ( $I_{OH}$ ) Maximum low level output current ( $I_{OL}$ ) Case operating temperature range ( $I_{C}$ ) | +4.5 V dc to +5.5 V dc<br>+0.8 V<br>+2.0 V<br>-4.0 mA<br>+8.0 mA<br>-55°C to +125°C | | 1.5 Digital logic testing for device classes Q and V. | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | XX percent 6/ | | 2. APPLICABLE DOCUMENTS | | | 2.1 Government specification, standards, and handbooks. The following specification of this drawing to the extent specified herein. Unless otherwise specified, the issues of issue of the Department of Defense Index of Specifications and Standards (DoDISS) a solicitation. | of these documents are those listed in the | | SPECIFICATION | | | DEPARTMENT OF DEFENSE | | | MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification fo | r. | | STANDARDS | | | DEPARTMENT OF DEFENSE | | | MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard for Microcircuit Case Outlines. | | | | | 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. 2/ Unless otherwise noted, all voltages are referenced to GND. 4/ The input negative voltage rating may be exceeded provided that the input clamp current rating is observed. 6/ Values will be added when they become available. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | , | REVISION LEVEL | SHEET<br>3 | DSCC FORM 2234 APR 97 ■ 9004708 0033414 1T6 ■ <sup>3/</sup> The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. <sup>5/</sup> The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. ### **HANDBOOKS** #### DEPARTMENT OF DEFENSE MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 3. - 3.2.4 Block or logic diagram(s). The block or logic diagram(s) shall be as specified on figure 4. - 3.2.5 <u>Test circuit and switching waveforms</u>. The test circuit and switching waveforms shall be as specified on figures 5 and 6. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 4 | DSCC FORM 2234 APR 97 ■ 9004708 0033415 032 **■** | Test | Symbol | -55°C ≤ T | nditions <u>1</u> /<br>C ≤ +125°C | | Device<br>types | Group A<br>subgroups | Limi | its <u>2</u> / | Unit | |--------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------|----------------------|------|----------------|------| | | | +4.5 V ≤ \<br>unless othe | / <sub>CC</sub> ≤ +5.5 V<br>rwise specified | | | | Min | Max | | | High level output<br>voltage | V <sub>он</sub> | For all inputs affecting 2.0 V or 0.8 V,I <sub>OH</sub> = -4. | output under to<br>0 mA, V <sub>CC</sub> = 4 | est, V <sub>IN</sub> =<br>.5 V | 01 | 1, 2, 3 | 2.4 | | ٧ | | Low level output<br>voltage | V <sub>OL</sub> | For all inputs affecting 2.0 V or 0.8 V,I <sub>OL</sub> = 8 n | output under to $N_{CC} = 4.5$ | est, V <sub>IN</sub> =<br>/ | 01 | 1, 2, 3 | | 0.5 | ٧ | | Input current | I <sub>1</sub> 3/ | or input under test, $V_I = V_{CC}$ or GND,<br>$V_{CC} = 5.5 \text{ V}$ | | | 01 | 1, 2, 3 | | <u>±</u> 5 | μΑ | | Three-state output<br>leakage current high | I <sub>OZH</sub> 4/ | $V_{OUT} = V_{CC}, V_{CC} = 5.5$ | $V_{OUT} = V_{CC}, V_{CC} = 5.5 \text{ V}$ | | | 1, 2, 3 | | 5 | μА | | Three-state output<br>leakage current low | IOZL 4/ | $V_{OUT} = GND, V_{CC} = 5.$ | OUT = GND, V <sub>CC</sub> = 5.5 V | | | 1, 2, 3 | | -5 | μA | | Quiescent supply current, outputs high | lcc | For all inputs, Output = $V_{CC} = 5.5 \text{ V}, V_{IN} = V_{CC}$ | or all inputs, Output = port B, $I_{OUT} = 0A$ ,<br>$CC = 5.5 \text{ V}$ , $V_{IN} = V_{CC} - 0.2 \text{ V}$ or GND | | | 1, 2, 3 | | 400 | μA | | Quiescent supply | Δl <sub>CC</sub> | $V_{CC} = 5.5 \text{ V},$ | CSA = V <sub>IH</sub> | | 01 | | 0 | | mA | | current, delta | | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> | CSB = V <sub>IH</sub> | B0-B35 | | | 0 | | | | | | or GND. | CSA = VIL | A0-A35 | | 1, 2, 3 | | 1 | | | | | | CSB = VIL | B0-B35 | | | | 1 | 1 | | | | | All other inpo | uts | | | | 1 | | | Input capacitance | C <sub>IN</sub> | See 4.4.1e, V <sub>I</sub> = 0 | See 4.4.1e, V <sub>I</sub> = 0 | | | 4 | | 7 | pF | | VO capacitance | Солт | See 4.4.1e, V <sub>O</sub> = 0 | | | | 4 | | 10 | 1 | | Functional tests | 5/ | <del></del> | $V_{\rm IH}$ = 2.0 V, $V_{\rm IL}$ = 0.8 V, verify output $V_{\rm O}$ , $V_{\rm CC}$ = 4.5 V and 5.5 V, 4.4.1c | | | | L | н | | | Clock frequency<br>CLKA or CLKB | f <sub>clock</sub> | C <sub>L</sub> = 20 pF minimum, V<br>5.5 V, see figures 5 an | V <sub>CC</sub> = 4.5 V an<br>nd 6 as applical | d<br>ole | 01 | 9, 10, 11 | | 50 | мн | | Clock cycle time<br>CLKA or CLKB | t <sub>c</sub> | | | | 01 | 9, 10, 11 | 20 | | ns | | Pulse duration, CLKA and CLKB high or low | t <sub>w</sub> | | | | 01 | 9, 10, 11 | 8 | | | | Setup time, A0-A35<br>before CLKA†, and<br>B0-B35 before CLKB† | t <sub>su(D)</sub> | | | | 01 | 9, 10, 11 | 5 | | | | Setup time,<br>CSA, W/RA, ENA and<br>MBA before CLKA1;<br>CSB, W/RB, MBB and<br>ENB before CLKB1 | | | | | 01 | 9, 10, 11 | 5 | | | | Setup time, RSTT or<br>RST2 low before<br>CLKAt or CLKBt | t <sub>su(RS)</sub> | | | | 01 | 9, 10, 11 | 6 | | | | See footnotes at end of t | able. | • | - V.(2 | | | 1 | | <u> </u> | 1 | | <del></del> | | | SI | ZE | | ****** | | | | | STANDARD<br>MICROCIRCUIT DRAWING | | | | <b>A</b> | | | | 5962-9562 | | | Test | Symbol | Test conditi | | Device<br>types | Group A subgroups | Lim | its <u>2</u> / | Unit | |-------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|-------------------|-----|----------------|------| | | | +4.5 V ≤ V <sub>CC</sub> unless otherwis | ≤ +5.5 V | 3,500 | Jazgraups ( | Min | Max | | | Setup time, FS0 and FS1 before RST1 and RST2 high | t <sub>su(FS)</sub> | $C_L = 20 \text{ pF minimus}$<br>$V_{CC} = 4.5 \text{ V and } 5.5 \text{ See figures } 5 \text{ and } 6.5 \text{ see } 6.5 \text{ minimus}$ | 5 V, | 01 | 9, 10, 11 | 8.5 | | ns | | Hold time, A0-A35 after CLKA1 and B0-B35 after CLKB1 | t <sub>h(D)</sub> | | | 01 9, 10, 11 | 1 | | | | | Hold time, CSA, W/RA,<br>ENA and MBA after CLKA†<br>and CSB, W/RB, MBB and<br>ENB after CLKB† | t <sub>h(EN)</sub> | | | 01 | 9, 10, 11 | 1 | | | | Hold time, RSTT or RST2<br>low after CLKA1 or CLKB1 | t <sub>h(RS)</sub> | | | 01 | 9, 10, 11 | 4 | | | | Hold time, FS0 and FS1<br>after RSTT and RST2<br>high | t <sub>h(FS)</sub> | | | 01 | 9, 10, 11 | 3 | | | | Skew time, between<br>CLKA† and CLKB† for<br>ORA, ORB, IRA, and IRB | t <sub>sk(1)</sub><br>7/ | | | 01 | 9, 10, 11 | 9 | | | | Skew time, between CLKA† and CLKB† for AEA, AEB, AFA, and AFB | t <sub>sk(2)</sub><br>Z/ | | | 01 | 9, 10, 11 | 16 | | | | Access time, CLKAt to<br>A0-A35 and CLKBt to<br>B0-B35 | t <sub>a</sub> | | | 01 | 9, 10, 11 | 3 | 15 | | | Propagation delay time,<br>CLKA1 to IRA and CLKB1<br>to IRB | t <sub>pd(C-IR)</sub> | | | 01 | 9, 10, 11 | 2 | 10 | | | Propagation delay time,<br>CLKA1 to ORA and CLKB1<br>to ORB | <sup>t</sup> pd(C-OR) | | | 01 | 9, 10, 11 | 1 | 10 | | | Propagation delay time,<br>CLKA1 to AEA and CLKB1<br>to AEB | t <sub>pd(C-AE)</sub> | | | 01 | 9, 10, 11 | 1 | 10 | | | Propagation delay time,<br>CLKA1 to AFA and CLKB1<br>to AFB | <sup>t</sup> pd(C-AF) | | | 01 | 9, 10, 11 | 1 | 10 | | | Propagation delay time,<br>CLKA1 to MBFT low or<br>MBF2 high and CLKB1<br>to MBF2 low or MBF1<br>high | <sup>t</sup> pd(C-MF) | | | 01 | 9, 10, 11 | 0 | 10 | | | See footnotes at end of table. | | | | | | | | | | | IDARD | ie. | SIZE<br>A | | | | 5962-9 | 5628 | | MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | | | REVIS | ON LEVEL | s | HEET<br>6 | | 9004708 0033417 905 | Test | Symbol | Test conditions <u>1</u> /<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | Device<br>types | Group A subgroups | Limi | ts <u>2</u> / | Unit | |------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------|-----------------|-------------------|------|---------------|------| | | | $+4.5 \text{ V} \leq \text{V}_{CC} \leq +5.5 \text{ V}$ unless otherwise specified | | | Min | Max | | | Propagation delay time,<br>CLKA1 to B0-B351 8/<br>and<br>CLKB1 to A0-A351 9/ | <sup>t</sup> pd(C-MR) | C <sub>L</sub> = 20 pF minimum,<br>V <sub>CC</sub> = 4.5 V and 5.5 V,<br>See figures 5 and 6 as applicable | 01 | 9, 10, 11 | 3 | 18.7 | ns | | Propagation delay time,<br>MBA to A0-A35 valid and<br>MBB to B0-B35 valid | t <sub>pd(M-DV)</sub> | | 01 | 9, 10, 11 | 3 | 13 | | | Propagation delay time, RSTT low to AEB low, AFA high, and MBFT high, and RST2 low to AEA low, AFB high, and MBF2 high | <sup>t</sup> pd(R-F) | | 01 | 9, 10, 11 | 1 | 20 | | | Enable time, CSA and W/RA low to A0-A35 active and CSB low and W/RB high to B0-B35 active | t <sub>en</sub> | | 01 | 9, 10, 11 | 2 | 18 | | | Disable time, CSA or W/RA high to A0-A35 at high impedance and CSB high or W/RB low to B0-B35 at high impedance | t <sub>dis</sub> | | 01 | 9, 10, 11 | 1 | 13 | | - 1/ Each input/output, as applicable, shall be tested at the specified temperature, for the specified limits, to the tests in table I herein. Output terminals not designated shall be high level logic, low level logic, or open, except for all to tests, where the output terminals shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. For input terminals not designated, V<sub>IN</sub> = GND or V<sub>IN</sub> ≥ 3.0 V. - 2/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow, respectively, and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. - 3/ For VO ports, the limit includes $I_1$ leakage current from the input circuitry. - 4/ For VO ports, the limit includes $I_{OZH}$ or $I_{OZL}$ leakage current from the output circuitry. This test is guaranteed when the control inputs affecting the output under test are at 2.0 V or 0.8 V. - 5/ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 3 herein. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. After incorporating allowable tolerances per MIL-STD-883, V<sub>IL</sub> = 0.4 V and V<sub>IH</sub> = 2.4 V. For outputs, L ≤ 0.8 V, H ≥ 2.0 V. - 6/ Requirements to count the clock edge as one of at least four needed to reset the FIFO. - Z/ Skew time is not a timing constraint for proper device operation and is only included to illustrate the timing relationship between CLKA cycle and CLKB cycle. This parameter is guaranteed, but not tested. - 8/ Writing data to the mail1 register when the B0-B35 outputs are active and MBB is high. - 9/ Writing data to the mail2 register when the A0-A35 outputs are active and MBA is high. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 7 | DSCC FORM 2234 ■ 9004708 0033418 841 ■ ## Case outline Y (see notes 1, 2, 3 and 4) | Symbol | Inc | hes | Millin | neters | Symbol | Inches | | Millimeters | | |--------|-------|-------|--------|--------|--------|--------|-------|-------------|-------| | | Min | Max | Min | Max | | Min | Max | Min | Мах | | Α | 0.110 | 0.150 | 2.79 | 3.81 | HD/HE | 1.460 | 1.540 | 37.08 | 39.12 | | b | 0.008 | 0.014 | 0.20 | 0.36 | е | 0.025 | | 0.635 | | | С | 0.004 | 0.008 | 0.10 | 0.20 | e1 | 0.800 | | 20.32 | | | D/E | 0.935 | 0.965 | 23.75 | 24.51 | N | 1: | | 32 | | Notes: 1. Although dimensions are in inches, the US government preferred system of measurement is the metric SI system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the two, the inch-pound units shall take precedence. Metric equivalents are for general information only. 2. Terminal one shall be identified by a mechanical index in the lead or body, or a mark on the top surface. 3. Terminal identification numbers need not appear on the package. FIGURE 1. Case outline. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 SIZE A 5962-95628 REVISION LEVEL SHEET 8 DSCC FORM 2234 APR 97 9004708 0033419 788 | Device<br>type | | | | 01 | | | | |-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|------------------------| | Case<br>outline | | | | Y | | | | | Terminal number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | Terminal<br>number | Terminal<br>symbol | | 1 | FS1 | 34 | B23 | 67 | A0 | 100 | A23 | | 2 | RST2 | 35 | B22 | 68 | A1 | 101 | A24 | | 3 | MBB | 36 | B21 | 69 | A2 | 102 | A25 | | 4 | MBFT | 37 | B20 | 70 | v <sub>cc</sub> | 103 | A26 | | 5 | v <sub>cc</sub> | 38 | B19 | | CC | 104 | A27 | | | CC | 39 | B18 | 71 | А3 | 105 | A28 | | 6 | AEB | 40 | GND | 72 | A4 | 106 | A29 | | 7 | AFB | 41 | B17 | 73 | <b>A</b> 5 | 107 | GND | | 8 | ORB | 42 | B16 | 74 | GND | 108 | A30 | | 9 | IRB | 43 | $v_{cc}$ | 75 | A6 | 109 | A31 | | 10 | GND | | | 76 | A7 | 110 | V <sub>CC</sub> | | 11 | CSB | 44 | B15 | 77 | A8 | ] | CC | | 12 | W/RB | 45 | B14 | 78 | A9 | 111 | A32 | | 13 | ENB | 46 | B13 | 79 | A10 | 112 | A33 | | 14 | CLKB | 47 | B12 | 80 | A11 | 113 | A34 | | 15 | $v_{cc}$ | 48 | GND | 81 | GND | 114 | A35 | | | | 49 | NC | 82 | NC | 115 | NC | | 16 | NC | 50 | NC | 83 | NC | 116 | NC | | 17 | NC | 51 | NC | 84 | NC | 117 | NC | | 18 | NC | 52 | B11 | 85 | A12 | 118 | GND | | 19 | B35 | 53 | B10 | 86 | v <sub>cc</sub> | 119 | CLKA | | 20 | B34 | 54 | B9 | | | 120 | ENA | | 21 | B33 | 55 | B8 | 87 | A13 | 121 | W/R A | | 22 | B32 | 56 | B7 | 88 | A14 | 122 | CSA | | 23 | GND | 57 | V <sub>cc</sub> | 89 | A15 | 123 | IRA | | 24 | B31 | 1 | | 90 | A16 | 124 | ORA | | 25 | B30 | 58 | B6 | 91 | A17 | 125 | V <sub>CC</sub><br>AFA | | 26 | B29 | 59 | GND | 92 | GND | 126 | | | 27 | B28 | 60 | B5 | 93 | A18 | 127 | AEA | | 28 | B27 | 61 | B4 | 94 | A19 | 128 | MBF2 | | 29 | B26 | 62 | B3 | 95 | A20 | 129 | MBA | | 30 | v <sub>cc</sub> | 63 | B2 | 96 | A21 | 130 | RST 1 | | 0.4 | Bor | 64 | B1 | 97 | V <sub>cc</sub> | 131 | FS0 | | 31 | B25 | 65 | B0 | | | 132 | GND | | 32 | B24 | 66 | GND | 98 | A22 | | | | 33 | GND | J | l, | 99 | GND | | 1 | FIGURE 2. Terminal connections. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>9 | 9004708 0033420 4TT # Flag Programming | FS1 | FS0 | RSTI | RST 2 | X1 AND Y1 REGISTERS | X2 AND Y2 REGISTERS | |-----|-----|------|-------|------------------------|------------------------| | Н | Н | 1 | х | 64 | x | | H | Н | Х | 1 | X | 64 | | Н | L | t | Х | 16 | × | | H | L | Х | 1 | X | 16 | | L | Н | 1 | X | 8 | l x | | L | Н | X | 1 | X | 8 | | L | L | t | 1 | Programmed from port A | Programmed from port A | NOTE: X1 register holds the offset for $\overline{AEB}$ ; Y1 register holds the offset for $\overline{AFA}$ ; X2 register holds the offset for $\overline{AEA}$ ; Y2 register holds the offset for $\overline{AFB}$ . ## Port-A Enable Function | CSA | W/RA | ENA | МВА | CLKA | A0-A35 OUTPUTS | PORT FUNCTION | |-----|------|-----|-----|------|-------------------------------|----------------------------| | н | х | × | х | х | In high-impedance state | None | | L | н | L | х | x | In high-impedance state | None | | L | H | Н | L | t I | In high-impedance state | FIFO1 write | | L | н | Н | Н | ] 1 | In high-impedance state | Mail1 write | | L | L | L | L | X | Active, FIFO2 output register | None | | L | L | н | L | 1 1 | Active, FIFO2 output register | FIFO2 read | | L | L | L | Н | x | Active, mail2 register | None | | L | L | Н | Н | Ť | Active, mail2 register | Mail2 read (set MBF2 high) | # FIGURE 3. Truth tables. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-95628 | |----------------------------------------------------------------------------------------|------------------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>10 | DSCC FORM 2234 APR 97 9004708 0033421 336 #### Port-B Enable Function | CSB | ₩/RB | ENB | мвв | CLKB | B0-B35 OUTPUTS | PORT FUNCTION | |-----|------|-----|-----|------|-------------------------------|----------------------------| | н | Х | х | х | х | In high-impedance state | None | | L | L | L | X | X | In high-impedance state | None | | L | L | Н | L | T | In high-impedance state | FIFO2 write | | L | L | Н | Н | 1 | In high-impedance state | Mail2 write | | L | Н | L | L | Х | Active, FIFO1 output register | None | | L | Н | н | L | Ť | Active, FIFO1 output register | FIFO1 read | | L | н | L | н | X | Active, mail1 register | None | | L | Н | Н | H | 1 | Active, mail1 register | Mail1 read (set MBFT high) | ## FIFO1 and FIFO2 flag operation | NUMBER OF WORDS<br>IN FIFO1 1/2/ | SYNCHR<br>TO C | | SYNCHRONIZED<br>TO CLKA | | NUMBER OF WORDS<br>IN FIFO2 2/3/ | SYNCHRONIZED<br>TO CLKA | | SYNCHRONIZED<br>TO CLKB | | |----------------------------------|----------------|-----|-------------------------|--------|----------------------------------|-------------------------|-----|-------------------------|--------| | | ORB | AEB | AFA | IRA | | ORA | AEA | AFB | IRB | | 0<br>1 to X1 | L | L | Н | H | 0<br>1 to X2 | L L | L | Н | Н | | (X1+1) to [512 - (Y1+1)] | Н | H | Н | н | (X2+1) to [512 - (Y2+1)] | H | H | H | н | | (512-Y1) to 511<br>512 | H | H | L<br>L | H<br>L | (512-Y2) to 511<br>512 | H | H | L<br>L | H<br>L | <sup>1/</sup> X1 is the almost-empty offset for FIFO1 used by AEB. Y1 is the almost-full offset for FIFO1 used by AFA Both X1 and Y1 are selected during a reset of FIFO1 or programmed from port A. 2/ When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free. FIGURE 3. Truth tables - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>11 | DSCC FORM 2234 APR 97 **9004708 0033422 272** <sup>3/</sup> X2 is the almost-empty offset for FIFO2 used by AEA. Y2 is the almost-full offset for FIFO2 used by AEB. Both X2 and Y2 are selected during a reset of FIFO2 or programmed from port A. 9004708 0033423 109 NOTE: $I_{OL} = 8$ mA (all outputs), $I_{OH} = -4$ mA (all outputs), and $V_{LOAD} = 20$ pF minimum load circuit capacitance. FIGURE 5. Test load circuit and voltage timing waveforms. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br>A | | 5962-95628 | |----------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>13 | DSCC FORM 2234 APR 97 9004708 0033424 045 NOTE: FIFO2 is reset in the same manner to load X2 and Y2 with a preset value. FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A | | 5962-95628 | |-------------------------------------------------------------|-----------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>14 | DSCC FORM 2234 APR 97 ■ 9004708 0033425 T&l ■ PROGRAMMING THE ALMOST FULL FLAG AND ALMOST-EMPTY FLAG OFFSET VALUES AFTER RESET - NOTES: 1. t<sub>sk1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for IRB to transition high in the next CLKB cycle. If the time between CLKA edge and rising CLKB edge is less than t<sub>sk1</sub>, then IRB may transition high one cycle later than shown. - 2. $\overline{CSA} = L$ , W/ $\overline{RA} = H$ , MBA = L. It is not necessary to program offet register on consecutive clock cycles. FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br><b>15</b> | DSCC FORM 2234 APR 97 9004708 0033426 918 📟 9004708 0033427 854 9004708 0033428 790 9004708 0033430 349 NOTE: t<sub>sk1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for ORB to transition high and to clock the next word to the FIFO1 output register in three CLKB cycles. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>sk1</sub>, then the transition of ORB high and load of the first word to the output register may occur one CLKB cycle later than shown. FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------------------------------------------|------------------|----------------|------------| | | | REVISION LEVEL | SHEET 20 | DSCC FORM 2234 APR 97 9004708 0033431 285 NOTE: t<sub>sk1</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for ORA to transition high and to clock the next word to the FIFO2 output register in three CLKA cycles. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>sk1</sub>, then the transition of ORA high and load of the first word to the output register may occur one CLKA cycle later than shown. FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>21 | DSCC FORM 2234 APR 97 **9004708 0033432 111** 9004708 0033433 058 FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 23 | ■ 9004708 0033434 T94 ■ #### TIMING FOR AEB WHEN FIFO1 IS ALMOST EMPTY - NOTES: 1. t<sub>sk2</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for ĀEB to transition high in the next CLKB cycle. If the time between CLKA edge and rising CLKB edge is less than t<sub>sk2</sub>, then ĀEB may transition high one CLKB cycle later than shown. - 2. FIFO1 write (CSA = L, W/RA = H, MBA = L), FIFO1 read (CSB = L, W/RB = H, MBB = L). Data in the FIFO1 output register has been read from the FIFO. ### TIMING FOR AEA WHEN FIFO2 IS ALMOST EMPTY - NOTES: 1. t<sub>sk2</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for ĀEĀ to transition high in the next CLKA cycle. If the time between CLKB edge and rising CLKA edge is less than t<sub>sk2</sub>, then ĀEĀ may transition high one CLKA cycle later than shown. - FIFO2 write (CSB = L, W/RB = L, MBB = L), FIFO2 read (CSA = L, W/RA = L, MBA = L). Data in the FIFO2 output register has been read from the FIFO. FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>24 | DSCC FORM 2234 APR 97 9004708 0033435 920 ### TIMING FOR AFA WHEN FIFO1 IS ALMOST FULL - NOTES: 1. t<sub>sk2</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for AFA to transition high in the next CLKA cycle. If the time between CLKA edge and rising CLKB edge is less than t<sub>sk2</sub>, then AFA may transition high one CLKB cycle later than shown. - 2. FIFO1 write (CSA = L, W/RA = H, MBA = L), FIFO1 read (CSB = L, W/RB = H, MBB = L). Data in the FIFO1 output register has been read from the FIFO. ### TIMING FOR AFB WHEN FIFO2 IS ALMOST FULL - NOTES: 1. t<sub>sk2</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for AFB to transition high in the next CLKB cycle. If the time between CLKB edge and rising CLKA edge is less than t<sub>sk2</sub>, then AFB may transition high one CLKA cycle later than shown. - 2. FIFO2 write (CSB = L, W/RB = L, MBB = L), FIFO2 read (CSA = L, W/RA = L, MBA = L). Data in the FIFO2 output register has been read from the FIFO. FIGURE 6. Timing waveforms - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET <b>25</b> | DSCC FORM 2234 APR 97 **9**004708 0033436 867 9004708 0033438 63T **=** ## Table IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line<br>no. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table I) | (in accord | groups<br>dance with<br>1535, table III) | |-------------|---------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|------------------------------------------| | | | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | 1, 7, 9<br>or<br>1,2,8A,10 | 1, 7, 9<br>or<br>1,2,8A,10 | | 2 | Static burn-in I and II<br>(method 1015) | Not<br>required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*, 7* Δ | | 4 | Dynamic bum-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*, 7* Δ | | 6 | Final electrical parameters (see 4.2) | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | | 7 | Group A test<br>requirements<br>(see 4.4) | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | 1, 2, 3, 4**, 7,<br>8A, 8B, 9, 10, 11 | | 8 | Group C end-point electrical parameters (see 4.4) | 2, 3, 7,<br>8A, 8B | 1, 2, 3, 7,<br>8A, 8B | 1, 2, 3, 7, 8A,<br>8B, 9, 10, 11 Δ | | 9 | Group D end-point<br>electrical<br>parameters (see 4.4) | 2, 3, 7, 8A, 8B | 2, 3, 7, 8A, 8B | 2, 3, 7, 8A, 8B | | 10 | Group E end-point<br>electrical<br>parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | - 1/ Blank spaces indicate tests are not applicable. - 2/ Any or all subgroups may be combined when using high-speed testers. - 3/ Subgroups 7 and 8 functional tests shall verify the truth table. - 4/ \* indicates PDA applies to subgroup 1 and 7. - 5/ \*\* see 4.4.1e. - $6/\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). - 7/ See 4.4.1d. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>28 | DSCC FORM 2234 APR 97 9004708 0033439 576 #### Table IIAB. Delta limits at +25°C. | | Device types | |--------------|--------------| | Parameter 1/ | All | | lį | ±10% | | lozh, loz | ±10% | - 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-PRF-38535, appendix A). - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (prebum-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in for device class M (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 29 | DSCC FORM 2234 APR 97 ■ 9004708 0033440 29A ■ #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-PRF-38535. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535 and the device manufacturer's QM plan. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). #### 4.4.1 Group Ainspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard number 17 may be used for reference. - e. Subgroup 4 (C<sub>IN</sub> and C<sub>VO</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 5 devices with no failures, and all input and output terminals tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125^{\circ}$ C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |----------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>30 | DSCC FORM 2234 APR 97 ■ 9004708 0033441 124 **■** - 4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-PRF-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required bum-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIAB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |----------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 31 | 9004708 0033442 060 6.5 Abbreviations, symbols, and definitions. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and as follows. Pin name VO Description A0-A35 VO Port-A data. 36-bit bidirectional data port for side A. Port-A almost empty flag. Programmable flag synchronized to CLKA. It is low when the number of 36-bit **YEY** 0 words in FIFO2 is less than or equal to the value in the offset register, X2. Port-B almost empty flag. Programmable flag synchronized to CLKB. It is low when the number of 36-bit **AEB** O words in FIFO1 is less than or equal to the value in the offset register, X1. Port-A almost-full flag. Programmable flag synchronized to CLKA. It is low when the number of 36-bit **AFA** 0 locations in FIFO1 is less than or equal to the value in the offset register, Y1. Port-B almost-full flag. Programmable flag synchronized to CLKB. It is low when the number of 36-bit AFB 0 locations in FIFO2 is less than or equal to the value in the offset register, Y2. B0-B35 VO Port-B data. 36-bit bidirectional data port for side B. Port-A clock. CLKA is a continuous clock that synchronizes all data transfers through port A and can be CLKA asynchronous or coincident to CLKB. IRA, ORA, AFA, and AEA, are synchronous to the low-to-high transition of CLKA. Port-B clock. CLKB is a continuous clock that synchronizes all data transfers through port B and can be asynchronous or coincident to CLKA. IRB, ORB, AFB, and AEB, are synchronous to the low-to-high **CLKB** transition of CLKB. Port-A chip select. CSA must be low to enable a low-to-high transition of CLKA to read or write data on por CSA 1 A. The A0-A35 outputs are in the high-impedance state when $\overline{CSA}$ is high. Port-B chip select. CSB must be low to enable a low-to-high transition of CLKB to read or write data on port CSB B. The B0-B35 outputs are in the high-impedance state when CSB is high. **ENA** Port-A enable. ENA must be high to enable a low-to-high transition of CLKA to read or write data on port A. **ENB** Port-B enable. ENB must be high to enable a low-to-high transition of CLKB to read or write data on port B. Input ready flag. IRA is synchronized to the low-to-high transition of CLKA. When IRA is low, FIFO1 is full IRA 0 and writes to its array are disabled. IRA is et low when FIFO1 is reset and is high on the second low-to-high tranition of CLKA after reset. Input ready flag. IRB is synchronized to the low-to-high transition of CLKB. When IRB is low, FIFO2 is full **IRB** O and writes to its array are disabled. IRB is et low when FIFO2 is reset and is high on the second low-to-high tranition of CLKB after reset. Flag offset selects. The low-to-high transition of a FIFO's reset input latches the values of FS0 and FS1. If either FS0 or FS1 is high when a reset input input goes high, one of three preset values is selected as the offset for the FIFO's almost-full and almost-empty flags. If both FIFO's are reeset simultaneously and both **FS1,FS0** FS0 and FS1 are low when RSTT and RST2 go high, the first four writes to FIFO1 program the almost-full and almost-empty offsets for both FIFO's. Port-A mailbox select. A high level on MBA chooses a mailbox register for a port-A read or write operation. **MBA** When the A0-A35 outputs are active, a high level on MBA selects data from the mail2 register for output and low level selects FIFO2 output register data for output. Port-B mailbox select. A high level on MBB chooses a mailbox register for a port-B read or write operation. **MBB** ı When the B0-B35 outputs are active, a high level on MBB selects data from the mail1 register for output and low level selects FIFO1 output register data for output. Mail1 register flag. MBFT is set low by the low-to-high transition of CLKA that writes data to the mail1 **MBFT** register. Writes to the mail1 register are inhibited while MBFT is low. MBFT is set high by a low-to-high 0 transition of CLKB when a port-B read is selected and MBB is high. MBFT is set high when FIFO1 is reset SIZE **STANDARD** 5962-95628 Α **MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS** REVISION LEVEL SHEET **COLUMBUS, OHIO 43216-5000** DSCC FORM 2234 APR 97 9004708 0033443 TT? 32 | Pin name | VO | Description | |----------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MBF2 | 0 | Mail2 register flag. $\overline{\text{MBF2}}$ is set low by the low-to-high transition of CLKB that writes data to the mail2 register. Writes to the mail2 register are inhibited while $\overline{\text{MBF2}}$ is low. $\overline{\text{MBF2}}$ is set high by a low-to-high transition of CLKA when a port-A read is selected and MBA is high. $\overline{\text{MBF2}}$ is also set high when FIFO2 is reset. | | ORA | 0 | Output-ready flag. ORA is synchronized to the low-to-high transition of CLKA. When ORA is low, FIFO2 is empty and reads from its memory are disabled. Ready data is present on the output register of FIFO2 when ORA is high. ORA is forced low when FIFO2 is reset and goes high on the third low-to-high transition of CLKA after a word is loaded to empty memory. | | ORB | o | Output-ready flag. ORB is synchronized to the low-to-high transition of CLKB. When ORB is low, FIFO1 is empty and reads from its memory are disabled. Ready data is present on the output register of FIFO1 when ORB is high. ORB is forced low when FIFO1 is reset and goes high on the third low-to-high transition of CLKB after a word is loaded to empty memory. | | RSTT | 1 | FIFO1 reset. To reset FIFO1, four low-to-high transitions of CLKA and four low-to-high transitions of CLKB must occur while RSTT is low. The low-to-high transition of RSTT latches the status of FS0 and FS1 for AFA and AEB offset selection. FIFO1 must be reset upon power-up before data is written to its RAM. | | RST2 | | FIFO2 reset. To reset FIFO2, four low-to-high transitions of CLKA and four low-to-high transitions of CLKB must occur while RST2 is low. The low-to-high transition of RST2 latches the status of FS0 and FS1 for AFB and AEA offset selection. FIFO2 must be reset upon power-up before data is written to its RAM. | | W/RA | ı | Port-A write/read select. A high on W/RA selects a write operation and a low selects a read operation on port A for a low-to-high transition of CLKA. The A0-A35 outputs are in the high-impedance state when W/RA is high. | | ₩/RB | 1 | Port-B write/read select. A high on W/RB selects a write operation and a low selects a read operation on port B for a low-to-high transition of CLKB. The B0-B35 outputs are in the high-impedance state when W/RB is low. | ## 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V.</u> Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-95628 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>33 | DSCC FORM 2234 APR 97 **9**004708 0033444 933 **5** #### STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 98-01-06 Approved sources of supply for SMD 5962-95628 are listed below for immediate acquisition only and shall be added to QML-38535 and MIL-HDBK-103 during the next revision. QML-38535 and MIL-HDBK-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revisions of QML-38535 and MIL-HDBK-103. | Standard | Vendor | Vendor | |-----------------|--------|---------| | microcircuit | CAGE | similar | | drawing PIN 1/ | number | PIN 2/ | | 5962-9562801QYA | 01295 | | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for the part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - 2/ Caution. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE \_\_number\_ Vendor name and address 01295 Texas Instruments Incorporated 13500 N. Central Expressway P.O. Box 655303 Dallas, TX 75265 Point of contact: I-20 at FM 1788 Midland, TX 79711-0448 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin. ■ 9004708 0033445 87T **■**