## 3.3V 128K × 32/36 pipeline burst synchronous SRAM - Organization: 32,768 words $\times$ 16 bits - Fast clock speeds to 166 MHz in LVTTL/LVCMOS - Fast clock to data access: 3.5/3.8/4/5 ns Fast OE access time: 3.5/3.5/3.8/5 ns - Fully synchronous operation - "Flow-through" mode - Double-cycle deselect - Single-cycle deselect also available (AS7C3128PFS36A/AS7C3128PFS32A) - Pentium® -compatible architecture and timing - Synchronous and asynchronous output enable control - Economical 100-pin TQFP package - Byte write enables - Clock enable for operation hold - Multiple chip enables for easy expansion - 3.3V core power supply - 2.5V or 3.3V I/O operation with separate V<sub>DDO</sub> - Automatic power down: 30 mW typical standby power - NTD™ pipeline architecture available (AS7C3128NTD36A/ AS7C3128NTD32A) Note: Pins 1,30,51,80 are NC for $\times 32$ | | AS7C3128PFD36A | AS7C3128PFD36A | AS7C3128PFD36A | AS7C3128PFD36A | Units | |-------------------------------------|----------------|----------------|----------------|----------------|-------| | Minimum cycle time | 6 | 6.7 | 7.5 | 10 | ns | | Maximum pipelined clock frequency | 166.7 | 150 | 133.3 | 100 | MHz | | Maximum pipelined clock access time | 3.5 | 3.8 | 4 | 5 | ns | | Maximum operating current | 450 | 400 | 350 | 300 | mA | | Maximum standby current | 60 | 60 | 60 | 60 | mA | | Maximum CMOS standby current (DC) | 5 | 5 | 5 | 5 | mA | $NTD^{\rm TM}$ is a trademark of Alliance Semiconductor Corporation. Pentium® is a registered trademark of Intel Corporation. The AS7C3128PFD36A and AS7C3128PFD32A are high-performance CMOS 4-Mbit synchronous Static Random Access Memory (SRAM) devices organized as 32,768 words $\times$ 16 bits and incorporate a pipeline for highest frequency on any given technology. Timing for these devices is compatible with existing Pentium synchronous cache specifications. This architecture is suited for ASIC, DSP (TMS320C6X), and PowerPC-based systems in computing, datacomm, instrumentation, and telecommunications systems. Fast cycle times of 6/6.7/7.5/10 ns with clock access times ( $t_{CD}$ ) of 3.5/3.8/5 ns enable 167, 150, 133 and 100 MHz bus frequencies. Three chip enable inputs permit easy memory expansion. Burst operation is initiated in one of two ways: the controller address strobe (ADSC), or the processor address strobe (ADSP). The burst advance pin (ADV) allows subsequent internally generated burst addresses. Read cycles are initiated with $\overline{ADSP}$ (regardless of $\overline{WE}$ and $\overline{ADSC}$ ) using the new external address clocked into the on-chip address register. When $\overline{ADSP}$ is sampled Low, the chip enables are sampled active, and the output buffer is enabled with $\overline{OE}$ . In a read operation the data accessed by the current address, registered in the address registers by the positive edge of CLK, are carried to the data-out registers and driven on the output pins on the next positive edge of CLK. $\overline{ADV}$ is ignored on the clock edge that samples $\overline{ADSP}$ asserted, but is sampled on all subsequent clock edges. Address is incremented internally for the next access of the burst when $\overline{WE}$ is sampled High, $\overline{ADV}$ is sampled Low, and both address strobes are High. Burst operation is selectable with the MODE input. With MODE unconnected or driven High, burst operations use a Pentium count sequence. With MODE driven LOW the device uses a linear count sequence, suitable for PowerPC and many other applications. Write cycles are performed by disabling the output buffers with $\overline{OE}$ and asserting a write command. A global write enable $\overline{GWE}$ writes all 32 bits regardless of the state of individual $\overline{BW[a:d]}$ inputs. Alternately, when $\overline{GWE}$ is High, one or more bytes may be written by asserting $\overline{BWE}$ and the appropriate individual byte $\overline{BW}$ signal(s). $\overline{BWn}$ is ignored on the clock edge that samples $\overline{ADSP}$ Low, but is sampled on all subsequent clock edges. Output buffers are disabled when $\overline{BWn}$ is sampled LOW (regardless of $\overline{OE}$ ). Data is clocked into the data input register when $\overline{BWn}$ is sampled Low. Address is incremented internally to the next burst of address if $\overline{BWn}$ and $\overline{ADV}$ are sampled Low. Read or write cycles may also be initiated with ADSC instead of ADSP. The differences between cycles initiated with ADSC and ADSP follow. - ADSP must be sampled HIGH when ADSC is sampled LOW to initiate a cycle with ADSC. - WE signals are sampled on the clock edge that samples ADSC LOW (and ADSP High). - Master chip select CEO blocks ADSP, but not ADSC. The AS7C3128PFD36A and AS7C3128PFD32A operate from a 3.3V supply. I/O's use a separate power supply that can operate at 2.5V or 3.3V. These devices are available in a 100-pin $14 \times 20$ mm TQFP packaging. 1 | Parameter | Symbol | Signals | Test conditions | Max | Unit | |-------------------|-----------------|--------------------------|-------------------------|-----|------| | Input capacitance | C <sub>IN</sub> | Address and control pins | $V_{in} = 0V$ | 4 | pF | | I/O capacitance | $C_{I/O}$ | I/O pins | $V_{in} = V_{out} = 0V$ | 5 | pF | | GWE | BWE | BWn | Function | |-----|-----|-----|-----------------| | L | X | X | Write all Bytes | | Н | L | L | Write Byte(s)n | | Н | Н | X | Read | | Н | L | Н | Read | Key: X = Don't Care, L = Low, H = High | Signal | I/O | Properties | Description | |-------------|-----|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | I | CLOCK | Clock. All inputs except OE are synchronous to this clock. | | A0-A17 | I | SYNC | Address. Sampled when all chip enables are active and ADSC or ADSP are asserted. | | DQ[a,b,c,d] | I/O | SYNC | Data. Driven as output when the chip is enabled and $\overline{\text{OE}}$ is active. | | CEO | I | SYNC | Master chip enable. Sampled on clock edges when ADSP or ADSC is active. When CEO is inactive, ADSP is blocked. Refer to the SYNCHRONOUS TRUTH TABLE for more information. | | CE1, CE2 | I | SYNC | Synchronous chip enables. Active HIGH and active Low, respectively. Sampled on clock edges when ADSC is active or when CET and ADSP are active. | | ADSP | I | SYNC | Address strobe (processor). Asserted LOW to load a new address or to enter standby mode. | | ADSC | I | SYNC | Address strobe (controller). Asserted LOW to load a new address or to enter standby mode. | | ADV | I | SYNC | Burst advance. Asserted LOW to continue burst read/write. | | GWE | I | SYNC | Global write enable. Asserted LOW to write all 36 bits. When High, BWE and BW[a:d] control write enable. | | BWE | I | SYNC | Byte write enable. Asserted LOW with $\overline{\text{GWE}} = \text{HIGH}$ to enable effect of $\overline{\text{BW[a:d]}}$ inputs. | | BW[a,b,c,d] | I | SYNC | Write enables. Used to control write of individual bytes when $\overline{GWE} = HIGH$ and $\overline{BWE} = Low$ . If any of $\overline{BW[a:d]}$ is active with $\overline{GWE} = HIGH$ and $\overline{BWE} = LOW$ the cycle is a write cycle. If all $\overline{BW[a:d]}$ are inactive, the cycle is a read cycle. | | ŌE | I | ASYNC | Asynchronous output enable. I/O pins are driven when $\overline{OE}$ is active and the chip is synchronously enabled. | | LBO | I | STATIC default =<br>HIGH | Count mode. When driven High, count sequence follows Intel XOR convention. When driven Low, count sequence follows linear convention. This signal is internally pulled High. | | FT | I | STATIC default = HIGH | Flow-through mode. When low, enables single register flow-through mode. Connect to $V_{\rm DD}$ if unused or for pipelined operation. This signal is internally pulled High | | ZZ | I | ASYNC | Sleep. Places device in low power mode; data is retained. Connect to GND if unused. | | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------|----------------------------------------|------|---------------------|------| | Power supply voltage relative to GND | $V_{\mathrm{DD}}$ , $V_{\mathrm{DDQ}}$ | -0.5 | +4.6 | V | | Input voltage relative to GND (input pins) | $V_{IN}$ | -0.5 | $V_{\rm DD} + 0.5$ | V | | Input voltage relative to GND (I/O pins) | $V_{\rm IN}$ | -0.5 | $V_{\rm DDQ} + 0.5$ | V | | Power dissipation | $P_{D}$ | _ | 1.4 | W | | DC output current | $I_{OUT}$ | _ | 50 | mA | | Storage temperature (plastic) | T <sub>stg</sub> | -65 | +150 | °C | | Temperature under bias | T <sub>bias</sub> | -65 | +150 | °C | NOTE: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect reliability. | <del>CEO</del> | CE1 | CE2 | ADSP | ADSC | ADV | WRITEn <sup>†</sup> | ŌĒ | Address accessed | CLK | Operation | DQ | |----------------|-----|-----|------|------|-----|---------------------|----|------------------|--------|---------------|------| | Н | X | X | X | L | X | X | X | NA | L to H | Deselect | Hi-Z | | L | L | X | L | X | X | X | X | NA | L to H | Deselect | Hi-Z | | L | L | X | Н | L | X | X | X | NA | L to H | Deselect | Hi-Z | | L | X | Н | L | X | X | X | X | NA | L to H | Deselect | Hi-Z | | L | X | Н | Н | L | X | X | X | NA | L to H | Deselect | Hi-Z | | L | Н | L | L | X | X | F | L | External | L to H | Begin read | Hi-Z | | L | Н | L | L | X | X | F | Н | External | L to H | Begin read | Hi-Z | | L | Н | L | Н | L | X | F | L | External | L to H | Begin read | Hi-Z | | L | Н | L | Н | L | X | F | Н | External | L to H | Begin read | Hi-Z | | X | X | X | Н | Н | L | F | L | Next | L to H | Cont. read | DQ | | X | X | X | Н | Н | L | F | Н | Next | L to H | Cont. read | Hi-Z | | X | X | X | Н | Н | Н | F | L | Current | L to H | Suspend read | DQ | | X | X | X | Н | Н | Н | F | Н | Current | L to H | Suspend read | Hi-Z | | Н | X | X | X | Н | L | F | L | Next | L to H | Cont. read | DQ | | Н | X | X | X | Н | L | F | Н | Next | L to H | Cont. read | Hi-Z | | Н | X | X | X | Н | Н | F | L | Current | L to H | Suspend read | DQ | | Н | X | X | X | Н | Н | F | Н | Current | L to H | Suspend read | Hi-Z | | L | Н | L | Н | L | X | T | X | External | L to H | Begin write | Hi-Z | | X | X | X | Н | Н | L | T | X | Next | L to H | Cont. write | Hi-Z | | Н | X | X | X | Н | L | T | X | Next | L to H | Cont. write | Hi-Z | | X | X | X | Н | Н | Н | T | Н | Current | L to H | Suspend write | Hi-Z | | Н | X | X | X | Н | Н | T | Н | Current | L to H | Suspend write | Hi-Z | Key: X = Don't Care, L = Low, H = High. †See Write enable truth table for more information. | Parameter | Symbol | Min | Nominal | Max | Unit | | | |--------------------------|-----------------------------|-------|---------|-------|------|--|--| | Cumply voltage | $V_{DD}$ | 3.135 | 3.3 | 3.465 | V | | | | Supply voltage | GND | 0.0 | 0.0 | 0.0 | V | | | | 2 2V I/O supply voltage | $V_{\mathrm{DDQ}}$ | 3.135 | 3.3 | 3.465 | V | | | | 3.3V I/O supply voltage | $\mathrm{GND}_{\mathrm{Q}}$ | 0.0 | 0.0 | 0.0 | V | | | | 2 5V I /O supply voltage | $V_{\mathrm{DDQ}}$ | 2.35 | 2.5 | 2.65 | V | | | | 2.5V I/O supply voltage | $\mathrm{GND}_{\mathrm{Q}}$ | 0.0 | 0.0 | 0.0 | V | | | | Parameter | | Symbol | Min | Nominal | Max | Unit | | |-------------------------------|--------------|----------------|-------|---------|---------------------|------------|--| | Invested and language | Address and | $V_{IH}$ | 2.0 | _ | $V_{DD} + 0.3$ | V | | | | control pins | $V_{IL}$ | -0.5* | _ | 0.8 | V | | | Input voltages <sup>†</sup> | I/O pins | $V_{IH}$ | 2.0 | _ | $V_{\rm DDQ} + 0.3$ | V | | | | | $V_{IL}$ | -0.5* | _ | 0.8 | ] <b>v</b> | | | Ambient operating temperature | | T <sub>A</sub> | 0 | - | 70 | °C | | $<sup>^*</sup>$ V<sub>IL</sub> min = -2.0V for pulse width less than 0.2 $\times$ t<sub>RC</sub>. $^\dagger$ Input voltage ranges apply to 3.3V I/O operation. For 2.5V I/O operation, contact factory for input specifications. | Description | Conditions | | Symbol | Typical | Units | |--------------------------------------------------|---------------------------------------------------------------------------|---------|---------------------|---------|-------| | TOURCHOILTO ATHORERS | | 1-layer | $\theta_{ ext{JA}}$ | 40 | °C/W | | | Test conditions follow standard test methods and procedures for measuring | 4-layer | $\theta_{JA}$ | 22 | °C/W | | Thermal resistance<br>(Junction to Top of Case)* | thermal impedance, per EIA/JESD51. | | $\theta_{JC}$ | 8 | °C/W | $<sup>{}^{*}</sup>$ This parameter is sampled. | Description | Conditions | | Symbol | Typical | Units | |----------------------------------------|--------------------------------------|---------|------------------|---------|-------| | Junction to Ambient (airflow of 1m/s)* | | 1-layer | $\theta_{JA}$ | 40 | °C/W | | | Test conditions follow standard test | 4-layer | $\theta_{JA}$ | 25 | °C/W | | Junction to Top of Case* | methods and procedures for measuring | | $\theta_{JC}$ | 9 | °C/W | | Junction to Bottom of Bumps* | hermal impedance, per EIA/JESD51. | | $\theta_{ m JB}$ | 17 | °C/W | <sup>\*</sup>This parameter is sampled. | | | | -166 | | -1 | 50 | -1 | .33 -100 | | 00 | | |--------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|-----|-----|----------|-----|-----|------| | Parameter | Symbol | Test conditions | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Input leakage current | I <sub>LI</sub> | $V_{DD} = Max$ , $V_{in} = GND$ to $V_{DD}$ | I | 2 | _ | 2 | I | 2 | I | 2 | μA | | Output leakage current | I <sub>LO</sub> | $\label{eq:decomposition} \begin{split} \overline{OE} &\geq V_{IH,} \ V_{DD} = Max, \\ V_{out} &= GND \ to \ V_{DD} \end{split}$ | ı | 2 | - | 2 | - | 2 | ı | 2 | μA | | Operating power supply current | $I_{CC}$ | | ı | 450 | - | 400 | 1 | 350 | ı | 300 | mA | | Standby nower | $I_{SB}$ | Deselected, $f = f_{max}$ | - | 90 | _ | 80 | ı | 70 | - | 60 | | | Standby power supply current | I <sub>SB1</sub> | | I | 5 | ı | 5 | I | 5 | I | 5 | mA | | Output voltage | V <sub>OL</sub> | $I_{OL} = 8 \text{ mA}, V_{DDQ} = 3.465 \text{V}$ | _ | 0.4 | - | 0.4 | ı | 0.4 | ı | 0.4 | V | | | V <sub>OH</sub> | $I_{OH} = -4 \text{ mA}, V_{DDQ} = 3.135V$ | 2.4 | _ | 2.4 | - | 2.4 | - | 2.4 | - | v | | | | | -166 | | -150 | | -133 | | -100 | | | |------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-----|------|-----|------|-----|------| | Parameter | Symbol | Test conditions | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Output leakage current | I <sub>LO</sub> | $\label{eq:decomposition} \begin{split} \overline{OE} &\geq V_{IH_{,}} V_{DD} = Max, \\ V_{out} &= GND \ to \ V_{DD} \end{split}$ | -1 | 1 | -1 | 1 | -1 | 1 | -1 | 1 | μА | | O to to the o | $V_{OL}$ | $I_{OL} = 2 \text{ mA}, V_{DDQ} = 2.65 V$ | _ | 0.7 | ı | 0.7 | ı | 0.7 | ı | 0.7 | W | | Output voltage | $V_{OH}$ | $I_{OH} = -2 \text{ mA}, V_{DDQ} = 2.35 V$ | 1.7 | _ | 1.7 | - | 1.7 | _ | 1.7 | _ | V | | | | -3.5 | | -3.8 | | -4 | | -5 | | | | |-----------------------------------------|-------------------|------|-----|------|-----|-----|-----|-----|-----|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Clock frequency | F <sub>MAX</sub> | - | 166 | - | 150 | - | 133 | - | 100 | MHz | 1 | | Cycle time (pipelined mode) | $t_{CYC}$ | 6 | - | 6.6 | - | 7.5 | - | 10 | - | ns | | | Cycle time (flow-through mode) | t <sub>CYCF</sub> | 10 | - | 10 | - | 12 | - | 15 | - | ns | | | Clock access time (pipelined mode) | $t_{CD}$ | - | 3.5 | - | 3.8 | - | 4.0 | - | 5.0 | ns | | | Clock access time (flow-through mode) | t <sub>CDF</sub> | - | 8 | - | 8 | - | 9 | - | 12 | ns | | | Output enable Low to data valid | t <sub>OE</sub> | - | 3.5 | - | 3.5 | - | 3.8 | - | 5.0 | ns | | | Clock High to output Low Z | t <sub>LZC</sub> | 0 | - | 0 | - | 0 | - | 0 | - | ns | 8 | | Data output invalid from clock High | t <sub>OH</sub> | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | ns | 8 | | Output enable Low to output Low Z | t <sub>LZOE</sub> | 0 | - | 0 | - | 0 | - | 0 | - | ns | 8 | | Output enable High to output High Z | t <sub>HZOE</sub> | - | 3.0 | - | 3.0 | - | 3.8 | - | 5.0 | ns | 8 | | Clock High to output High Z | t <sub>HZC</sub> | - | 3.0 | - | 3.3 | - | 3.3 | - | 4.5 | ns | 8 | | Clock High to output High Z | t <sub>HZCN</sub> | - | 1.5 | - | 1.5 | - | 2 | - | 2.5 | ns | 1,9 | | Clock High pulse width | $t_{CH}$ | 2.0 | - | 2.0 | - | 2.0 | - | 2.5 | - | ns | | | Clock Low pulse width | $t_{CL}$ | 2.0 | - | 2.0 | - | 2.0 | - | 2.5 | - | ns | | | Address and Control setup to clock High | t <sub>AS</sub> | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | ns | | | Data setup to clock High | t <sub>DS</sub> | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | ns | | | Write setup to clock High | t <sub>WS</sub> | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | ns | | | Chip select setup to clock High | t <sub>CSS</sub> | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | ns | | | Address hold from clock High | t <sub>AH</sub> | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | ns | | | Data hold from clock High | t <sub>DH</sub> | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | ns | | | Write hold from clock High | t <sub>WH</sub> | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | ns | | | Chip select hold from clock High | t <sub>CSH</sub> | 0.5 | - | 0.5 | - | 0.5 | - | 0.5 | - | ns | | | Output rise time (0 pF load) | $t_{R}$ | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | V/ns | 1 | | Output fall time (0 pF load) | t <sub>F</sub> | 1.5 | - | 1.5 | - | 1.5 | - | 1.5 | - | V/ns | 1 | See "Notes" on page 10. Rising input Falling input Undefined/don't care Note: $\oplus$ = XOR when MODE = High/No Connect; $\oplus$ = ADD when MODE = Low. [0:3] is don't care. Note: $\oplus$ = XOR when MODE = High/No Connect; $\oplus$ = ADD when MODE = Low. Note: $\oplus = XOR$ when MODE = High/No Connect; $\oplus = ADD$ when MODE = Low. - 1 This parameter is guaranteed but not tested. - 2 For test conditions, see AC Test Conditions, Figures A, B, C. - 3 This parameter is sampled and not 100% tested. - 4 This is a synchronous device. All addresses must meet the specified setup and hold times for all rising edges of CLK. All other synchronous inputs must meet the setup and hold times with stable logic levels for all rising edges of CLK when chip is enabled. - 5 Typical values measured at 3.3V, 25°C and 10 ns cycle time. - 6~ $I_{CC}$ given with no output loading. $I_{CC}$ increases with faster cycle times and greater output loading. - 7 Transitions are measured $\pm 500$ mV from steady state voltage. Output loading specified with C $_{L}=5$ pF as in Figure C. - 8 $t_{HZOE}$ is less than $t_{LZOE}$ ; and $t_{HZC}$ is less than $t_{LZC}$ at any given temperature and voltage. - 9 t<sub>HZCN</sub> is a 'no load' parameter to indicate exactly when SRAM outputs have stopped driving. - Output Load: see Figure B. - except for t<sub>LZC</sub>, t<sub>LZOE</sub>, t<sub>HZOE</sub>, t<sub>HZC</sub> see Figure C. - Input pulse level: GND to 3V. See Figure A. - Input rise and fall time (Measured at 0.3V and 2.7V): 2 ns. See Figure A. - Input and output timing reference levels: 1.5V. Figure B: Output load (A) Figure C: Output load(B) | Package | Width | 166 MHz | 150 MHz | 133 MHz | 100 MHz | |---------|-------|---------------------------|---------------------------|-------------------------|-------------------------| | TQFP | ×32 | AS7C3128PFD32A-<br>3.5TQC | AS7C3128PFD32A-<br>3.8TQC | AS7C3128PFD32A-<br>4TQC | AS7C3128PFD32A-<br>5TQC | | TQFP | ×36 | AS7C3128-3.5TQC | AS7C3128PFD36A-<br>3.8TQC | AS7C3128PFD36A-<br>4TQC | AS7C3128PFD36A-<br>5TQC | | AS7C | 3 | 128 | P | D | 32/36 | -XX | XX | С | |------|-------------------|-------------|-------------------------------------|------------------------------|--------------|------------------|--------------------------|--------------------------------------| | | Operating voltage | Part number | Timing Z=NTD <sup>TM</sup> P=PBSRAM | D = Double-cycle<br>deselect | Organization | Access time (ns) | Package:<br>TQ =<br>TQFP | Commercial temperature, 0°C to 70 °C |