#### **Features**

- 20-pin Universal EPLD
- Virtually Zero Standby Power
- Functional Replacement for Common 20-Pin Programmable Devices lot = 24 mA
- High Performance CMOS EPROM Cell Technology

Erasable
Reconfigurable
100% Testable

- 25 ns and 35 ns Max Propagation Delay (Commercial)
- 30 ns and 40 ns Max Propagation Delay (Industrial)
- Up to 18 Inputs and 8 Input/Output Macrocells
- Programmable Output Polarity
- Power-Up Reset on all Registers
- Register Preload Capability
- Synchronous Preset/Asynchronous Reset
- Security Fuse to Protect Duplication of Proprietary Designs
- Design Support Provided using many Popular Software Development Packages for PLDs
- Available in 300-mil-wide DIP with Quartz Window, Plastic DIP (OTP), or PLCC (OTP)
- Second Source to Signetic's PLC18V8Z/I

#### Description

The AT18V8Z is a universal EPLD featuring high performance and virtually zero-standby power for power-sensitive applications. It is a reliable, user-configurable substitute for discrete TTL/CMOS logic. While compatible with TTL and HCT logic, the AT18V8Z can also replace HC logic over the V<sub>CC</sub> range of 4.5 to 5.5 V.

The AT18V8Z is a two-level logic element comprised of ten inputs, 74 AND gates (product terms), and eight output Macrocells.

Each output features an "Output Macrocell" which can be individually configured as a dedicated input, a combinatorial output, or a registered output with internal feedback. As a result, the AT18V8Z is capable of emulating all common 20-pin programmable logic devices to reduce documentation, inventory, and manufacturing costs.

A power-up reset function and a Register Preload function have been incorporated into the AT18V8Z architecture to facilitate state machine design and testing.

With a standby current of less than 100  $\mu$ A and active power consumption of 1.5 mA/MHz, the AT18V8Z is ideally suited for power-sensitive applications in battery-operated/backed portable instruments and computers.

The AT18V8Z is also processed to industrial requirements for operation over an extended temperature range of -40°C to +85°C and supply voltage of 4.5 V to 5.5 V.

## Pin Configurations

| Pin Name | Function                         |
|----------|----------------------------------|
| I#/CLK   | Clock and Logic Input            |
| I#/OE    | Output Enable and<br>Logic Input |
| 1#       | Logic Inputs                     |
| F#       | Bidirectional Buffers            |
| *        | No Internal Connection           |
| Vcc      | +5 V Supply                      |











## **Logic Diagram**



#### Notes:

In the unprogrammed or virgin state:

- 1. All cells are in a conductive state.
- 2. All AND gate locations are pulled to a logic "0" (Low).
- 3. Output polarity is inverting.
  - Denotes a programmable cell location.
- Pins 1 and 11 are configured as Inputs 0 and 9, respectively, via the configuration cell. The clock and OE functions are disabled.
- All output macrocells (OMCs) are configured as bidirectional I/O, with the outputs disabled via the direction term.

AT18V8Z

## **Absolute Maximum Ratings\***

| Operating Temperature (Commercial)                                | 0°C to +75°C                 |
|-------------------------------------------------------------------|------------------------------|
| Operating Temperature (Industrial)                                | 40°C to +85°C                |
| Storage Temperature                                               | 65°C to +150°C               |
| Supply Voltage                                                    | 0.5 to +7 V <sub>DC</sub>    |
| Operating Supply Voltage (Commercial)                             | 4.75 to 5.25 V <sub>DC</sub> |
| Operating Supply Voltage (Industrial)                             | 4.5 to 5.5 V <sub>DC</sub>   |
| Input Voltages<br>(including N.C. Pins)<br>with Respect to Ground | -0.5 V to Vcc+0.5 Vpc        |
| Output Voltages with Respect to Ground                            | .0.5 V to Vcc+0.5 Vpc        |
| Input Currents                                                    | 10 to +10 mA                 |
| Output Currents                                                   | +24 mA                       |
| 1                                                                 |                              |

<sup>\*</sup>NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **Functional Diagram**



## PAL Device to AT18V8Z Output Pin Configuration Cross Reference

| Pin | AT18V8Z       | 16L8<br>16H8<br>16P8<br>16P8 | 16R4<br>16RP4 | 16R6<br>16RP6 | 16R8<br>16RP8 | 16L2<br>16H2<br>16P2 | 14L4<br>14H4<br>14P4 | 12L6<br>12H6<br>12P6 | 10L8<br>10H8<br>10P8 |
|-----|---------------|------------------------------|---------------|---------------|---------------|----------------------|----------------------|----------------------|----------------------|
| 1   | lo/CLK        | _                            | CLK           | CLK           | CLK           | J                    | 1                    | 1                    | ı                    |
| 19  | F7            | В                            | В             | В             | D             | l                    | 1                    | 1                    | 0                    |
| 18  | F6            | В                            | В             | D             | D             | 1                    | i                    | 0                    | 0                    |
| 17  | F5            | В                            | D             | D             | D             |                      | 0                    | 0                    | 0                    |
| 16  | F4            | В                            | D             | D             | D             | 0                    | 0                    | 0                    | 0                    |
| 15  | F3            | В                            | D             | D             | D             | 0                    | 0                    | 0                    | 0                    |
| 14  | F2            | В                            | D             | D             | D             | J                    | 0                    | 0                    | 0                    |
| 13  | F1            | В                            | В             | D             | D             | ı                    | ı                    | 0                    | 0                    |
| 12  | F0            | В                            | В             | В             | D             | 1                    | ŀ                    | I                    | 0                    |
| 11  | l³∖ <u>OE</u> | Ī                            | ŌĒ            | ÖĒ            | ŌĒ            | ı                    | t                    | I                    | 1                    |

The Atmel state-of-the-art floating-gate CMOS EPROM process yields bipolar equivalent performance at less than one-quarter the power consumption. The erasable nature of the EPROM process enables Atmel to functionally test the devices prior to shipment to

the customer. Additionally, this allows Atmel to extensively stress test, as well as ensure the threshold voltage of each individual EPROM cell. 100% programming yield is subsequently guaranteed.

PAL may be a registered trademark of AMD Corp.





## **Output Macrocell (OMC)**



Note:

Denotes a programmable cell location.

#### The Output Macrocell (OMC)

The AT18V8Z series devices have eight individually programmable Output Macrocells. The 72 AND inputs (or product terms) from the programmable AND array are connected to the eight OMCs in groups of nine. Eight of the AND terms are dedicated to logic functions; the ninth is for asynchronous direction control, which enables/disables the respective bidirectional I/O pin. Two product terms are dedicated for the Synchronous Preset and Asynchronous Reset functions.

Each OMC can be independently programmed via 16 architecture control bits,  $AC1_n$  and  $AC2_n$  (one pair per macrocell). Similarly, each OMC has a programmable output polarity control bit  $(X_n)$ . By configuring the pair of architecture control bits according to the configuration cell table, four different configurations may be implemented. Note that the configuration cell is automatically programmed based on the OMC configuration.

#### **Design Security**

The AT18V8Z series devices have a programmable security fuse that controls the access to the data programmed in the device.

#### **Configuration Cell**

A single configuration cell controls the functions of Pins 1 and 11. Refer to Functional Diagram. When the configuration cell is programmed, Pin 1 is a dedicated clock and Pin 11 is dedicated for output enable. When the configuration cell is unprogrammed, Pins 1 and 11 are both dedicated inputs. Note that the output enable for all registered OMCs is common—from Pin 11 only. Output enable control of the bidirectional I/O OMCs is provided from the AND array via the direction product term.

If any one OMC is configured as registered, the configuration cell will be automatically configured (via the design software) to ensure that the clock and output enable functions are enabled on Pins 1 and 11, respectively. If none of the OMCs are registered, the configuration cell will be programmed such that Pins 1 and 11 are dedicated inputs. The programming codes are as follows:

| Pin 1 = CLK, Pin 11 = OE | L |
|--------------------------|---|
| Pin 1 and Pin 11 = Input | Н |

|                                       | Contr        | ol Cell Configur |              |                                                                                  |
|---------------------------------------|--------------|------------------|--------------|----------------------------------------------------------------------------------|
| Function                              | AC1n         | AC2n             | Config. Cell | Comments                                                                         |
| Registered Mode                       | Programmed   | Programmed       | Programmed   | Dedicated clock from Pin 1. OE control for all registered OMCs from Pin 11 only. |
| Bidirectional I/O mode <sup>(1)</sup> | Unprogrammed | Unprogrammed     | Unprogrammed | Pins 1 and 11 are dedicated inputs. 3-State control from AND array only.         |
| Fixed input mode                      | Unprogrammed | Programmed       | Unprogrammed | Pins 1 and 11 are dedicated inputs.                                              |
| Fixed output mode                     | Programmed   | Unprogrammed     | Unprogrammed | Pins 1 and 11 are dedicated inputs. The feedback path (via FMUX) is disabled.    |

Note:

1. This is the virgin state as shipped by the factory.

#### **Architecture Control: AC1 and AC2**



| OMC Configuration   | Code |
|---------------------|------|
| Registered (D-type) | D    |



| OMC Configuration                                   | Code |
|-----------------------------------------------------|------|
| Bidirectional I/O <sup>(1)</sup><br>(Combinatorial) | В    |



| OMC Configuration | Code |
|-------------------|------|
| Fixed Output      | 0    |



| OMC Configuration | Code |
|-------------------|------|
| Fixed Input       | _    |



| OMC Configuration                  | Code |
|------------------------------------|------|
| Pin 1 = C <u>LK</u><br>Pin 11 = OE | L    |



#### Notes:

- A factory shipped unprogrammed device is configured such that:
- 1. This is the initial unprogrammed state. All cells are in a conductive state
- 2. All AND gates are pulled to a logic "O" (Low).
- 3. Output polarity is inverting.
- Pins 1 and 11 are configured as inputs 0 and 9. The clock and OE functions are disabled.
- 5. All Output Macrocells (OMCs) are configured as bidirectional I/O, with the outputs disabled via the direction term.
- 6. This configuration cannot be used if any OMCs are configured as registered (Code = D). The configuration cell will be automatically configured to ensure that the clock and output enable functions are enabled on Pins 1 and 11, respectively, if any one OMC is programmed as registered.





#### **D.C. Characteristics**

Tac = 0°C to +75°C, Vcc = 4.75 V to 5.25 V; Tal = -40°C to 85°C, Vcc = 4.5 V to 5.25 V; R<sub>2</sub> = 390  $\Omega$ 

| Symbol               | Parameter                    | Condition                                                                       | Min       | Тур | Max     | Units  |
|----------------------|------------------------------|---------------------------------------------------------------------------------|-----------|-----|---------|--------|
| VIL                  | Input Low Voltage            | Vcc = Min                                                                       | -0.3      | -   | 0.8     | ٧      |
| ViH                  | Input High Voltage           | Vcc = Max                                                                       | 2.0       |     | Vcc+0.3 | V      |
| Vol (2)              | Output Low Voltage           | Vcc = Min, loL = 24 mA                                                          |           |     | 0.500   | v      |
| Vон <sup>(2)</sup>   | Output High Voltage          | Vcc = Min, IoH = -3.2 mA                                                        | 2.4       |     |         | ٧      |
| ¥OH .                | Culput High Voltage          | Vcc = Min, IoH = -20 μA                                                         | Vcc-0.1 V |     |         | ٧      |
| ŊĻ                   | Input Low Current            | V <sub>IN</sub> = GND                                                           |           |     | -10     | μA     |
| ін <sup>(7)</sup>    | Input High Current           | VIN = VCC                                                                       |           |     | 10      | μA     |
| lo(OFF)              | Hi-Z State Output Current    | Vout = Vcc                                                                      |           |     | 10      | μA     |
| ` '                  |                              | Vout = GND                                                                      |           |     | -10     | μΑ     |
| los (3)              | Short Circuit Output Current | Vout = GND                                                                      |           |     | -130    | mA     |
| lcc                  | Vcc Standby Supply Current   | V <sub>CC</sub> = Max,<br>V <sub>IN</sub> = 0 or V <sub>CC</sub> <sup>(8)</sup> |           |     | 100     | μA     |
| Icc/r <sup>(4)</sup> | Vcc Active Supply Current    | Vcc = Max<br>(CMOS Inputs) (5,6)                                                |           | ·   | 1.5     | mA/MHz |
| C                    | Input Capacitance            | Vcc = 5 V, VIN = 2.0 V                                                          |           | 12  |         | pF     |
| СВ                   | I/O Capacitance              | V <sub>B</sub> = 2.0 V                                                          |           | 15  |         | pF     |

#### Notes:

- 1. All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = +25 ^{\circ}\text{C}$ .
- 2. All voltage values are with respect to network ground terminal.
- Duration of short-circuit should not exceed one second. Test one at a time.
- 4. Tested with TLL input levels;  $V_{IL}=0.45\ V,\ V_{IH}=2.4\ V.$  Measured with all outputs switching.
- 5.  $\Delta I_{CC}/TLL$  input = 2 mA.
- 6.  $\Delta I_{CC}$  vs. frequency (registered configuration) = 2 mA/MHz.
- 7.  $I_{IL}$  for Pin 1 (I<sub>O</sub>/CLK) is  $\pm$  10  $\mu$ A with  $V_{IN} = 0.4 \text{ V}$ .
- 8. VIN includes CLK and OE if applicable.

#### A.C. Test Conditions



## Notes:

 $C_1$  and C2 are to bypass  $V_{CC}$  to GND.

 $C_L = 50 \text{ pF}$ 

 $R_1 = 200 \Omega$ 

 $R_2 = 390 \Omega$ 

# Voltage Waveforms Input Pulses



Note: All circuit delays are measured at the +1.5 V level of inputs and outputs, unless otherwise specified.

## A.C. Read Characteristics

TAC = 0°C to +75°C, VCC = 4.75 V to 5.25 V; TAI = -40°C to 85°C, VCC = 4.5 V to 5.25 V; R2 = 390  $\Omega$ 

|              |                                              |                  |        |     | AT18V8Z |     |     |     |            |     |           |       |
|--------------|----------------------------------------------|------------------|--------|-----|---------|-----|-----|-----|------------|-----|-----------|-------|
|              |                                              |                  |        | -:  | 25      | -3  | 30  |     | 35<br>nm.) | -   | 35<br>d.) |       |
| Symbol       | Parameter                                    | From             | To     | Min | Max     | Min | Max | Min | Max        | Min | Max       | Units |
| tckp         | Clock Period<br>(Minimum tis + tcko)         | CLK+             | CLK+   | 33  |         | 40  |     | 47  |            | 57  | ٠         | ns    |
| tскн         | Clock Width High                             | CLK+             | CLK-   | 15  |         | 20  |     | 20  |            | 25  |           | ns    |
| tckl         | Clock Width Low                              | CLK-             | CLK+   | 15  |         | 20  |     | 20  |            | 25  |           | ns    |
| tarw         | Asynchronous Reset<br>Pulse Width            | l±, F±           | l±, F± | 25  |         | 30  |     | 35  |            | 40  | ,         | ns    |
| tıн          | Input or Feedback Data<br>Hold Time          | CLK+             | Input± | 0   |         | 0   |     | 0   | _          | 0   |           | ns    |
| tis          | Input of Feedback Data<br>Setup Time         | l±, F±           | CLK+   | 18  |         | 2   |     | 25  |            | 30  |           | пs    |
| <b>t</b> PD  | Delay from Input to<br>Active Output         | l±, F±           | F±     |     | 25      |     | 30  |     | 35         |     | 40        | ns    |
| tcko         | Clock High to Output<br>Valid Access Time    | CLK+             | F±     |     | 15      |     | 18  |     | 22         |     | 27        | ns    |
| toe1         | Product Term Enable to<br>Outputs Off        | l±, F±           | F±     |     | 25      |     | 30  |     | 35         |     | 40        | ns    |
| ton1         | Pin 11 Output Disable to<br>Outputs Off      | l±, F±           | F±     | ı   | 25      |     | 30  |     | 35         |     | 40        | ns    |
| to02         | Pin 11 Output Disable<br>High to Outputs Off | OE-              | F±     |     | 20      |     | 25  |     | 25         |     | 30        | ns    |
| tOE2         | Pin 11 Output Enable to Active Output        | OE+              | F±     |     | 20      |     | 25  |     | 25         |     | 30        | ns    |
| tard         | Asynchronous Reset<br>Delay                  | l±, F±           | F+     | ì   | 30      |     | 35  |     | 35         |     | 40        | ns    |
| <b>TARR</b>  | Asynchronous Reset<br>Recovery Time          | l±, F±           | CLK+   | 20  |         | 25  |     | 25  |            | 30  |           | ns    |
| tspr         | Synchronous Preset<br>Recovery Time          | l±, F±           | CLK+   | 20  |         | 25  |     | 25  |            | 30  |           | ns    |
| <b>t</b> PPR | Power-Up Reset                               | V <sub>CC+</sub> | F+     |     | 25      |     | 30  |     | 35         |     | 40        | ns    |
| <b>IMAX</b>  | Maximum Frequency                            | I/(tIS + tC      | KO)    |     | 30      |     | 25  |     | 21         |     | 18        | ns    |



## **Power Up Reset**

In order to facilitate state machine design and testing, a powerup reset function has been incorporated in the AT18V8Z. All internal registers will reset to Active-Low (logical "0") after a specified period of time (tppR).

Therefore, any OMC that has been configured as a registered output will always produce an Active-High on the associated

output pin because of the inverted output buffer. The internal feedback (Q) of a registered OMC will also be set Low. The programmed polarity of OMC will not affect the Active-High output condition during a system power-up condition.

## **Switching Waveforms Timing Diagram**



## **Power Up Reset Timing Diagram**



Note:

Diagram presupposes that the outputs (F) are enabled. The reset occurs regardless of the output condition (enabled) or disabled).

## **Asynchronous Reset Timing Diagram**



## **Synchronous Preset Timing Diagram**





## Register Preload Function (Diagnostic Mode Only)

In order to facilitate the testing of state machine/controller designs, a diagnostic mode register preload feature has been incorporated into the AT18V8Z series device. This feature enables the user to load the registers with predetermined states while a super voltage is applied to Pins 11 and 6 (I<sub>g</sub>/OE and I<sub>5</sub>). (See diagram for timing and sequence).

To read the data out, Pins 11 and 6 must be returned to normal TLL levels. The outputs,  $F_0$ -7, must be enabled in order to read data out. The Q outputs of the registers will reflect data in as input via  $F_0$ -7 during preload. Subsequently, the register Q output via the feedback path will reflect the data in as input via  $F_0$ -7. Refer to the voltage waveform for timing and voltage references,  $tpL \approx 10 \, \mu sec$ .

## Register Preload (Diagnostic Mode)



#### Logic Programming

The AT18V8Z series is fully supported by industry standard (JEDEC compatible) PLD CAD tools. ABEL™ and CUPL™ design packages also support the AT18V8Z architecture.

All packages allow Boolean and state equation entry formats. ABEL and CUPL also accept, as input, schematic capture format

AT18V8Z logic designs can also be generated using the program table entry format, which is detailed on the following pages.

With Logic programming, the AND/OR/Ex-OR gate input connections necessary to implement the desired logic function are

coded directly from logic equations using the Program Table. Similarly, various OMC configurations are implemented by programming the Architecture Control bits AC1 and AC2. Note that the configuration cell is automatically programmed based on the OMC configuration.

In this table, the logic state of variables I, P, and B associated with each Sum Term S is assigned a symbol which results in the proper fusing pattern of corresponding link pairs, defined as follows:

## **Output Polarity (O, B)**



| Active Level             | Code |
|--------------------------|------|
| Inverting <sup>(1)</sup> | 7    |



| Active Level  | Code |
|---------------|------|
| Non-inverting | н    |

#### "AND" Array (I, B)



| State      | Code |
|------------|------|
| Don't Care | -    |

| 1                       | 1 5  |  |
|-------------------------|------|--|
|                         |      |  |
| State                   | Code |  |
| Inactive <sup>(1)</sup> | 0    |  |



| State | Code |
|-------|------|
| I, B  | Н    |

| State | Code |
|-------|------|
| Ĭ, B  | L    |

#### Note:

1. A factory-shipped unprogrammed device is configured such that all cells are in a conductive state.

ABEL and CUPL may be registered trademarks of others.





## Erasure Characteristics (For Quartz Window Packages Only)

The erasure characteristics of the AT18V8Z Series devices are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lighting could erase a typical AT18V8Z in approximately three years, while it would take approximately one week to cause erasure when exposed to direct sunlight. If the AT18V8Z is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the window to prevent unintentional erasure.

The recommended erasure procedure for the AT18V8Z is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15 Wsec/cm². The erasure time with this dosage is approximately 30 to 35 minutes using an ultraviolet lamp with a 12,000  $\mu \text{W/cm}^2$  power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum integrated dose a CMOS EPLD can be exposed to without damage is 7258 Wsec/cm². Exposure of these CMOS EPLDs to high intensity UV light for longer periods may cause permanent damage.

#### **Programing**

The AT18V8Z is programmable on conventional programmers for 20-pin PAL devices.

Refer to the following charts for qualified manufacturers of programmers and software tools:

| Programmer Manufacturer                                                                                                | Programmer Model                                                                          | Family/Pinout Codes |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------|
| Data I/O Corporation<br>10525 Willows Road, N.E.<br>P.O. Box 97046<br>Redmond, Washington 98073-9746<br>(800) 247-5700 | System 29B, LogicPak™ 303A-011A; V09 (DIL) 303A-011B; VO4 (PLCC) UNISITE 40/48            | 86/4F               |
| Stag Microsystems, Inc.<br>1600 Wyatt Drive, Suite 3<br>Santa Clara, California 95054<br>(408) 988-1118                | ZL30/30A Programmer<br>Rev. 30A34 (DIL)<br>30A001 Adaptor (PLCC)<br>PPZ Programmer<br>TBA | 12/205              |

| Software Manufacturer                                                                                                  | Development System                                                                 |  |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| Signetics Company<br>811 East Arques Avenue<br>P.O. Box 3409<br>Sunnyvale, California 94088-3409<br>(408) 991-2000     | SNAP Rev. 1.6 and later SLICE Rev. 1.0 and later AMAZE Software Rev. 1.8 and later |  |
| Data I/O Corporation<br>10525 Willows Road, N.E.<br>P.O. Box 97046<br>Redmond, Washington 98073-9746<br>(800) 247-5700 | ABEL™ Software                                                                     |  |
| Logical Devices, Inc.<br>1201 Northwest 65th Place<br>Fort Lauderdale, Florida 33309<br>(800) 331-7766                 | CUPL™ Software                                                                     |  |

## **Snap Resource Summary Designations**





Note:

Denotes a programmable cell location.



AIMEL

Icc vs. FREQUENCY (WORST CASE)



Δtpd vs. OUTPUT CAPACITANCE LOADING (TYPICAL)



# Ordering Information

| tpp<br>(ns) | ts<br>(ns) | fco<br>(ns) | Ordering Code                                | Package              | Operation Range               |
|-------------|------------|-------------|----------------------------------------------|----------------------|-------------------------------|
| 25          | 18         | 15          | AT18V8Z-25DC<br>AT18V8Z-25JC<br>AT18V8Z-25PC | 20DW3<br>20J<br>20P3 | Commercial<br>(0°C to 70°C)   |
| 30          | 22         | 18          | AT18V8Z-30DI<br>AT18V8Z-30JI<br>AT18V8Z-30PI | 20DW3<br>20J<br>20P3 | Industrial<br>(-40°C to 85°C) |
| 35          | 25         | 22          | AT18V8Z-35DC<br>AT18V8Z-35JC<br>AT18V8Z-35PC | 20DW3<br>20J<br>20P3 | Commercial<br>(0°C to 70°C)   |
| 40          | 30         | 27          | AT18V8Z-40DI<br>AT18V8Z-40JI<br>AT18V8Z-40PI | 20DW3<br>20J<br>20P3 | Industrial<br>(-40°C to 85°C) |

| Package Type |                                                                      |  |
|--------------|----------------------------------------------------------------------|--|
| 20DW3        | 20 Lead, 0.300" Wide, Windowed, Ceramic Dual Inline Package (Cerdip) |  |
| 20J          | 20 Lead, Plastic J-Leaded Chip Carrier OTP (PLCC)                    |  |
| 20P3         | 20 Lead, 0.300" Wide Plastic Dual Inline Package OTP (PDIP)          |  |

