| | · · | | | | | | | | REVIS | IONS | | | | | | | | | | | |--------------------------------------------|-----------------------------|---------------------|----------|-----|-----------------|---------------|-----------------|------|-------|----------|----------------|--------------|----------------|--------|----------------|---------------|-------------|----------|-------|----| | LTR | | | | | | DESC | RIPTIO | N | | | | | D/ | ATE (Y | R-MO- | DA) | | APPF | ROVED | | | | | | | | | | | | | | | | | | | · · | | | | | | REV | | | | | | <u> </u> | <u> </u> | Γ | | | Γ | Γ | Γ | | l | | ι— | <u> </u> | | | | SHEET | | | | | | <u> </u> | | | | | <del> -</del> | <del> </del> | | | | | | | | | | REV | | | | | | | | | | | | <u> </u> | | | | - | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | | | | REV STATUS | | | | REV | , | · | | | | | | | | | | | | | | | | OF SHEETS | | | | SHE | ET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | PAREI<br>nas M. | | | | | | DI | EFEN | SE SI | JPPL | Y CE | NTER | COL | .UMB | us | | | MICRO | NDAR<br>OCIRC<br>WINC | UIT | | | CKED<br>mas M | BY<br>. Hess | | | | | | | COL | UMB | JS, O | HIO 4 | 43216 | <b>3</b> | | | | THIS DRAWIN<br>FOR US<br>DEPAR<br>AND AGEN | SE BY A<br>RTMEN<br>ICIES ( | ALL<br>TS<br>OF THE | <b>.</b> | Mor | | Poelkir | | | | MI | CRO<br>CRO | PRO | CES | DIG | SITAL<br>R, MC | _, 32<br>DNOI | BIT<br>LITH | IC | | | | DEPARTMEN | IT OF E | DEFEN | SE . | DRA | WING | APPR(<br>96-0 | OVAL [<br>)7-11 | DATE | | | | . • | | | | | | | | | | AMS | SC N/A | | , | REV | ISION | LEVEL | • | | | 1 | ZE<br>A<br>ET | CA | GE CC<br>67268 | | | 59 | 962- | 931 | 43 | | | DESC FORM 10 | | | | L | | | | | | <u> </u> | | · . | 1 | OF | 32 | | | | | | DESC FORM 19 JUL 94 <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E203-96 #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|-------------------------| | 01 | 68040-25 | 32-bit microprocessor | | 02 | 68040-33 | 32-bit microprocessor | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: Device class M Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------------------------------------| | X | CMGA10-179 | 179 | Pin grid array package | | Y | See figure 1 | 196 | Leaded chip carrier package with<br>non-conductive tie bar | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>2 | DESC FORM 193A JUL 94 **■ 9004708 0023321 557 ■** ### 1.3 Absolute maximum ratings. 1/ Maximum power dissipation (PD); large buffers enabled 7.7 W small buffers enabled 6.3 W Lead temperature (soldering, 10 seconds) +300°C Thermal resistance, junction-to-case ( JC); Case X +1.0°C/W Case Y +1.0°C/W ### 1.4 Recommended operating conditions. | Supply voltage range (V <sub>CC</sub> ) | +4.75 V dc to +5.25 V dc | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | Logic high input voltage range (V <sub>IH</sub> ) | +2.0 V dc to V <sub>CC</sub> + 0.3 V dc | | Logic low input voltage range (VIL) | | | Minimum high level output voltage (VOH) | | | Maximum low level output voltage (V <sub>OL</sub> ) | | | Francisco de la constanta l | | Frequency of operation (fOP) | requests of operation (IOP) | | |----------------------------------------------------------|--------| | device 01 | 25 MHz | | device 02 | | | Case operating temperature range (T <sub>C</sub> ) | | | Maximum operating junction temperature (T <sub>J</sub> ) | | | Minimum operating case temperature (T <sub>C</sub> ) | | | | | ### 1.5 Digital logic testing for device classes Q and V. ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. ### **SPECIFICATION** #### **MILITARY** MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. - 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. - This device is not tested at $T_C = +125$ °C. Testing is performed by setting the junction temperature $T_J = +125$ °C and allowing the case and ambient temperatures to rise and fall as necessary so as not to exceed the maximum junction temperature. - 3/ Values will be added when they become available. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 3 | DESC FORM 193A JUL 94 **=** 9004708 0023322 493 **=** #### **STANDARDS** #### **MILITARY** MIL-STD-883 - Test Methods and Procedures for Microelectronics. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. #### **HANDBOOKS** #### **MILITARY** MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk. 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non Government publications</u>. The following document(s) for a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DOD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. ### INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS (IEEE) IEEE Standard 1149.1 - IEEE Standard Test Access Port and Boundary Scan Architecture. (Applications for copies should be addressed to the Institute of Electrical and Electronics Engineers, 445 Hoes Lane, Piscataway, NJ 08854-4150.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents may also be available in or through libraries or other informational sevices.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Block diagram. The block diagram shall be as specified on figure 3 - 3.2.4 Boundry scan instruction codes . The boundry scan instruction codes shall be as specified in figure 4. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>4 | DESC FORM 193A JUL 94 **■** 7004708 0023323 32T **■** - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 Certificate of compliance. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-PRF-38535, appendix A). - 3.11 IEEE 1149.1 compliance. All device types shall be compliant with IEEE 1149.1. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 5 | | | | TABLE I. | Electrical performance cha | racteristics. | | | | | |------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----|--------|-------|------| | Test | Test Symbol | | Conditions <u>1</u> / <u>2</u> / <u>3</u> /<br>-55°C ≤ T <sub>C</sub> ≤ T <sub>J</sub> max<br>V <sub>CC</sub> min ≤ V <sub>CC</sub> ≤ V <sub>CC</sub> max<br>unless otherwise specified | | | Limits | | Unit | | | | | | | | Min | Max | 1 | | nput high voltage | VIH | | | 1,2,3 | All | 2.0 | Vcc | ٧ | | nput low voltage | V <sub>IL</sub> | | | 1,2,3 | All | GND | 0.8 | ٧ | | Jndershoot voltage | VU | | | 1,2,3 | All | | -0.8 | V | | Supply current | <sup>1</sup> cc | V <sub>CC</sub> = V <sub>CC</sub><br>max <u>4</u> / | 100% large buffer | 1,2,3 | All | | 1.47 | Α | | | | | 100% small buffer | ┥ | | | 1.20 | 1 | | nput leakage current,<br>AVEC, BCLK, BG,<br>CDIS, IPLn, MDIS,<br>PCLK, RSTI, SCn,<br>IBI, TCI, TCK, TEA | IN | V <sub>IN</sub> = 2.4 V/0.5 V <sub>CC</sub> = V <sub>CC</sub> max | ( | 1,2,3 | All | -20 | 20 | μΑ | | High impedance off-state) leakage current, An, BB, CIOUT, Dn, LOCK, LOCKE, R/W, SIZn, FA, TDO, TIP, TLNn, FMn, TS, TTn, UPAn | <sup>I</sup> TSI | V <sub>IN</sub> = 2.4 V/0.5 \ V <sub>CC</sub> = V <sub>CC</sub> max | | 1,2,3 | All | -20 | 20 | μΑ | | Signal low input<br>current, TMS, TDI,<br>FRST | 'IL | V <sub>IL</sub> = 0.8 V<br>V <sub>CC</sub> = V <sub>CC</sub> max | 3 | 1,2,3 | All | -1.1 | -0.18 | mA | | Signal high input<br>current, TMS, TDI,<br>FRST | l <sub>IH</sub> | V <sub>IH</sub> = 2.0 V<br>V <sub>CC</sub> = V <sub>CC</sub> max | : | 1,2,3 | All | -0.94 | -0.16 | mA | | Output high<br>roltage | V <sub>OH</sub> | Large buffers,<br>I <sub>OH</sub> = 35 mA, V <sub>O</sub> | CC = VCC min | 1,2,3 | All | 2.4 | | V | | | | Small buffers,<br>I <sub>OH</sub> = 5.0 mA, V <sub>0</sub> | CC = V <sub>CC</sub> min | | | 2.4 | | | | Output low voltage | V <sub>OL</sub> | Large buffers,<br>I <sub>OL</sub> = 35 mA, V <sub>C</sub> | | 1,2,3 | All | | 0.5 | V | | | | Small buffers,<br>I <sub>OL</sub> = 5.0 mA, V <sub>O</sub> | | | | | 0.5 | | | nput capacitance | CIN | V <sub>IN</sub> = 0 V, f = 1.0<br>T <sub>A</sub> = +25 C, see | | 4 | All | | 25 | pF | See footnotes at end of table. <sup>f</sup>MAX Functional testing Frequency of operation | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>6 | 7,8 9,10,11 01 02 25 33 MHz DESC FORM 193A JUL 94 9004708 0023325 lT2 **=** V<sub>CC</sub> = V<sub>CC</sub> min, see 4.4.1b V<sub>CC</sub> = V<sub>CC</sub> min | Test | Symbol | Conditions $1/2/3/$<br>$-55^{\circ}C \le T_{C} \le T_{J} \max$<br>$V_{CC} \min \le V_{CC} \le V_{CC} \max$ | Group A<br>subgroups | Device<br>type | | Limits | Unit | |------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------|----------------------|----------------|--------------|------------|----------| | | | unless otherwise specified | | | Min | Max | | | Clock timing | <u> </u> | | <u></u> | L | <u> </u> | | <u> </u> | | PCLK cycle time | 1 | See figure 4 V <sub>CC</sub> = V <sub>CC</sub> min | 9,10,11 | 01<br>02 | 20<br>15 | 25<br>25 | ns | | PCLK rise time <u>5</u> / | 2 | | 9,10,11 | 01,02 | | 1.7 | ns | | PCLK fall time <u>5</u> / | 3 | 1 | 9,10,11 | 01,02 | <u> </u> | 1.6 | ns | | PCLK duty cycle<br>(measured from<br>1.5 V to 1.5 V 5/ | 4 | | 9,10,11 | 01 | 47.5 | 52.5 | % | | PCLK pulse width | 4a | - | 9,10,11 | 02 | 46.67<br>9.5 | 53.33 | ļ | | high (measured<br>from 1.5 V to<br>1.5 V for 25 MHz)<br>5/ | "- | | 9,10,11 | 02 | 7 | 10.5<br>8 | ns | | CLK pulse width<br>low (measured<br>from 1.5 V to<br>1.5 V for 25 MHz)<br>5/ | 4b | | 9,10,11 | 01<br>02 | 9.5 | 10.5<br>8 | ns | | 3CLK cycle time | 5 | | 9,10,11 | 01<br>02 | 40<br>30 | 50<br>60 | ns | | 3CLK rise and fall time | 6,7 | | 9,10,11 | 01<br>02 | | 4.0 | ns | | BCLK duty cycle<br>(measured from<br>1.5 V to 1.5 V)<br>5/ | 8 | | 9,10,11 | 01,02 | 40 | 60 | % | | BCLK pulse width<br>high (measured<br>from 1.5 V to | 8a | | 9,10,11 | 01<br>02 | 16<br>12 | 24 | ns | | 1.5 V) <u>5</u> / | <del> </del> | 1 | | | | | | | BCLK pulse width<br>low (measured<br>from 1.5 V to<br>1.5 V) <u>5</u> / | 8b | | 9,10,11 | 01<br>02 | 16 | 18 | ns | | PCLK, BCLK<br>frequency<br>stability <u>5</u> / | 9 | | 9,10,11 | 01,02 | | 1000 | ppm | | PCLK to BCLK skew | 10 | | 9,10,11 | 01<br>02 | | 9.0<br>n/a | ns | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 7 | DESC FORM 193A JUL 94 **9004708** 0023326 039 | Test | Symbol | -55°C ≤<br>V <sub>CC</sub> min ≤ | ditions <u>1</u> / <u>2</u> / <u>3</u> /<br>≤ T <sub>C</sub> ≤ T <sub>J</sub> max<br>∈ V <sub>CC</sub> ≤ V <sub>CC</sub> m<br>therwise specified | | | Limits | | Unit | |----------------------------------------------------------------------------------|-----------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------|------------|----------------|---------| | Oute of their | | | | | | Min | Max | | | Output timing BCLK to address | 11 | See figure 4 | Large buffer 7 | y 9,10,11 | 01 | 1 9.0 | 1 24 | 1 | | CIOUT, LOCK,<br>LOCKE, R/W, SIZn,<br>TLN, TMn, TTn,<br>and UPAn valid <u>6</u> / | ••• | V <sub>CC</sub> = V <sub>CC</sub> | Large buller 1 | 9,10,11 | 02 | 6.5 | 18 | ns | | <u></u> | | | Small buffer 7 | 7 | 01<br>02 | 9.0<br>6.5 | 30<br>25 | | | BCLK to output invalid (output hold) | 12 | | Large buffer 7 | 9,10,11 | | 9.0<br>6.5 | | ns | | | | | Small buffer 7 | <i>!</i> | 01<br>02 | 9.0<br>6.5 | | 7 | | TCLK to TS valid | 13 | | Large buffer 7 | 9,10,11 | | 9.0<br>6.5 | 21<br>18 | ns | | | | | Small buffer 7 | / | 01<br>02 | 9.0<br>6.5 | 30<br>25 | 1 | | BCLK to TIP valid | 14 | | Large buffer 7 | 9,10,11 | | 9.0<br>6.5 | 21<br>18 | ns | | İ | | | Small buffer 7 | / | 01<br>02 | 9.0<br>6.5 | 30<br>25 | 7 | | BCLK to data-out valid 8/ | 18 | | Large buffer 7 | / 9,10,11 | | 9.0<br>6.5 | 23 | ns | | ¥aii0 <u>0</u> / | | | Small buffer 7 | , | 01<br>02 | 9.0<br>6.5 | 20<br>32<br>27 | 1 | | BCLK to data-out | 19 | | Large buffer 7 | / 9,10,11 | 01 | 9.0 | 21 | ns | | invalid (output hold) <u>8</u> / | | | Small buffer 7 | <del>/ </del> | 02<br>01 | 9.0 | | 1 | | BCLK to output low | 20 | | Large buffer 7 | 9,10,11 | 02<br>01 | 6.5<br>9.0 | | ns | | impedance <u>6</u> / <u>8</u> / | | | Small buffer 7 | <del>/</del> | 02<br>01 | 9.0 | | 1 | | BCLK to data-out | 21 | | Large buffer 7 | 9,10,11 | 02<br>01 | 9.0 | 20 | ns | | high impedance 9/ | | | Small buffer 7/ | <del>, </del> | 02<br>01 | 9.0 | 17<br>20 | - | | BCLK to multi- | 26 | | Large buffer 7 | 9,10,11 | 02<br>01 | 6.5<br>19 | 31 | ns | | plexed address valid 6/ | | | Small buffer 7/ | <del>, </del> | 02<br>01 | 19 | 26<br>40 | + | | BCLK to multi- | 27 | | Large buffer 7 | 9,10,11 | 02<br>01 | 19 | 33 | ns | | plexed address driven | <u>6</u> / <u>9</u> / | | Small buffer 7/ | <del>, </del> | 02 | 19 | <u> </u> | 1 | | BCLK to multi- | 28 | | Large buffer 7 | 9,10,11 | 02 | 9.0 | 18 | ns | | plexed address<br>high impedance <u>6</u> / <u>8</u> / <u>9</u> / | | | 0 | | 02 | 6.5 | 15 | | | 2011/4 | | | Small buffer 7/ | | 01<br>02 | 9.0<br>6.5 | 18<br>15 | | | BCLK to multi-<br>plexed data driven <u>6</u> / <u>9</u> / | 29 | | Large buffer 7 | | 01<br>02 | 19<br>14 | 33<br>20 | ns | | | | | Small buffer 7 | | 01<br>02 | 19<br>14 | 33<br>20 | | | BCLK to multi-<br>plexed data valid <u>8</u> / | 30 | | Large buffer 7 | | 02 | 19<br>14 | 33<br>28 | ns | | | | | Small buffer 7 | | 01<br>02 | 19<br>14 | 42<br>35 | | | e footnotes at end of table. | | | | | | | | | | | TANDAI | RD<br>DRAWING | | SIZE<br><b>A</b> | | | 596 | 2-93143 | | DEFENSE SUPP | | | F | | REVISION | • | SHEE | | ■ 9004708 0023327 T75 ■ | Test | Symbol | -55°C | Conditions 1/ $2/3/$ -55°C $\leq$ T <sub>C</sub> $\leq$ T <sub>J</sub> max V <sub>CC</sub> min $\leq$ V <sub>CC</sub> $\leq$ V <sub>CC</sub> max unless otherwise specified | | Device<br>type | Limits | | Unit | |---------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------|-------------------|----------------|----------------| | Output timing - continued | <u>l</u> | | | | | Min | Max | | | BCLK to address | 38 | See | Large buffer 7/ | 9,10,11 | 01 | 9.0 | 18 | | | CIOUT, LOCK,<br>LOCKE, R/W, SIZn,<br>TS, TLNn, TMn,<br>TTn, and UPAn<br>high impedance <u>6</u> / | | figure 4<br>V <sub>CC</sub> = V <sub>CC</sub><br>min | - | | 02 | 6.5 | 15 | ns | | | | | Small buffer 7/ | | 01<br>02 | 9.0<br>6.5 | 18 | ┪ | | BCLK to BB, TA,<br>and TIP high<br>impedance | 39 | | Large buffer <u>7</u> / | 9,10,11 | 01<br>02 | 19<br>14 | 15<br>28<br>23 | ns | | | | | Small buffer 7/ | | 01<br>02 | 19<br>14 | 28<br>23 | 7 | | BCLK to BR and<br>BB valid | 40 | | Large buffer 7/ Small buffer 7/ | 9,10,11 | 01<br>02<br>01 | 9.0<br>6.5<br>9.0 | 21<br>18<br>30 | ns | | BCLK to MI valid | 43 | | Large buffer 7/ | 9,10,11 | 02 | 6.5 | 25 | | | | | | Small buffer 7/ | 9,10,11 | 02<br>01 | 9.0<br>6.5<br>9.0 | 21<br>18<br>30 | ns | | BCLK to TA valid | 48 | | Large buffer 7/ | 9,10,11 | 02<br>01 | 9.0 | 25<br>21 | ns | | | | | Small buffer 7/ | 1 | 02<br>01<br>02 | 6.5<br>9.0<br>6.5 | 18<br>30<br>25 | 1 | | BCLK to IPEND,<br>PSTn and RSTO valid | 50 | | Large buffer 7/ | 9,10,11 | 01<br>02 | 9.0<br>6.5 | 21<br>18 | ns | | Input timing | | | Girlair bullet 11 | | 01<br>02 | 9.0<br>6.5 | 30<br>25 | | | Data-in valid to | 15 | See figure 4 | | 9,10,11 | 01 | 5.0 | T | ns | | BCLK (setup) BCLK to data-in | 16 | V <sub>CC</sub> = V <sub>CC</sub> min | n | | 02 | 4.0 | | lis | | invalid (Hold) | 16 | | | 9,10,11 | 01,02 | 4.0 | | ns | | BCLK to data-in<br>high impedance<br>(read followed | 17 | | | 9,10,11 | 01<br>02 | | 49<br>36.5 | ns | | by write) TA valid to BCLK | 22a | | | 9,10,11 | 01,02 | 10 | | | | (setup)<br>FEA valid to BCLK | 22b | | | 9,10,11 | 01,02 | 10 | <del> </del> | ns | | (setup) FCI valid to BCLK | 22c | | | 9,10,11 | 01,02 | 10 | | ns | | (setup)<br>「BI valid to BCLK<br>(setup) | 22d | | | 9,10,11 | 01 | 11 | | ns | | BCLK to TA, TEA,<br>TCI, and TBI<br>invalid (hold) | 23 | | | 9,10,11 | 02<br>01,02 | 2.0 | | ns | | See footnotes at e | nd of table. | | | | | | | 1, , , , , , , | | | TANDA | RD<br>DRAWING | | SIZE | | | | | ■ 9004708 0023328 901 **■** REVISION LEVEL SHEET **DEFENSE SUPPLY CENTER COLUMBUS** **COLUMBUS, OHIO 43216-5000** | TABLE I. | Electrical: | performance | characteristics | - continued | |----------|-------------|--------------|----------------------------|-------------| | 177000. | LICOLLICUI | periormanice | G Idi dolo i i i i i i i i | - contanueu | | Test Symb | | Conditions $1/2/3/$ $-55^{\circ}C \le T_{C} \le T_{J}$ max $V_{CC} \min \le V_{CC} \le V_{CC} \max$ unless otherwise specified | Group A Device type | L | Unit | | | |--------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------|---------------------|----------|------------|-----|----| | | 1 | | | | Min | Max | | | AVEC valid to BCLK (setup) | 24 | See figure 4 V <sub>CC</sub> = V <sub>CC</sub> min | 9,10,11 | 01,02 | 5.0 | | ns | | BCLK to AVEC invalid (hold) | 25 | · | 9,10,11 | 01,02 | 2.0 | | ns | | DLE width high | 31 | | 9,10,11 | 01,02 | 8.0 | | ns | | Data-in valid to<br>DLE (setup) | 32 | | 9,10,11 | 01,02 | 2.0 | | ns | | DLE to data-in valid (hold) | 33 | | 9,10,11 | 01,02 | 8.0 | | ns | | BCLK to DLE hold | 34 | | 9,10,11 | 01,02 | 3.0 | | ns | | DLE high to BCLK | 35 | | 9,10,11 | 01<br>02 | 16<br>12 | | ns | | Data-in valid to<br>BCLK (DLE mode<br>setup) | 36 | | 9,10,11 | 01,02 | 5.0 | | ns | | BCLK to data-in invalid (DLE mode hold) | 37 | | 9,10,11 | 01,02 | 4.0 | | ns | | BB valid to BCLK (setup) | 41a | | 9,10,11 | 01,02 | 7.0 | | ns | | BG valid to BCLK (setup) | 41b | | 9,10,11 | 01<br>02 | 8.0<br>7.0 | | ns | | CDIS and MDIS<br>valid to BCLK<br>(setup) | 41c | | 9,10,11 | 01<br>02 | 10<br>8 | | ns | | IPLn valid to<br>BCLK (setup) | 41d | | 9,10,11 | 01<br>02 | 4.0<br>3.0 | | ns | | BCLK to BB, BG,<br>CDIS, IPLn, and<br>MDIS invalid<br>(hold) | 42 | | 9,10,11 | 01,02 | 2.0 | | ns | | Address valid to<br>BCLK (setup) | 44a | | 9,10,11 | 01<br>02 | 8.0<br>7.0 | | ns | | SIZn valid to<br>BCLK (setup) | 44b | | 9,10,11 | 01<br>02 | 12<br>8 | | ns | | TTn valid to BCLK (setup) | 44c | | 9,10,11 | 01<br>02 | 6.0<br>8.5 | | ns | | R/W valid to BCLK (setup) | 44d | | 9,10,11 | 01<br>02 | 6.0<br>5.0 | | ns | | SCn valid to BCLK (setup) | 44e | | 9,10,11 | 01<br>02 | 10<br>11 | | ns | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>10 | DESC FORM 193A JUL 94 ■ 9004708 0023329 848 **■** | Test | Symbol | Conditions 1/ 2/ 3/ | Group A | Device | T 1 | Limits | Unit | |-----------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------|-----------|----------|------------|--------------|------| | | | $-55^{\circ}C \le T_{C} \le T_{J} \text{ max}$ $V_{CC} \text{ min} \le V_{CC} \le V_{CC} \text{ max}$ unless otherwise specified | subgroups | type | | | | | In | | | | | Min | Max | 1 | | Input timing - continued | | | | | | | | | BCLK to address<br>SIZn, TTn, R/W,<br>and SCn invalid<br>(hold) | 45 | See figure 4 V <sub>CC</sub> = V <sub>CC</sub> min | 9,10,11 | 01,02 | 2.0 | | ns | | TS valid to BCLK<br>(setup) | 46 | | 9,10,11 | 01<br>02 | 5.0<br>9.0 | | ns | | BCLK to TS invalid (hold) | 47 | | 9,10,11 | 01,02 | 2.0 | | ns | | BCLK to BB high impedance (device assumes bus mastership) | 49 | | 9,10,11 | 01,02 | | 9.0 | ns | | RSTI valid to BCLK | 51 | | 9,10,11 | 01<br>02 | 5.0<br>4.0 | <del> </del> | ns | | BCLK to RSTI<br>invalid | 52 | | 9,10,11 | 01,02 | 2.0 | | ns | | Mode select setup<br>to RSTI negated<br>10/ | 53 | | 9,10,11 | 01,02 | 20 | | ns | | RSTI negated to<br>mode select<br>invalid 10/ | 54 | | 9,10,11 | 01,02 | 2.0 | | ns | | JTAG timing | | | | | <u></u> | 1 | L | | TCK frequency | | V <sub>CC</sub> = V <sub>CC</sub> min | 9,10,11 | 01,02 | 0 | 10 | MHz | | TCK cycle time | 1 | | 9,10,11 | 01,02 | 100 | ┼─┈ | ns | | TCK clock pulse width<br>measured at 1.5 V | 2 | | 9,10,11 | 01,02 | 40 | | ns | | TCK rise and fall times | 3 | | 9,10,11 | 01,02 | 0 | 10 | ns | | TRST setup time to TCK falling edge | 4 | | 9,10,11 | 01,02 | 40 | | ns | | TRST assert time | 5 | | 9,10,11 | 01,02 | 100 | | ns | | Boundry scan input data setup time | 6 | | 9,10,11 | 01,02 | 50 | | ns | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 11 | DESC FORM 193A JUL 94 ■ 7004708 0023330 56T ■ #### TABLE I. Electrical performance characteristics - continued. | Test | Symbol | Conditions <u>1</u> / <u>2</u> / <u>3</u> /<br>-55°C ≤ T <sub>C</sub> ≤ T <sub>J</sub> max<br>V <sub>CC</sub> min ≤ V <sub>CC</sub> ≤ V <sub>CC</sub> max<br>unless otherwise specified | Group A<br>subgroups | | | imits | Unit | |-----------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------|-----|-------|------| | | I | | | | Min | Max | 1 | | Boundry scan input data hold time | 7 | V <sub>CC</sub> = V <sub>CC</sub> min | 9,10,11 | 01,02 | 50 | | ns | | TCK to output data valid | 8 | | 9,10,11 | 01,02 | 0 | 50 | ns | | TCK to output high impedance | 9 | | 9,10,11 | 01,02 | 0 | 50 | ns | | TMS, TDI data setup<br>time | 10 | | 9,10,11 | 01,02 | 20 | | ns | | TMS, TDI data hold time | 11 | | 9,10,11 | 01,02 | 5 | | ns | | TCK to TDO data valid | 12 | | 9,10,11 | 01,02 | 0 | 20 | ns | | TCK to TDO high impedance | 13 | | 9,10,11 | 01,02 | o | 20 | ns | #### Notes: - 1/ All testing to be performed using worst-case test conditions unless otherwise specified. - 2/ The following pins are active low: AVEC, BG, BS, BR, CDIS, DIQUT, IPEND, IPLO, IPL1, IPL2, LOCK, LOCKE, NDIS, MI, RSTO, RSTI, TA, TBI, TCI, TEA, TIP, TRST, TS, and W of R/W. - 3/ Maximum operating junction temperature $(T_J) = +125^{\circ}C$ . Minimum case operating temperature $(T_C) = -55^{\circ}C$ . This device is not tested at $T_C = +125^{\circ}C$ . Testing is performed by setting the junction temperature $T_J = +125^{\circ}C$ and allowing the case and ambient temperatures to rise and fall as necessary so as not to exceed the maximum junction temperature. - 4/ Power dissipation may vary in between limits depending on the application. - 5/ If not tested, shall be guaranteed to the limits specified in table I. - 6/ Timing parameters 11, 20, and 38 for address bus output timing apply when normal bus operation is selected. parameters 26, 27, and 28 should be used when the multiplexed bus mode of operation is enabled. - 7/ Output timing is specified for a valid signal measured at the pin. Large buffer timing is specified driving a 50Ω transmission line with a length characterized by a 2.5 ns one way propagation delay, terminated through 50Ω to 2.5 V. Large buffer output impedance is 4-12Ω, resulting in incident wave switching for this environment. All large buffer outputs must be terminated to guarantee operation. Small buffer timing is specified driving an unterminated 30Ω transmission line with a length characterized by a 2.5 ns one-way propagation delay. Small buffer output impedance is typically 30Ω; the smaller buffer specifications include approximately 5 ns for the signal to propagate the length of the transmission line and back. - 8/ Timing parameters 18 and 19 for data bus output timing apply when normal bus operation is selected. Parameters 28 and 29 should be used when the multiplexed bus mode of operation is enabled. - 9/ Timing parameters 21, 27, 28, and 29 are measured from BCLK edges. By design the device cannot drive address and data simultaneously during multiplexed operations. - 10/ The levels on CDIS, MDIS, and the IPL2-IPL0 signals enable or disable the multiplexed bus mode, data latch enable mode, and driver impedance selection respectively. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET <b>12</b> | DESC FORM 193A JUL 94 **■** 9004708 0023332 332 **■** ### Case Y | Dimensions | Dimensions Millimete | | Inc | ches | | |------------|----------------------|-----------|-----------|----------|--| | A | 2.184 | 3.302 | 0.086 | 0.130 | | | A1 | 2.032 | 2.794 | 0.080 | 0.110 | | | A2 | 0.152 | 0.305 | 0.006 | 0.012 | | | В | 0.178 | 0.330 | 0.007 | 0.013 | | | B1 | 0.178 | 0.254 | 0.007 | 0.010 | | | С | 0.102 | 0.229 | 0.004 | 0.009 | | | C1 | 0.102 | 0.152 | 0.004 | 0.006 | | | D1, E1 | 33.655 | 34.163 | 0.325 | 1.345 | | | D2, E2 | 30.48 | 0 BSC | 1.200 BSC | | | | D3, E3 | 15.24 | 0 BSC | 0.600 BSC | | | | F | 4.445 | 5.715 | 0.17s | 0.225 | | | G . | 1.498 | 1.549 | 0.059 | 0.061 | | | Н | 2.921 | 2.921 BSC | | BSC | | | J | 0.762 | 1.016 | 0.030 | 0.040 | | | К | | 0.508 | | 0.020 | | | L | 63.500 | 64.516 | 2.500 | 2.540 | | | L1 | 63.119 | 63.627 | 24.85 | 2.505 | | | L2 | 42.926 | 43.434 | 1.690 | 1.710 | | | M | <b>* -</b> - | 0.038 | | 0.0015 | | | N | | 19 | <u> </u> | <u> </u> | | | Р | 28.067 | 28.575 | 1.105 | 1.125 | | | R | 22.606 | 23.114 | 0.890 | 0.910 | | | ND | | 4 | 9 | | | ### NOTES: - 1/ Pin 1 index mark shall be located within the shaded area shown. - 2/ Generic lead attach dogleg depiction. May be flat lead configuration - 3/ Includes lead attach dogleg height and lid height, whichever is greater. - 4/ Dimension N: number of terminals. - 5/ Dimension ND: number of terminals per package edge. - 6/ Controlling dimensions are in inches. - 7/ Dimensions B1 and C1 apply to base metal only. Dimension M applies to the plating thickness. FIGURE 1. <u>Case outline</u> - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br><b>14</b> | DESC FORM 193A JUL 94 **9**004708 0023333 279 **=** ## Case X | Terminal |----------|----------|----------|----------|----------|----------|--------------|----------| | number | symbol | number | symbol | number | symbol | number | symbol | | A1 | A31 | C10 | VCC | K1 | A15 | R10 | GND | | A2 | D3 | C11 | GND | K2 | A16 | R11 | GND | | A3 | D4 | C12 | VCC | КЗ | GND | R12 | VCC | | A4 | D5 | C13 | GND | K16 | GND | R13 | GND | | A5 | D6 | C14 | VCC | K17 | TM2 | R14 | PST2 | | A6 | D7 | C15 | D23 | K18 | A1 | R15 | '0'- | | A7 | D9 | C16 | D25 | L1 | A14 | R16 | | | A8 | D10 | C17 | VCC | L2 | GND | R17 | vcc | | A9 | D11 | C18 | D28 | L3 | GND | R18 | ''' | | A10 | D12 | D1 | A24 | L16 | vcc | S1 | | | A11 | D13 | D2 | GND | L17 | GND | S2 | GND | | A12 | D14 | D3 | A30 | L18 | A0 | S3 | TDI | | A13 | D15 | D16 | D27 | M1 | A13 | S4 | TCK | | A14 | D17 | D17 | GND | M2 | vcc | S5 | TMS | | A15 | D19 | D18 | D31 | M3 | vcc | S6 | 1.00 | | A16 | D20 | E1 | A22 | M16 | GND | S7 | | | A17 | D21 | E2 | A26 | M17 | vcc | S8 | vcc | | A18 | D24 | E3 | A28 | M18 | TM1 | S9 | GND | | B1 | A29 | E16 | D29 | N1 | A12 | S10 | GND | | B2 | GND | E17 | D30 | N2 | GND | S11 | GIVD | | B3 | D1 | E18 | A8 | N3 | A11 | S12 | SC1 | | B4 | GND | F1 | A21 | N16 | R/ | S12 | 301 | | B5 | VCC | F2 | GND | N17 | GND | S14 | PST1 | | B6 | GND | F3 | A25 | N18 | TM0 | S15 | GND | | B7 | D8 | F16 | A9 | P1 | A10 | S16 | VCC | | B8 | GND | F17 | GND | P2 | TT1 | \$10<br>\$17 | GND | | B9 | VCC | F18 | A7 | P3 | 110 | S18 | GIND | | B10 | GND | G1 | A20 | P16 | SIZ1 | T2 | TDO | | B11 | D16 | G2 | VCC | P17 | SIZ0 | T3 | 100 | | B12 | D18 | G3 | A23 | P18 | TLN1 | T4 | GND | | B13 | GND | G16 | A6 | Q1 | UPA1 | T5 | GIAD | | B14 | VCC | G17 | VCC | Q2 | GND | T6 | | | B15 | GND | G18 | A5 | Q3 | UPA0 | 10<br>17 | | | B16 | D22 | H1 | A18 | Q16 | 0,70 | T8 | | | B17 | GND | H2 | GND | Q17 | GND | T9 | DLE | | B18 | D26 | H3 | VCC | Q18 | TLN0 | T10 | | | C1 | A27 | H16 | VCC | R1 | ' | T11 | | | C2 | VCC | H17 | GND | R2 | vcc | T12 | SC0 | | C3 | D0 | H18 | A4 | R3 | '•• | T13 | 555 | | C4 | D2 | J1 | A17 | R4 | GND | T14 | | | C5 | VCC | J2 | A19 | R5 | VCC | T15 | PST0 | | C6 | GND | J3 | VCC | R6 | GND | T16 | PST3 | | C7 | GND | J16 | VCC | R7 | BCLK | T17 | [313 | | C8 | VCC | J17 | A2 | R8 | VCC | T18 | | | C9 | GND | J18 | A3 | R9 | PCLK | 1 10 | | FIGURE 2. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>15 | DESC FORM 193A JUL 94 9004708 0023334 105 | Case Y | |--------| |--------| | Terminal |----------|---------------|----------|---------------------------------------|------------|----------|----------|------------| | number | symbol | number | symbol | number | symbol | number | symbol | | | <del> '</del> | ļ' | | <u> </u> | ļ' | <u> </u> | CNID | | 1 | D0 | 50<br>51 | GND | 99 | GND | 148 | GND | | 2 | D1 | 51<br>52 | GND | 100 | DOTA ! | 149 | GND | | 3 | VCC | 52<br>52 | D28 | 101 | PST3 | 150 | IPEND | | 4 | GND | 53 | D29 | 102 | VCC | 151 | 1 | | 5 | D2 | 54 | VCC | 103 | PST2 | 152 | VCC | | 6 | D3 | 55 | D30 | 104 | PST1 | 153 | UPA0 | | 7 | GND | 56 | D31 | 105 | GND | 154 | UPA1 | | 8 | D4 | 57 | GND | 106 | GND | 155 | GND | | 9 | GND | 58 | A9 | 107 | PST0 | 156 | TT0 | | 10 | GND | 59 | A8 | 108 | 1 | 157 | TT1 | | 11 | D5 | 60 | VCC | 109 | 1 1 | 158 | VCC | | 12 | VCC | 61 | A7 | 110 | 1 | 159 | GND | | 13 | D6 | 62 | A6 | 111 | SC1 | 160 | A10 | | 14 | D7 | 63 | GND | 112 | SC0 | 161 | A11 | | 15 | GND | 64 | A5 | 113 | GND | 162 | GND | | 16 | D8 | 65 | A4 | 114 | VCC | 163 | GND | | 17 | D9 | 66 | VCC | 115 | 1 " | 164 | A12 | | 18 | VCC | 67 | A3 | 116 | 1 " | 165 | A13 | | 19 | GND | 68 | A2 | 117 | 1 y | 166 | VCC | | 20 | D10 | 69 | GND | 118 | GND | 167 | A14 | | 21 | D10 | 70 | A1 | 119 | GND | 168 | A15 | | 22 | GND | 71 | AO | 120 | DLE | 169 | GND | | 23 | D12 | 72 | vcc | 121 | GND | 170 | A16 | | 23 | D12 | 73 | GND | 122 | GND | 171 | A17 | | 25 | VCC | 73 | TM2 | 123 | PCLK | 172 | GND | | | D14 | 75 | TM1 | 123 | GND | 173 | VCC | | 26<br>27 | D14<br>D15 | 75<br>76 | GND | 125 | GND | 173 | A18 | | | GND | 77 | GND | 125 | VCC | 174 | A18<br>A19 | | 28 | | 77 | TM0 | 126 | VCC | | GND | | 29 | D16 | | | | 1 200 | 176 | GIND | | 30 | D17 | 79 | TLN1 | 128 | BCLK | 177 | A20 | | 31 | VCC | 80 | VCC | 129 | GND | 178 | A21 | | 32 | GND | 81 | TLN0 | 130 | GND | 179 | vcc | | 33 | D18 | 82 | SIZ0 | 131 | 1 y | 180 | A22 | | 34 | D19 | 83 | GND | 132 | 1 " | 181 | A23 | | 35 | GND | 84 | GND | 133 | t p | 182 | GND | | 36 | D20 | 85 | R/ | 134 | 1 P | 183 | GND | | 37 | D21 | 86 | , , , , , , , , , , , , , , , , , , , | 135 | 1 ! | 184 | A24 | | 38 | vcc | 87 | VCC | 136 | 1 / | 185 | A25 | | 39 | D22 | 88 | GND | 137 | vcc | 186 | VCC | | 40 | VCC | 89 | SIZ1 | 138 | GND | 187 | A26 | | 41 | D23 | 90 | ı Y | 139 | TMS | 188 | A27 | | 42 | GND | 91 | GND | 140 | 1 1 | 189 | GND | | 43 | D24 | 92 | ı Y | 141 | GND | 190 | A28 | | 44 | D25 | 93 | į ľ | 142 | TCK | 191 | A29 | | 45 | GND | 94 | vcc | . 143 | TD1 | 192 | vcc | | 46 | VCC | 95 | į į | 144 | TD0 | 193 | A30 | | 47 | D26 | 96 | į r | 145 | 1 7 | 194 | A31 | | 48 | D27 | 97 | GND | 146 | GND | 195 | GND | | 49 | GND | 98 | GND | 147 | GND | 196 | GND | | 1 | 1 | 1 | , J | 1 ··· · | 1 | 1 | 1 . | | J | 1 7 | 1 | , " | 1 ' | 1 ! | 1 | í | | J | 1 7 | 4 | ı " | 4 ' | 1 ! | 4 J | l . | | J | 1 <b>!</b> | 1 1 | į į | <b>4</b> ' | 1 " | 1 | l . | | | · | 4 | <u> </u> | 4 | <u> </u> | | | FIGURE 2. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>16 | **■ 9004708 0023335 041 ■** ■ 9004708 0023336 T88 ■ FIGURE 4. Switching test circuit and waveforms | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>18 | 9004708 0023337 914 Note: Transfer attribute signals = UPAn, SIZn, TTN, TMn, TLNn, R/W, LOCK, LOCKE, and CIOUT FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>19 | DESC FORM 193A JUL 94 **9**004708 0023338 850 **1** FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 20 | **■ 9004708 0023339 797 ■** FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 21 | ■ 9004708 0023340 409 **■** FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 22 | FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 23 | **9**004708 0023342 281 **3** FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET <b>24</b> | 9004708 0023343 118 FIGURE 4. Switching test circuit and waveforms - Continued | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 25 | 9004708 0023344 054 9004708 0023345 T90 **=** | Bit 2 | Bit 1 | Bit 0 | Instruction selected | Test data register accessed | |-------|-------|-------|----------------------|-----------------------------| | 0 | 0 | 0 | EXTEST | BOUNDRY SCAN | | 0 | 0 | 1 | HIGHZ | BYPASS | | 0 | 1 | 0 | SAMPLE/PRELOAD | BOUNDRY SCAN | | 0 | 1 | 1 | DRVCTLT | BOUNDRY SCAN | | 1 | 0 | 0 | SHUTDOWN | BYPASS | | 1 | 0 | 1 | PRIVATE | BYPASS | | 1 | 1 | 0 | DRVCTLS | BOUNDRY SCAN | | 1 | 1 | 1 | BYPASS | BYPASS | FIGURE 5. Boundry scan instruction codes | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 27 | **■** 9004708 0023346 927 **■** ### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (2) $T_A = +125^{\circ} C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET <b>28</b> | DESC FORM 193A JUL 94 # 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the functionality of the device. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - c. Subgroup 4 (CIN measurement) shall be measured only for the initial test and after process or design changes which may affect input capacitance. A minimum sample size of 5 devices with zero rejects shall be required. TABLE II. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgroups<br>(in accordance with<br>MIL-PRF-38535, table III) | | |------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------|----------------------| | | Device | Device | Device | | | class M | class Q | class V | | Interim electrical | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | | parameters (see 4.2) | | | , , | | Final electrical | 1, 2, 3, 7, 8, 9, 10, 11 | 1, 2, 3, 7, 8, 9, | 1, 2, 3, 7, 8, | | parameters (see 4.2) | <u>1</u> / | 10, 11 1/ | 9, 10, 11 <u>2</u> / | | Group A test | 1, 2, 3, 4, 7, 8, 9, 10, | 1, 2, 3, 4, 7, 8, | 1, 2, 3, 4, 7, | | requirements (see 4.4) | 11 | 9, 10,11 | 8, 9, 10, 11 | | Group C end-point electrical | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | parameters (see 4.4) | | , , | ., _, • | | Group D end-point electrical | 1, 2, 3 | 1, 2, 3 | 1, 2, 3 | | parameters (see 4.4) | | ., ==, + | -, -, 0 | | Group E end-point electrical | | | | | parameters (see 4.4) | | • | | - 1/ PDA applies to subgroup 1. - 2/ PDA applies to subgroups 1 and 7. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125^{\circ} C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET 29 | DESC FORM 193A JUL 94 ■ 9004708 0023348 7TT ■ - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA , Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331 and as follows: | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET<br>30 | A31-A0 (Address bus) 32-bit address bus used to address any of the 4-Gbytes. D31-D0 (Data bus) 32-bit data bus used to transfer up to 32 bits of data per bus transfer. TT1,TT0 (Transfer type) Indicates the general transfer type: normal, MOVE16, alternate logical function code, and acknowledge. TM2, TM0 (Transfer modifier) Indicates supplemental information about the access. TLN1, TLN0 (Transfer line number) Indicates which cache line in a set is being pushed or loaded by current line transfer. UPA1, UPA0 (User programmable attributes) User-defined signals, controlled by the corresponding user attribute bits from address translation entry. R/ W(Read/write) Identifies a transfer as a read or a write. SIZ1, SIZ0 (Transfer size) Indicates the data transfer size. These signals, together with A0 and A1, define the active sections of the data bus. LOCK (Bus lock) Indicates a bus transfer is part of a read-modify-write operation, and that the sequence of transfers should not be interrupted. LOCKE (Bus lock end) Indicates the current transfer is the last in a locked sequence transfer. CIOUT (Cache inhibit out) Indicates the processor will not cache the current bus transfer. TS (Transfer start) Indicates the beginning of a bus transfer. TIP (Transfer in progress) Asserted for the duration of a bus transfer. TA (Transfer acknowledge) Asserted to acknowledge a bus transfer. TEA (Transfer error acknowledge) Indicates an error condition exists for a bus transfer. TCI (Transfer cache inhibit) Indicates the current bus transfer should not be cached. TBI (Transfer burst inhibit) Indicates the slave cannot handle a line burst access. DLE (Data latch enable) Alternate clock input used to latch input data when the processor is operating in DLE mode. SC1, SC0 (Snoop control) Indicates the snooping operation required during an alternate master access. MI (Memory inhibit) Inhibits memory devices from responding to an alternate master access during snooping operations. BR (Bus request) Asserted by the processor to request bus mastership. BG (Bus grant) Asserted by an arbiter to grant bus mastership to the processor. BB (Bus busy) Asserted by the current bus master to indicate that it has assumed ownership of the bus. CDIS (Cache disable) Dynamically disables the internal caches to assist emulator support. MDIS (MMU disable) Disables the translation mechanism of MMU's. RSTI (Reset in) Processor reset. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET . | DESC FORM 193A JUL 94 **9**004708 0023350 358 **3** RSTO (Reset out) Asserted during execution of a RESET instruction to reset external devices. IPL2-IPL0(Interrupt priority level) Provides an encoded interrupt level to the processor. IPEND(Interrupt pending) Indicates an interrupt is pending. AVEC (Autovector) Used during an interrupt acknowledge transfer to request internal generation of the vector number. PST3-PST0 (Processor status) Indicates internal processor status. BCLK (Bus clock) Clock input used to derive all bus signal timing. PCLK (Processor clock) Clock input used for internal logic timing. The PCLK frequency is exactly 2x the BCLK frequency. TCK (Test clock) Clock signal for the IEEE P1149.1 test access port (TAP). TMS (Test mode select) Selects the principle operations of the test-support circuitry. TDI (Test data input) Serial data input for the TAP. TDO (Test data output) Serial data output for the TAP. TRST(Test reset) Provides an asynchronous reset of the TAP controller. V<sub>CC</sub> (Power supply) Power supply. GND (Ground) Ground connection. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-93143 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL | SHEET <b>32</b> | DESC FORM 193A JUL 94 **■ 9004708 0023351 294 ■** 63563