# STM6321/6322 STM6821/6822/6823/6824/6825 ### 5-pin Supervisor with watchdog timer and push-button reset #### **Features** - Precision V<sub>CC</sub> monitoring of 5, 3.3, 3, or 2.5V power supplies - RST Outputs (active-low, push-pull or open drain) - RST Outputs (active-high, push-pull) - Reset pulse width of 1.4ms, 200ms and 240ms (typ) <sup>(a)</sup> - Watchdog timeout period of 1.6s (typ) (a) - Manual reset input (MR) - Low supply current 3µA (typ) - Guaranteed RST (RST) assertion down to V<sub>CC</sub> = 1.0V - Operating temperature: -40 to +85°C (industrial grade) - RoHS Compliance Lead-free components are compliant with the RoHS directive. Table 1. Device options | | | Manual reset | Reset output | | | | |-------------|----------------|--------------|---------------------------|-------------------------|----------------------------|--| | Part number | Watchdog input | input | Active-low<br>(push-pull) | Active-high (push-pull) | Active-low<br>(open drain) | | | STM6321 | ~ | | | ~ | ~ | | | STM6322 | | V | | ~ | ~ | | | STM6821 | V | V | | ~ | | | | STM6822 | ~ | <b>&gt;</b> | | | ~ | | | STM6823 | ~ | V | ~ | | | | | STM6824 | V | | ~ | ~ | | | | STM6825 | | <b>V</b> | ~ | ~ | | | a. Other t<sub>rec</sub> and watchdog timings are offered. Minimum order quantities may apply. Contact local sales office for availability. May 2007 Rev 7 1/26 # **Contents** | 1 | Sum | Summary description 5 | | | | | | |---|------|---------------------------------------------------------------------------|--|--|--|--|--| | | 1.1 | Pin descriptions | | | | | | | | | 1.1.1 Active-low, push-pull reset output (RST) - STM6822/6823/6824/6825 7 | | | | | | | | | 1.1.2 Active-low, open drain reset output (RST) - STM6321/6322/68227 | | | | | | | | | 1.1.3 Push-button reset input (MR) | | | | | | | | | 1.1.4 Watchdog input (WDI) | | | | | | | | | 1.1.5 Active-high reset output (RST) | | | | | | | 2 | Ope | ration | | | | | | | | 2.1 | Reset output | | | | | | | | 2.2 | Open drain RST output | | | | | | | | 2.3 | Push-button reset input (STM6322/6821/6822/6823/6825) | | | | | | | | 2.4 | Watchdog input (STM6321/6821/6822/6823/6824) | | | | | | | | 2.5 | Applications information | | | | | | | | | 2.5.1 Watchdog input current11 | | | | | | | | | 2.5.2 Ensuring a valid reset output down to V <sub>CC</sub> = 0V | | | | | | | | 2.6 | Interfacing to microprocessors with bi-directional reset pins 12 | | | | | | | 3 | Турі | cal operating characteristics13 | | | | | | | 4 | Max | imum rating | | | | | | | 5 | DC a | and AC parameters | | | | | | | 6 | Pack | kage mechanical data | | | | | | | 7 | Part | numbering 23 | | | | | | | 8 | Revi | ision history | | | | | | # List of tables | Table 1. | Device options | ' | |-----------|-------------------------------------------------------------------|------| | Table 2. | Signal names | | | Table 3. | Pin functions | | | Table 4. | Absolute maximum ratings | . 18 | | Table 5. | Operating and AC measurement conditions | . 19 | | Table 6. | DC and AC characteristics | . 20 | | Table 7. | SOT23-5 – 5-lead small outline transistor package mechanical data | . 22 | | Table 8. | Ordering information scheme | . 23 | | Table 9. | Marking description | . 24 | | Table 10. | Document revision history | . 25 | # **List of figures** | Figure 1. | Logic diagram (STM6821/6822/6823) | 5 | |------------|-----------------------------------------------------------------------------|------| | Figure 2. | Logic diagram (STM6321/6322/6824/6825) | | | Figure 3. | STM6822/6823 SOT23-5 connections | 6 | | Figure 4. | STM6821 SOT23-5 connections | 6 | | Figure 5. | STM6322/6825 SOT23-5 connections | 6 | | Figure 6. | STM6321/6824 SOT23-5 connections | 6 | | Figure 7. | Block diagram (STM6821/6822/6823) | 8 | | Figure 8. | Block diagram (STM6321/6824) | 8 | | Figure 9. | Block diagram (STM6322/6825) | | | Figure 10. | Hardware hookup | 9 | | Figure 11. | STM6321/6322/6822 open drain RST output with multiple supplies | . 10 | | Figure 12. | Ensuring RST valid to V <sub>CC</sub> = 0, (active-low push-pull outputs) | . 12 | | Figure 13. | Ensuring RST valid to V <sub>CC</sub> = 0, (active-high, push-pull outputs) | . 12 | | Figure 14. | Interfacing to microprocessors with bi-directional reset I/O | . 12 | | Figure 15. | V <sub>CC</sub> -to-Reset output delay vs. temperature | . 13 | | Figure 16. | Supply current vs. temperature | . 13 | | Figure 17. | MR-to-reset output delay vs. temperature | . 14 | | Figure 18. | Normalized power-up t <sub>rec</sub> vs. temperature | . 14 | | Figure 19. | Normalized reset threshold voltage vs. temperature | . 15 | | Figure 20. | Normalized power-up watchdog time-out period | | | Figure 21. | Voltage output low vs. I <sub>SINK</sub> | 16 | | Figure 22. | Voltage output high vs. I <sub>SOURCE</sub> | 16 | | Figure 23. | Maximum transient duration vs. reset threshold overdrive | . 17 | | Figure 24. | AC Testing input/output waveforms | | | Figure 25. | MR timing waveform | | | Figure 26. | Watchdog timing | | | Figure 27. | SOT23-5 – 5-lead small outline transistor package mechanical drawing | . 22 | # 1 Summary description The STM6xxx Supervisors are self-contained devices which provide microprocessor supervisory functions. A precision voltage reference and comparator monitors the $V_{CC}$ input for an out-of-tolerance condition. When an invalid $V_{CC}$ condition occurs, the reset output ( $\overline{RST}$ ) is forced low (or high in the case of RST). These devices also offer a watchdog timer (except for STM6322/6825) and/or a push-button ( $\overline{MR}$ ) reset input. These devices are available in a standard 5-pin SOT23 package. Figure 1. Logic diagram (STM6821/6822/6823) 1. For STM6821 only. Figure 2. Logic diagram (STM6321/6322/6824/6825) 1. For STM6321/6824. Table 2. Signal names | MR | Push-button Reset Input | |-----------------|--------------------------| | WDI | Watchdog Input | | RST | Active-low Reset Output | | RST | Active-high Reset Output | | V <sub>CC</sub> | Supply voltage | | V <sub>SS</sub> | Ground | Figure 3. STM6822/6823 SOT23-5 connections 1. Open drain for STM6822. Figure 4. STM6821 SOT23-5 connections 1. Push-pull only. Figure 5. STM6322/6825 SOT23-5 connections - 1. Open drain for STM6322. - 2. Push-pull only. Figure 6. STM6321/6824 SOT23-5 connections - 1. Open drain for STM6321. - 2. Push-pull only. ### 1.1 Pin descriptions ### 1.1.1 Active-low, push-pull reset output (RST) - STM6822/6823/6824/6825 Pulses low when triggered, and stays low whenever $V_{CC}$ is below the reset threshold or when $\overline{MR}$ is a logic low. It remains low for $t_{rec}$ after either $V_{CC}$ rises above the reset threshold, the watchdog triggers a reset, or $\overline{MR}$ goes from low to high. #### 1.1.2 Active-low, open drain reset output (RST) - STM6321/6322/6822 Pulses low when triggered, and stays low whenever $V_{CC}$ is below the reset threshold or when $\overline{MR}$ is a logic low. It remains low for $t_{rec}$ after either $V_{CC}$ rises above the reset threshold, the watchdog triggers a reset, or $\overline{MR}$ goes from low to high. Connect a pull-up resistor to supply voltage. ### 1.1.3 Push-button reset input (MR) A logic low on $\overline{\text{MR}}$ asserts the reset output. Reset remains asserted as long as $\overline{\text{MR}}$ is low and for $t_{\text{rec}}$ after $\overline{\text{MR}}$ returns high. This active-low input has an internal 52k $\Omega$ pull-up. It can be driven from a TTL or CMOS logic line, or shorted to ground with a switch. Leave open if unused. ### 1.1.4 Watchdog input (WDI) If WDI remains high or low for at least 1.6s, the internal watchdog timer expires and reset is asserted. The internal watchdog timer clears while reset is asserted or when WDI sees a rising or falling edge. The watchdog function **CAN** be disabled if WDI is left unconnected or is connected to a tri-state buffer output. #### 1.1.5 Active-high reset output (RST) Active-high, push-pull reset output; inverse of RST. Table 3. Pin functions | Pin | | | | | | |--------------------|---------|--------------------|--------------------|-----------------|--------------------------| | STM6822<br>STM6823 | STM6821 | STM6321<br>STM6824 | STM6322<br>STM6825 | Name | Function | | 1 | _ | 1 | 1 | RST | Active-Low Reset Output | | 3 | 3 | _ | 4 | MR | Push-button Reset Input | | 4 | 4 | 4 | _ | WDI | Watchdog Input | | _ | 1 | 3 | 3 | RST | Active-High Reset Output | | 5 | 5 | 5 | 5 | V <sub>CC</sub> | Supply Voltage | | 2 | 2 | 2 | 2 | V <sub>SS</sub> | Ground | Figure 7. Block diagram (STM6821/6822/6823) - 1. Push-pull for STM6823, open drain for STM6822. - 2. Active-high (push-pull) for STM6821. Figure 8. Block diagram (STM6321/6824) - 3. Acive-low (open drain) for STM6321, active-low (push-pull) for STM6824. - 4. Push-pull only. Figure 9. Block diagram (STM6322/6825) - 1. Active-low (open drain) for STM6322, active-low (push-pull) for STM6825. - 2. Push-pull only. Figure 10. Hardware hookup - 1. For STM6321/6821/6822/6823/6824 - 2. For STM6322/6821/6822/6823/6825 - 3. For STM6821/ (RST output only) - 4. For STM6321/6322/6824/6825 (both RST and $\overline{\text{RST}}$ outputs) ### 2 Operation ### 2.1 Reset output The STM6xxx Supervisor asserts a reset signal to the MCU whenever $V_{CC}$ goes below the reset threshold ( $V_{RST}$ ), a watchdog time-out occurs, or when the Push-button Reset Input ( $\overline{MR}$ ) is taken low. Reset is guaranteed valid for $V_{CC} < V_{RST}$ down to $V_{CC}$ =1V for $T_A$ = 0°C to 85°C. During power-up, once $V_{CC}$ exceeds the reset threshold an internal timer keeps reset low for the reset time-out period, $t_{rec}$ . After this interval reset is de-asserted. Each time $\overline{RST}$ is asserted, it stays low for at least the reset time-out period ( $t_{rec}$ ). Any time $V_{CC}$ goes below the reset threshold the internal timer clears. The reset timer starts when $V_{CC}$ returns above the reset threshold. ### 2.2 Open drain RST output The STM6321/6322/6822 have an active-low, open drain reset output. This output structure will sink current when $\overline{RST}$ is asserted. Connect a pull-up resistor from $\overline{RST}$ to any supply voltage up to 6V (see *Figure 11*). Select a resistor value large enough to register a logic low, and small enough to register a logic high while supplying all input current and leakage paths connected to the reset output line. A $10k\Omega$ pull-up resistor is sufficient in most applications. Figure 11. STM6321/6322/6822 open drain RST output with multiple supplies - STM6322/6822 - 2. STM6321/6822 - 3. STM6321/6322 ### 2.3 Push-button reset input (STM6322/6821/6822/6823/6825) A logic low on $\overline{MR}$ asserts reset. Reset remains asserted while $\overline{MR}$ is low, and for $t_{rec}$ (see *Figure 25 on page 19*) after it returns high. The $\overline{MR}$ input has an internal $52k\Omega$ pull-up resistor, allowing it to be left open if not used. This input can be driven with TTL/CMOS-logic levels or with open-drain/collector outputs. Connect a normally open momentary switch from $\overline{MR}$ to GND to create a manual reset function; external debounce circuitry is not required. If $\overline{MR}$ is driven from long cables or the device is used in a noisy environment, connect a $0.1\mu F$ capacitor from $\overline{MR}$ to GND to provide additional noise immunity. $\overline{MR}$ may float, or be tied to $V_{CC}$ when not used. ### 2.4 Watchdog input (STM6321/6821/6822/6823/6824) The watchdog timer can be used to detect an out-of-control MCU. If the MCU does not toggle the Watchdog Input (WDI) within $t_{WD}$ (1.6sec), the reset is asserted. The internal watchdog timer is cleared by either: - a reset pulse, or - 2. by toggling WDI (high-to-low or low-to-high), which can detect pulses as short as 50ns. The timer remains cleared and does not count for as long as reset is asserted. As soon as reset is released, the timer starts counting. Note: The watchdog function may be disabled by floating WDI or tri-stating the driver connected to WDI. When tri-stated or disconnected, the maximum allowable leakage current is 10µA and the maximum allowable load capacitance is 200pF. ### 2.5 Applications information #### 2.5.1 Watchdog input current The WDI input is internally driven through a buffer and series resistor from the watchdog counter. For minimum watchdog input current (minimum overall power consumption), leave WDI low for the majority of the watchdog time-out period. When high, WDI can draw as much as 160µA. Pulsing WDI high at a low duty cycle will reduce the effect of the large input current. When WDI is left unconnected, the watchdog timer is serviced within the watchdog time-out period by a low-high-low pulse from the counter chain. ### 2.5.2 Ensuring a valid reset output down to $V_{CC} = 0V$ The STM6xxx Supervisors are guaranteed to operate properly down to $V_{CC}=1$ V. In applications that require valid reset levels down to $V_{CC}=0$ , a pull-down resistor to active-low outputs (push/pull only, see *Figure 12 on page 12*) and a pull-up resistor to active-high outputs (push/pull only, see *Figure 13 on page 12*) will ensure that the reset line is valid while the reset output can no longer sink or source current. This scheme does not work with the open drain outputs of the STM6321/6322/6822. The resistor value used is not critical, but it must be large enough not to load the reset output when $V_{CC}$ is above the reset threshold. For most applications, $100k\Omega$ is adequate. **7/** Figure 12. Ensuring $\overline{RST}$ valid to $V_{CC} = 0$ , (active-low push-pull outputs) Figure 13. Ensuring RST valid to $V_{CC} = 0$ , (active-high, push-pull outputs) 1. This configuration does not work on open drain outputs of the STM6321/6322/6822. ### 2.6 Interfacing to microprocessors with bi-directional reset pins Microprocessors with bi-directional reset pins can contend with the STM6321/6322/6821/6822/6823/6824/6825 reset output. For example, if the reset output is driven high and the microprocessor wants to pull it low, signal contention will result. To prevent this from occurring, connect a $4.7 k\Omega$ resistor between the reset output and the microprocessor's reset I/O as in *Figure 14*. Figure 14. Interfacing to microprocessors with bi-directional reset I/O 5// # 3 Typical operating characteristics Figure 16. Supply current vs. temperature Figure 17. MR-to-reset output delay vs. temperature Figure 19. Normalized reset threshold voltage vs. temperature Figure 23. Maximum transient duration vs. reset threshold overdrive # 4 Maximum rating Stressing the device above the rating listed in the *Table 4* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 4. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |---------------------------------|-------------------------------------------|------------------------------|------| | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off) | -55 to 150 | °C | | T <sub>SLD</sub> <sup>(1)</sup> | Lead Solder Temperature for 10 seconds | 260 | °C | | V <sub>IO</sub> | Input or Output Voltage | -0.3 to V <sub>CC</sub> +0.3 | V | | V <sub>CC</sub> | Supply Voltage | -0.3 to 7.0 | V | | Io | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 320 | mW | <sup>1.</sup> Reflow at peak temperature of 260°C (total thermal budget not to exceed 245°C for greater than 30 seconds). ### 5 DC and AC parameters This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in *Table 5*. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. Table 5. Operating and AC measurement conditions | Parameter | STM6xxx | Unit | |-------------------------------------------------|---------------------------|------| | V <sub>CC</sub> Supply Voltage | 1.0 to 5.5 | V | | Ambient operating temperature (T <sub>A</sub> ) | -40 to 85 | °C | | Input rise and fall times | ≤ 5 | ns | | Input pulse voltages | 0.2 to 0.8V <sub>CC</sub> | V | | Input and output timing ref. voltages | 0.3 to 0.7V <sub>CC</sub> | V | Figure 24. AC Testing input/output waveforms Figure 25. MR timing waveform 1. RST for STM6322/6821/6825. Figure 26. Watchdog timing Table 6. DC and AC characteristics | Sym | Alter-<br>native | Description | Description Test Condition (1) | | Тур | Max | Unit | |-----------------|------------------------|------------------------------------------------------|--------------------------------------------------------------------------------|--------------------|-----|--------------------|------| | V <sub>CC</sub> | | Operating Voltage | | 1.2 <sup>(2)</sup> | | 5.5 | V | | | | V <sub>CC</sub> Supply Current | T/S/R/Z (V <sub>CC</sub> < 3.6V) | | 4 | 12 | μΑ | | | | (MR and WDI unconnected) | L/M (V <sub>CC</sub> < 5.5V) | | 6 | 17 | μΑ | | I <sub>CC</sub> | | V <sub>CC</sub> Supply Current | T/S/R/Z (V <sub>CC</sub> < 3.6V) | | 3 | 8 | μΑ | | | | (MR unconnected;<br>STM6322/6825) | L/M (V <sub>CC</sub> < 5.5V) | | 3 | 12 | μA | | | | Input Leakage Current | $0V = V_{IN} = V_{CC}$ | -1 | | +1 | μΑ | | I <sub>LI</sub> | | Input Leakage Current | $WDI = V_{CC}$ , time average | | 120 | 160 | μΑ | | | | (WDI) <sup>(3)</sup> | WDI = GND, time average | -20 | -15 | | μΑ | | I <sub>LO</sub> | | Open Drain Reset Output<br>Leakage Current | V <sub>CC</sub> > V <sub>RST</sub> ,<br>Reset not asserted | -1 | | +1 | μΑ | | V | | Input High Voltage (MR) | V <sub>RST</sub> > 4.0V | 2.0 | | | V | | V <sub>IH</sub> | | | V <sub>RST</sub> < 4.0V | 0.7V <sub>CC</sub> | | | V | | $V_{IH}$ | | Input High Voltage (WDI) (4) | $V_{RST}$ (max) $< V_{CC} < 5.5V$ | 0.7V <sub>CC</sub> | | | V | | $V_{IL}$ | Input Low Voltage (MR) | | V <sub>RST</sub> > 4.0V | | | 8.0 | V | | ۱L | | | V <sub>RST</sub> < 4.0V | | | 0.3V <sub>CC</sub> | V | | $V_{IL}$ | | Input Low Voltage (WDI) (4) | $V_{RST}$ (max) $< V_{CC} < 5.5V$ | | | 0.3V <sub>CC</sub> | V | | | | | $V_{CC} \ge 1.0 \text{V}, \ I_{SINK} = 50 \mu \text{A},$ Reset asserted | | | 0.3 | ٧ | | | | Output Low Voltage (RST;<br>Push-pull or Open Drain) | $V_{CC} \ge 1.2V$ , $I_{SINK} = 100\mu A$ ,<br>Reset asserted | | | 0.3 | ٧ | | ., | | | $V_{CC} \ge 2.7V$ , $I_{SINK} = 1.2mA$ , Reset asserted | | | 0.3 | ٧ | | V <sub>OL</sub> | | | $V_{CC} \ge 4.5 \text{V}, I_{SINK} = 3.2 \text{mA},$<br>Reset asserted | | | 0.4 | ٧ | | | | Output Low Voltage (RST; | $V_{CC} \ge 2.7V$ , $I_{SINK} = 1.2mA$ ,<br>Reset not asserted | | | 0.3 | ٧ | | | | Push-pull Only) | $V_{CC} \ge 4.5 \text{V}, I_{SINK} = 3.2 \text{mA},$<br>Reset not asserted | | | 0.4 | ٧ | | | | Output High Voltage (DCT) | V <sub>CC</sub> ≥ 2.7V, I <sub>SOURCE</sub> = 500μA,<br>Reset not asserted | 0.8V <sub>CC</sub> | | | ٧ | | | | Output High Voltage (RST) | $V_{CC} \ge 4.5 \text{V}, I_{SOURCE} = 800 \mu \text{A}$ , Reset not asserted | 0.8V <sub>CC</sub> | | | ٧ | | V <sub>OH</sub> | | | $V_{CC} \ge 1.0V$ , $I_{SOURCE} = 1\mu A$ ,<br>Reset asserted (0°C to 85°C) | 0.8V <sub>CC</sub> | | | ٧ | | ▼OH | | Output High Voltage (RST) | $V_{CC} \ge 1.5V$ , $I_{SOURCE} = 100\mu A$ , Reset asserted | 0.8V <sub>CC</sub> | | | ٧ | | | | Cutput riigii Voltage (1131) | $V_{CC} \ge 2.55$ V, $I_{SOURCE} = 500\mu$ A, Reset asserted | 0.8V <sub>CC</sub> | | | V | | | | | $V_{CC} \ge 4.25$ V, $I_{SOURCE} = 800 \mu A$ , Reset asserted | 0.8V <sub>CC</sub> | | | ٧ | **47/** | Sym | Alter-<br>native | Description | Test Condition <sup>(1)</sup> | | Min | Тур | Max | Unit | |---------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------|-------|-------|-------|------------| | Reset T | hreshol | ds | | | | • | | <u> </u> | | | | | CTMConnd | 25°C | 4.561 | 4.630 | 4.699 | V | | V <sub>RST</sub> <sup>(5)</sup> | | STM6xxxL | –40 to 85°C | 4.514 | | 4.746 | V | | | | | | STM6xxxM | 25°C | 4.314 | 4.390 | 4.446 | V | | | | | STIVIOXXXIVI | –40 to 85°C | 4.270 | | 4.490 | V | | | | | STM6xxxT | 25°C | 3.040 | 3.080 | 3.110 | V | | | | Reset Threshold | STIVIOXXXT | -40 to 85°C | 3.000 | | 3.150 | V | | | | neset miesnoid | STM6xxxS | 25°C | 2.890 | 2.930 | 2.960 | V | | | | | STWOXXXS | –40 to 85°C | 2.857 | | 3.000 | V | | | | | STM6xxxR | 25°C | 2.590 | 2.630 | 2.660 | V | | | | | STWOXXXH | –40 to 85°C | 2.564 | | 2.696 | V | | | | | STM6xxxZ <sup>(6)</sup> | 25°C | 2.280 | 2.320 | 2.350 | V | | | | | -40 to 85°C | | 2.250 | | 2.380 | V | | | | Reset Threshold Hysteresis | L/M versions | | | 10 | | mV | | | | neset Tilleshold Hysteresis | T/S/R/Z ver | | 5 | | mV | | | | | V <sub>CC</sub> to RST Delay<br>(V <sub>RST</sub> – V <sub>CC</sub> = 100mV, V <sub>CC</sub><br>falling at 1mV/μs) | | | | 20 | | μs | | | | - | А | | 1 | 1.4 | 2 | ms | | $t_{rec}$ <sup>(7)</sup> | | Reset Pulse Width | Blank | | 140 | 200 | 280 | ms | | | | | J | | 240 | 280 | 480 | ms | | | | Reset Threshold<br>Temperature Coefficient | | | | 40 | | ppm<br>/°C | | Push-bu | utton Re | eset Input | | | | | | | | t <sub>MLMH</sub> | t <sub>MR</sub> | MR Pulse Width | | | 1 | | | μs | | t <sub>MLRL</sub> | t <sub>MRD</sub> | MR to RST Output Delay | | | | 500 | | ns | | | | MR Glitch Immunity | | | | 100 | | ns | | | | MR Pull-up Resistor | | | 35 | 52 | 75 | kΩ | | Watchd | og Time | er | | | | • | | | | t <sub>WD</sub> (7) | | Watchdog Timeout Period | | | 1.12 | 1.60 | 2.24 | s | | | | WDI Pulse Width | | | 50 | | | ns | <sup>1.</sup> Valid for Ambient Operating Temperature: $T_A = -40$ to 85°C; $V_{CC} = 4.5$ to 5.5V for "L/M" versions; $V_{CC} = 2.7$ to 3.6V for "T/S/R" versions; and $V_{CC} = 2.1$ to 2.75V for "Z" version (except where noted). - 5. The leakage current measured on the RST pin is tested with the reset asserted (output high impedance). - 6. Contact local sales office for availability. - $7. \quad \text{Other } t_{rec} \text{ and watchdog timings are offered. Minimum order quantities may apply. Contact local sales office for availability.}$ <sup>2.</sup> $V_{CC}$ (min) = 1.0V for TA = 0 to +85°C. <sup>3.</sup> WDI input is designed to be driven by a three-state output device. To float WDI, the "high-impedance mode" of the output device must have a maximum leakage current of 10µA and a maximum output capacitance of 200pF. The output device must also be able to source and sink at least 200µA when active. <sup>4.</sup> WDI is internally serviced within the watchdog period if WDI is left unconnected. #### Package mechanical data 6 Figure 27. SOT23-5 – 5-lead small outline transistor package mechanical drawing ☐ CP SOT23-5 1. Drawing is not to scale. Table 7. SOT23-5 – 5-lead small outline transistor package mechanical data | Symb | mm | | | inches | | | |--------|-------|-------|-------|--------|--------|--------| | Syllib | Тур | Min | Max | Тур | Min | Max | | Α | 1.200 | 0.900 | 1.450 | 0.0472 | 0.0354 | 0.0571 | | A1 | | | 0.150 | | | 0.0059 | | A2 | 1.050 | 0.900 | 1.300 | 0.0413 | 0.0354 | 0.0512 | | В | 0.400 | 0.350 | 0.500 | 0.0157 | 0.0138 | 0.0197 | | С | 0.150 | 0.090 | 0.200 | 0.0059 | 0.0035 | 0.0079 | | D | 2.900 | 2.800 | 3.000 | 0.1142 | 0.1102 | 0.1181 | | D1 | 1.900 | | | 0.0748 | | | | E | 2.800 | 2.600 | 3.000 | 0.1102 | 0.1024 | 0.1181 | | е | 0.950 | | | 0.0374 | | | | F | 1.600 | 1.500 | 1.750 | 0.0630 | 0.0591 | 0.0689 | | K | | 0 | 10 | | 0 | 10 | | L | 0.350 | 0.100 | 0.600 | 0.0138 | 0.0039 | 0.0236 | # 7 Part numbering - 1. Contact local sales office for availability. - Contact local sales office for availability. Other t<sub>rec</sub> and watchdog timings are offered. Minimum order quantities may apply. Contact local sales office for availability. For other options, or for more information on any aspect of this device, please contact the ST sales office nearest you. Table 9. Marking description | Part number | Reset threshold (V) | Reset pulse width (ms) | Topside marking | |---------------|---------------------|------------------------|-----------------| | STM6321LWY6F | 4.630 | 200 | 5AUx | | STM6321MAWY6F | 4.390 | 1.4 | 5CRx | | STM6321MWY6F | 4.390 | 200 | 5AVx | | STM6321TWY6F | 3.080 | 200 | 5AWx | | STM6321SWY6F | 2.930 | 200 | 5AXx | | STM6321RWY6F | 2.630 | 200 | 5AYx | | STM6322LWY6F | 4.630 | 200 | 5BAx | | STM6322MWY6F | 4.390 | 200 | 5BBx | | STM6322TWY6F | 3.080 | 200 | 5BCx | | STM6322SWY6F | 2.930 | 200 | 5BDx | | STM6322RWY6F | 2.630 | 200 | 5BEx | | STM6821LWY6F | 4.630 | 200 | 5BGx | | STM6821MWY6F | 4.390 | 200 | 5BHx | | STM6821TWY6F | 3.080 | 200 | 5BJx | | STM6821SWY6F | 2.930 | 200 | 5BKx | | STM6821RWY6F | 2.630 | 200 | 5BLx | | STM6822LWY6F | 4.630 | 200 | 5BNx | | STM6822MWY6F | 4.390 | 200 | 5BPx | | STM6822TWY6F | 3.080 | 200 | 5BQx | | STM6822SWY6F | 2.930 | 200 | 5BRx | | STM6822RWY6F | 2.630 | 200 | 5BSx | | STM6823LWY6F | 4.630 | 200 | 5BUx | | STM6823MWY6F | 4.390 | 200 | 5BVx | | STM6823TJWY6F | 3.080 | 280 | 5CMx | | STM6823TWY6F | 3.080 | 200 | 5BWx | | STM6823SJWY6F | 2.930 | 280 | 5CNx | | STM6823SWY6F | 2.930 | 200 | 5BXx | | STM6823RJWY6F | 2.630 | 280 | 5CPx | | STM6823RWY6F | 2.630 | 200 | 5BYx | | STM6824LWY6F | 4.630 | 200 | 5CAx | | STM6824MWY6F | 4.390 | 200 | 5CBx | | STM6824TWY6F | 3.080 | 200 | 5CCx | | STM6824SWY6F | 2.930 | 200 | 5CDx | | STM6824RWY6F | 2.630 | 200 | 5CEx | | STM6825LWY6F | 4.630 | 200 | 5CGx | | STM6825MWY6F | 4.390 | 200 | 5CHx | | STM6825TWY6F | 3.080 | 200 | 5CJx | | STM6825SWY6F | 2.930 | 200 | 5CKx | | STM6825RWY6F | 2.630 | 200 | 5CLx | Note: Where "x" = Assembly Work Week (A to Z), such that "A" = WW01-02, "B" = WW03-04, and so forth. # 8 Revision history Table 10. Document revision history | Date | Revision | Changes | |-----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------| | August 25, 2004 | 1.0 | First Draft | | 15-Dec-04 | 2.0 | Update characteristics (Figure 15, 16, 17; Table 6, and 8) | | 10-Mar-05 | 3.0 | Document promoted to Datasheet status | | 17-Jun-05 | 4.0 | Package marking update (Table 9) | | 11-Apr-06 | 5 | Update characteristics, Lead-free text, availability ( <i>Figure 3, 4, 5, 6, 7, 8</i> , and <i>9</i> ; <i>Table 1, 6, 8</i> , and <i>9</i> ) | | 11-Aug-2006 | 6 | Update Summary description, Table 8, and 9. | | 25-May-2007 | 7 | Formatting changes, updated <i>Table 9</i> . | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. $\hbox{@ 2007 STM}{}$ icroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 5//