#### **Features** - · Zero input-output propagation delay, adjustable by capacitive load on FBK input - · Multiple configurations, see "Available CY2308 Configurations" table - · Multiple low skew outputs - Output-output skew less than 250 ps - Device-device skew less than 700 ps - Two banks of four outputs, three-stateable by two select inputs - 10 MHz to 130 MHz operating range - · Low jitter, less than 200 ps cycle-cycle (-1, -1H, -4) - Advanced 0.65 µ CMOS technology - Space-saving 16-pin 150-mil SOIC package - 3.3V operation ### **Functional Description** The CY2308 is a 3.3V zero delay buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high-performance applications. The part has an on-chip PLL which locks to an input clock presented on the REF pin. The PLL feedback is required to be driven into the FBK pin, and can be obtained from one of the outputs. The input to output propagation delay is guaranteed to be less than 350 ps, and output to output skew is guaranteed to be less than 250 ps. # 3.3V Zero Delay Buffer The CY2308 has two banks of four outputs each, which can be controlled by the Select inputs as shown in the table below. If all output clocks are not required, Bank B can be three-stated. The select inputs also allow the input clock to be directly applied to the output for chip and system testing purposes. The CY2308 PLL enters a Power-Down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off, resulting in less than 50 uA of current draw. The PLL shuts down in two additional cases as shown in the "Select Input Decoding" table below. Multiple CY2308 devices can accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is guaranteed to be less than 700 ps. The CY2308 is available in four different configurations, as shown in the "Available CY2308 Configurations" table below. The CY2308-1 is the base part, where the output frequencies equal the reference if there is no counter in the feedback path. The CY2308-1H is the high drive version of the -1, and rise and fall times on this device are much faster. The CY2308-2 allows the user to obtain 2X and 1X frequencies on each output bank. The exact configuration and output frequencies depends on which output drives the feedback pin. The CY2308-3 allows the user to obtain 4X and 2X frequencies on the outputs. Finally, the CY2308-4 enables the user to obtain 2X clocks on all outputs. Thus, the part is extremely versatile, and can be used in a variety of applications. The CY2308 operates off a 3.3V supply and is available in a 16-pin 150-mil SOIC package. #### Select Input Decoding | S2 | S1 | CLOCK A1-A4 | CLOCK B1-B4 | Output Source | PLL Shutdown | |----|----|-------------|-------------|---------------|--------------| | 0 | 0 | Three-State | Three-State | PLL | Υ | | 0 | 1 | Driven | Three-State | PLL | N | | 1 | 0 | Driven | Driven | Reference | Υ | | 1 | 1 | Driven | Driven | PLL | N | ## **Available CY2308 Configurations** | Device | Feedback From | Bank A Frequency | Bank B Frequency | |-----------|------------------|------------------|------------------| | CY2308-1 | Bank A or Bank B | Reference | Reference | | CY2308-1H | Bank A or Bank B | Reference | Reference | | CY2308-2 | Bank A | Reference | Reference/2 | | CY2308-2 | Bank B | 2X Reference | Reference | | CY2308-3 | Bank A | 2X Reference | Reference | | CY2308-3 | Bank B | 4X Reference | 2X Reference | | CY2308-4 | Bank A or Bank B | 2X Reference | 2X Reference | ## Zero Delay and Skew Control ### REF. Input to CLKA/CLKB Delay v/s Difference in Loading between FBK pin and CLKA/CLKB pins Output Load Difference: FBK Load - CLKA/CLKB Load (pF) To close the feedback loop of the CY2308, the FBK pin can be driven from any of the 8 available output pins. The output driving the FBK pin will be driving a total load of 7 pF plus any additional load that it drives. The relative loading of this output (with respect to the remaining outputs) can adjust the input-output delay. This is shown in the graph above. For applications requiring zero input-output delay, all outputs including the one providing feedback should be equally load- ed. If input-output delay adjustments are required, use the above graph to calculate loading differences between the feedback output and remaining outputs. For zero output-output skew, be sure to load outputs equally. For further information on using CY2308, refer to the application note "CY2308: Zero Delay Buffer" ## **Pin Description** | Pin | Signal | Description | |-----|----------------------|----------------------------------------------| | 1 | REF <sup>[1]</sup> | Input reference frequency, 5V tolerant input | | 2 | CLKA1 <sup>[2]</sup> | Clock output, Bank A | | 3 | CLKA2 <sup>[2]</sup> | Clock output, Bank A | | 4 | V <sub>DD</sub> | 3.3V supply | | 5 | GND | Ground | | 6 | CLKB1 <sup>[2]</sup> | Clock output, Bank B | | 7 | CLKB2 <sup>[2]</sup> | Clock output, Bank B | | 8 | S2 <sup>[3]</sup> | Select input, bit 2 | | 9 | S1 <sup>[3]</sup> | Select input, bit 1 | | 10 | CLKB3 <sup>[2]</sup> | Clock output, Bank B | | 11 | CLKB4 <sup>[2]</sup> | Clock output, Bank B | | 12 | GND | Ground | | 13 | V <sub>DD</sub> | 3.3V supply | | 14 | CLKA3 <sup>[2]</sup> | Clock output, Bank A | | 15 | CLKA4 <sup>[2]</sup> | Clock output, Bank A | | 16 | FBK | PLL feedback input | ### **Maximum Ratings** Supply Voltage to Ground Potential ..... -0.5V to +7.0V DC Input Voltage (Except Ref).....-0.5V to $V_{DD}$ + 0.5V DC Input Voltage REF .....-0.5 to 7V Storage Temperature ......-65°C to +150°C | Max. Soldering Temperature (10 sec.) | 260°C | |---------------------------------------------------------|--------| | Junction Temperature | 150°C | | Static Discharge Voltage (per MIL-STD-883, Method 3015) | >2000V | ## **Operating Conditions** | Parameter | Description | Min. | Max. | Unit | |-----------------|---------------------------------------------|------|------|------| | $V_{DD}$ | Supply Voltage | 3.0 | 3.6 | V | | T <sub>A</sub> | Operating Temperature (Ambient Temperature) | 0 | 70 | °C | | C <sub>L</sub> | Load Capacitance | | 30 | pF | | C <sub>IN</sub> | Input Capacitance | | 7 | pF | ### **Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |---------------------------|------------------------------------|---------------------------------------------------------------------------|------|-------|------| | V <sub>IL</sub> | Input LOW Voltage <sup>[4]</sup> | | | 0.8 | ٧ | | V <sub>IH</sub> | Input HIGH Voltage <sup>[4]</sup> | | 2.0 | | ٧ | | I <sub>IL</sub> | Input LOW Current | V <sub>IN</sub> = 0V | | 50.0 | μΑ | | I <sub>IH</sub> | Input HIGH Current | $V_{IN} = V_{DD}$ | | 100.0 | μΑ | | V <sub>OL</sub> | Output LOW Voltage <sup>[5]</sup> | I <sub>OL</sub> = 8 mA (-1, -2, -3, -4)<br>I <sub>OL</sub> = 12 mA (-1H) | | 0.4 | V | | V <sub>OH</sub> | Output HIGH Voltage <sup>[5]</sup> | I <sub>OH</sub> = -8 mA (-1, -2, -3, -4)<br>I <sub>OH</sub> = -12mA (-1H) | 2.4 | | V | | I <sub>DD</sub> (PD mode) | Power Down Supply Current | REF = 0 MHz | | 50.0 | μА | | I <sub>DD</sub> | Supply Current | Unloaded outputs, 66.66 MHz,<br>Select inputs at V <sub>DD</sub> or GND | | 40.0 | mA | #### Notes: - Weak pull-down. Weak pull-down on all outputs. Weak pull-ups on these inputs. REF and FBK inputs have a threshold voltage of V<sub>DD</sub>/2. Parameter is guaranteed by design and characterization. Not 100% tested in production. ## Switching Characteristics [6] | Parameter | Name | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|------|------|------|------| | t <sub>1</sub> | Output Frequency | 30 pF load, All devices | 10 | | 100 | MHz | | t <sub>1</sub> | Output Frequency | 20 pF load, -1H device | 10 | | 130 | MHz | | t <sub>1</sub> | Output Frequency | 15 pF load, -1, -2, -3, -4 devices | 10 | | 130 | MHz | | | Duty Cycle <sup>[5]</sup> = $t_2 \div t_1$ (-1, -2, -3, -4) | Measured at 1.4V | 40.0 | 50.0 | 60.0 | % | | | Duty Cycle <sup>[5]</sup> = $t_2 \div t_1$ (-1H) | Measured at V <sub>DD</sub> /2, F <sub>OUT</sub> < 66.66 MHz | 45.0 | 50.0 | 55.0 | % | | | Duty Cycle <sup>[5]</sup> = t <sub>2</sub> ÷ t <sub>1</sub><br>(-1H) | Measured at 1.4V, F <sub>OUT</sub> ≤ 45 MHz | 45.0 | 50.0 | 55.0 | % | | t <sub>3</sub> | Rise Time <sup>[5]</sup><br>(-1, -2, -3, -4 @ 30 pF) | Measured between 0.8V and 2.0V | | | 2.50 | ns | | t <sub>3</sub> | Rise Time <sup>[5]</sup><br>(-1, -2, -3, -4 @ 15 pF) | Measured between 0.8V and 2.0V | | | 1.50 | ns | | t <sub>3</sub> | Rise Time <sup>[5]</sup><br>(-1H) | Measured between 0.8V and 2.0V | | | 1.50 | ns | | t <sub>4</sub> | Fall Time <sup>[5]</sup><br>(-1, -2, -3, -4 @ 30 pF) | Measured between 0.8V and 2.0V | | | 2.50 | ns | | t <sub>4</sub> | Fall Time <sup>[5]</sup><br>(-1, -2, -3, -4 @ 15 pF) | Measured between 0.8V and 2.0V | | | 1.50 | ns | | t <sub>4</sub> | Fall Time <sup>[5]</sup><br>(-1H) | Measured between 0.8V and 2.0V | | | 1.50 | ns | | t <sub>5</sub> | Output to Output Skew <sup>[5]</sup> | All outputs equally loaded | | | 250 | ps | | t <sub>6</sub> | Delay, REF Rising Edge to FBK Rising Edge <sup>[5]</sup> | Measured at V <sub>DD</sub> /2 | | 0 | ±350 | ps | | t <sub>7</sub> | Device to Device Skew <sup>[5]</sup> | Measured at V <sub>DD</sub> /2 on the FBK pins of devices | | 0 | 700 | ps | | t <sub>8</sub> | Output Slew Rate <sup>[5]</sup> | Measured between 0.8V and 2.0V on -1H device using Test Circuit # 2. | 1 | | | V/ns | | t <sub>J</sub> | Cycle to Cycle Jitter <sup>[5]</sup><br>(-1, -1H, -4) | Measured at 66.67 MHz, loaded outputs | | | 200 | ps | | t <sub>J</sub> | Cycle to Cycle Jitter <sup>[5]</sup> (-2, -3) | Measured at 66.67 MHz, loaded outputs | | | 500 | ps | | <sup>t</sup> LOCK | PLL Lock Time <sup>[5]</sup> | Stable power supply, valid clocks presented on REF and FBK pins | | | 1.0 | ms | #### Note: ## **Switching Waveforms** ## **Duty Cycle Timing** <sup>6.</sup> All parameters specified with loaded outputs. ## Switching Waveforms (continued) ## All Outputs Rise/Fall Time ## **Output-Output Skew** ## **Input-Output Propagation Delay** ### **Device-Device Skew** ## Switching Waveforms (continued) Test Circuit for all parameters except t8 Test Circuit for t<sub>8</sub>, Output slew rate on -1H device ## **Ordering Information** | Ordering Code | Package Name | Package Type | Operating Range | |---------------|--------------|----------------------|-----------------| | CY2308SC-1 | S16 | 16-pin 150-mil SOIC | Commercial | | CY2308SC-1H | S16 | 16-pin 150-mil SOIC | Commercial | | CY2308ZC-1H | Z16 | 16-pin 150-mil TSSOP | Commercial | | CY2308SC-2 | S16 | 16-pin 150-mil SOIC | Commercial | | CY2308SC-3 | S16 | 16-pin 150-mil SOIC | Commercial | | CY2308SC-4 | S16 | 16-pin 150-mil SOIC | Commercial | Document #: 38-00528-D ## **Package Diagrams** #### 16-Lead (150-Mil) Molded SOIC S16 ### Package Diagrams (continued) ### 16-Lead Thin Shrunk Small Outline Package (4.40 MM Body) Z16 DIMENSIONS IN MILLIMETERS. MIN. MAX.