# 128K x 8 Static RAM Mod #### **Features** - High-density 1-megabit SRAM module - **High-speed CMOS SRAMs** - Access time of 20 ns - 32-pin, 0.6-inch-wide DIP package - Low active power - -1.2W (max.) - FR4 SMD technology - TTL-compatible inputs and outputs - JEDEC-compatible pinout - Commercial temperature range #### **Functional Description** The CYM1420 is a very high performance 1-megabit static RAM module organized as 128K words by 8 bits. This module is constructed using four 32K x 8 static RAMs mounted onto a substrate. A decoder is used to interpret the higher-order addresses $A_{15}$ and $A_{16}$ and to select one of the four RAMs. Writing to the memory module is accomplished when the chip select $(\overline{CS})$ and write enable (WE) inputs are both LOW. Data on the eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) of the device is written into the memory location specified on the address pins ( $A_0$ through $A_{16}$ ). Reading the device is accomplished by taking chip select $(\overline{CS})$ and output enable $(\overline{OE})$ LOW, while $\overline{WE}$ remains inactive or HIGH. Under these conditions, the contents of the memory location specified on the address pins will appear on the eight input/output pins. The input/output pins remain in a high-impedance state unless the module is selected, outputs are enabled, and write enable $(\overline{WE})$ is HIGH. #### **Selection Guide** | | | 1420-20 | 1420-25 | 1420-30 | 1420-35 | 1420-45 | 1420-55 | |--------------------------------|------------|---------|---------|---------|---------|---------|---------| | Maximum Access Time (ns) | | 20 | 25 | 30 | 35 | 45 | 55 | | Maximum Operating Current (mA) | Commercial | 210 | 210 | 210 | 210 | 210 | 210 | | Maximum Standby Current (mA) | Commercial | 140 | 140 | 140 | 140 | 140 | 140 | #### **Maximum Ratings** (Above which the useful life may be impaired.) Ambient Temperature with .. − 10°C to +85°C (Commercial) Supply Voltage to Ground Potential ...... -0.5V to +7.0VDC Voltage Applied to Outputs in High Z State ...... - 0.5V to +7.0V DC Input Voltage . . . . . . . . . . . . . . . . . . - 0.5V to +7.0V | Output Current into C | Outputs (LOW) | 20 mA | |-----------------------|----------------|--------------| | Output Current into C | Juipuis (LO W) | <br>20 III/A | #### **Operating Range** | Range | Ambient<br>Temperature | $\mathbf{v}_{\mathbf{cc}}$ | |------------|------------------------|----------------------------| | Commercial | 0°C to +70°C | 5V ± 10% | #### Electrical Characteristics Over the Operating Range | Parameters | Description | Test Conditions | Min. | Max. | Units | |--------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|----------|-------| | $V_{OH}$ | Output HIGH Voltage | $V_{CC}$ = Min., $I_{OH}$ = $-4.0 \text{ mA}$ | 2.4 | | V | | $V_{OL}$ | Output LOW Voltage | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$ | | 0.4 | V | | $V_{ m IH}$ | Input HIGH Voltage | | 2.2 | $V_{CC}$ | V | | $V_{\mathrm{IL}}$ | Input LOW Voltage | | - 0.5 | 0.8 | V | | $I_{IX}$ | Input Load Current | $GND \le V_I \le V_{CC}$ | - 10 | +10 | μΑ | | $I_{OZ}$ | Output Leakage Current | $GND \le V_O \le V_{CC}$ , Output Disabled | - 10 | +10 | μΑ | | I <sub>OS</sub> | Output Short Circuit Current <sup>[1, 2]</sup> | $V_{CC} = Max., V_{OUT} = GND$ | | -300 | mA | | $I_{CC}$ | V <sub>CC</sub> Operating Supply Current | $V_{CC} = Max., I_{OUT} = 0 \text{ mA}, \overline{CS} \le V_{IL}$ | | 210 | mA | | $I_{\mathrm{SB1}}$ | Automatic CS Power-Down Current <sup>[3]</sup> | $V_{CC} = Max., \overline{CS} \ge V_{IH},$<br>Min. Duty Cycle = 100% | | 140 | mA | | $I_{\mathrm{SB2}}$ | Automatic CS Power-Down Current <sup>[3]</sup> | $V_{CC} = Max., \overline{CS} \ge V_{CC} - 0.3V,$<br>$V_{IN} \ge V_{CC} - 0.3V \text{ or } V_{IN} \le 0.3V$ | | 80 | mA | #### Capacitance<sup>[2]</sup> | Parameters Description | | Test Conditions | Max. | Units | |------------------------|--------------------|---------------------------------------------------------------------------|------|-------| | $C_{IN}$ | Input Capacitance | $T_A = 25^{\circ}\text{C}, f = 1 \text{ MHz}, $<br>$V_{CC} = 5.0\text{V}$ | 35 | pF | | $C_{OUT}$ | Output Capacitance | ,,,, | 40 | pF | #### **AC Test Loads and Waveforms** Equivalent to: THÉVENIN EQUIVALENT #### **Notes:** - Not more than 1 output should be shorted at one time. Duration of the short circuit should not exceed 30 seconds. - Tested on a sample basis. A pull-up resistor to $V_{CC}$ on the $\overline{CS}$ input is required to keep the device deselected during $V_{CC}$ power-up, otherwise $I_{SB}$ will exceed values ## Switching Characteristics Over the Operating Range<sup>[4]</sup> | | | 1420 | 0-20 | 1420 | )-25 | 1420-30 | | | |--------------------|------------------------------------------------------|------|------|------|------|---------|------|-------| | Parameters | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | READ CYCLI | E | • | | | • | • | | | | t <sub>RC</sub> | Read Cycle Time | 20 | | 25 | | 30 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 20 | | 25 | | 30 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 3 | | ns | | t <sub>ACS</sub> | CS LOW to Data Valid | | 20 | | 25 | | 30 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 10 | | 10 | | 15 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z | | 10 | | 10 | | 20 | ns | | t <sub>LZCS</sub> | $\overline{\text{CS}}$ LOW to Low $\mathbf{Z}^{[5]}$ | 3 | | 3 | | 5 | | ns | | t <sub>HZCS</sub> | CS HIGH to High Z <sup>[5, 6]</sup> | | 20 | | 20 | | 20 | ns | | WRITE CYCI | $\mathbf{L}^{[7]}$ | • | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 20 | | 25 | | 30 | | ns | | t <sub>SCS</sub> | CS LOW to Write End | 15 | | 20 | | 25 | | ns | | $t_{AW}$ | Address Set-Up to Write End | 15 | | 20 | | 25 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 2 | | 2 | | 5 | | ns | | $t_{SA}$ | Address Set-Up to Write Start | 5 | | 5 | | 5 | | ns | | $t_{\mathrm{PWE}}$ | WE Pulse Width | 15 | | 20 | | 25 | | ns | | $t_{\mathrm{SD}}$ | Data Set-Up to Write End | 10 | | 12 | | 18 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 2 | | 2 | | 3 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z | 0 | | 0 | | 5 | | ns | | t <sub>HZWE</sub> | $\overline{ m WE}$ LOW to High ${ m Z}^{[6]}$ | 0 | 8 | 0 | 10 | 0 | 15 | ns | #### Notes: - Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance. - At any given temperature and voltage condition, t<sub>HZCS</sub> is less than t<sub>LZCS</sub> for any given device. These parameters are guaranteed and not 100% tested. - 6. $t_{HZCS}$ and $t_{HZWE}$ are specified with $C_L = 5 \, pF$ as in part (b) of AC Test Loads and Waveforms. Transition is measured $\pm 500 \, mV$ from steady-state voltage. - 7. The internal write time of the memory is defined by the overlap of $\overline{CS}$ LOW and $\overline{WE}$ LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input setup and hold timing should be referenced to the rising edge of the signal that terminates the write. ## Switching Characteristics Over the Operating Range (continued)<sup>[4]</sup> | | | 1420 | 0-35 | 1420 | )-45 | 1420 | )-55 | | |-------------------|-------------------------------------|------|------|------|------|------|------|-------| | Parameters | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | READ CYCLE | <u> </u> | • | | | • | | | | | t <sub>RC</sub> | Read Cycle Time | 35 | | 45 | | 55 | | ns | | $t_{AA}$ | Address to Data Valid | | 35 | | 45 | | 55 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | 3 | | ns | | t <sub>ACS</sub> | CS LOW to Data Valid | | 35 | | 45 | | 55 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 18 | | 25 | | 30 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 0 | | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z | | 20 | | 20 | | 25 | ns | | t <sub>LZCS</sub> | CS LOW to Low Z <sup>[5]</sup> | 3 | | 5 | | 5 | | ns | | t <sub>HZCS</sub> | CS HIGH to High Z <sup>[5, 6]</sup> | | 20 | | 20 | | 25 | ns | | WRITE CYCI | E <sup>[7]</sup> | • | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 35 | | 45 | | 55 | | ns | | t <sub>SCS</sub> | CS LOW to Write End | 30 | | 40 | | 45 | | ns | | $t_{AW}$ | Address Set-Up to Write End | 30 | | 40 | | 45 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 5 | | 5 | | 5 | | ns | | $t_{SA}$ | Address Set-Up to Write Start | 5 | | 5 | | 5 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 25 | | 25 | | 30 | | ns | | $t_{\mathrm{SD}}$ | Data Set-Up to Write End | 18 | | 20 | | 25 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 3 | | 5 | | 5 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z | 5 | | 5 | | 5 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[6]</sup> | 0 | 15 | 0 | 15 | 0 | 25 | ns | ## **Switching Waveforms** **Read Cycle No. 1**<sup>[8, 9]</sup> 9. Device is continuously selected, $\overline{CS} = V_{IL}$ and $\overline{OE} = V_{IL}$ . Notes: 8. WE is HIGH for read cycle. ## Switching Waveforms (continued) ## Read Cycle No. $2^{[8, 10]}$ ## Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled)[7, 11] **Notes:** 10. Address valid prior to or coincident with $\overline{\text{CS}}$ transition LOW. 11. Data I/O is high impedance if $\overline{OE}$ = $V_{IH}$ . ## Switching Waveforms (continued) ## Write Cycle No. 2 ( $\overline{CS}$ Controlled)<sup>[7, 11, 12]</sup> Note: 12. If CS goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. #### **Truth Table** | CS | ŌE | WE | Inputs/Outputs | Mode | |----|----|----|----------------|---------------------| | Н | X | X | High Z | Deselect/Power-Down | | L | L | Н | Data Out | Read | | L | X | L | Data In | Write | | L | Н | Н | High Z | Deselect | ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|---------------|-----------------|-------------------|--------------------| | 20 | CYM1420PD-20C | PD05 | 32-Pin DIP Module | Commercial | | 25 | CYM1420PD-25C | PD05 | 32-Pin DIP Module | Commercial | | 30 | CYM1420PD-30C | PD05 | 32-Pin DIP Module | Commercial | | 35 | CYM1420PD-35C | PD05 | 32-Pin DIP Module | Commercial | | 45 | CYM1420PD-45C | PD05 | 32-Pin DIP Module | Commercial | | 55 | CYM1420PD-55C | PD05 | 32-Pin DIP Module | Commercial | Document #: 38-M-00001-E ## **Package Diagrams** #### 32-Pin DIP Module PD05 <sup>©</sup> Cypress Semiconductor Corporation, 1993. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor Corporation product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems applications implies that the manufacturer assumes all risk of such use and in so doing indemnifies Cypress Semiconductor against all damages.