T-51-10-08 # ZN509/ZN510 8-BIT SERIAL A-D CONVERTER The ZN509 and ZN510 are 8-bit serial output, successive approximation, A-D converters. Included on-chip is a clock generator which can be overdriven by an external clock, a 2.5V bandgap reference and 3-state output buffers. The devices operate from a single +5V supply and are economically packaged in an 8-pin DIL. Chip select determines the start of conversion, the conversion mode either 'continuous' or 'single-shot' - and the 3-state control. ### **FEATURES** - 1/2 or 1 LSB Linearity - 8 microseconds Conversion Time - Serial Data Output Suitable for Remote Operation - Easy Microprocessor Interfacing - Equally suitable for 'Stand-Alone' Applications - Operates from a Single +5V Supply - On-Chip Bandgap Reference - TTL and CMOS Compatible - Commercial or Military Temperature Ranges Pin connections - top view ### **ABSOLUTE MAXIMUM RATINGS** | Supply voltage, Vcc | +7.0V | |----------------------------------------------------------------------------------------------|----------------------------------------------------| | Max. voltage, logic and VREF inputs, | Ain Vcc, ¬0.5V | | Operating temperature range<br>ZN509E, ZN510E<br>ZN509J, ZN510J<br>Storage temperature range | 0°C to +70°C<br>-55°C to +125°C<br>-55°C to +125°C | #### ORDERING INFORMATION | Device<br>type | Linearity<br>error (LSB) | Operating temperature | Package | |--------------------------------------|--------------------------|--------------------------------------------------------------------|---------| | ZN509E<br>ZN509J<br>ZN510E<br>ZN510J | 1/2<br>1 | 0°C to +70°C<br>-55°C to +125°C<br>0°C to +70°C<br>-55°C to +125°C | DP8 | Fig.1 Block diagram of ZN509 and ZN510 ### PLESSEY SEMICONDUCTORS **ELECTRICAL CHARACTERISTICS** (at $V_{CC} = 5V$ , $T_{amb} = 25$ °C and $f_{CLK} = 1.0$ MHz unless otherwise specified). | Parameter | T <sub>amb</sub> = +25°C | | | Over specified temp. range | | T- | 51-10-08<br>Conditions | |------------------------------------------------|--------------------------|-------|------------|----------------------------|------------|------|------------------------| | | Min. | Тур. | Max. | Min. Max. | | | | | ZN509 | | | | | | | | | Linearity error | _ | - | ±0.5 | _ | ±0.5 | LSB | | | Differential linearity error | _ | _ | ±0.75 | - | ±0.75 | LSB | | | ZN510 | | | | | | | | | Linearity error | - | | ± 1 | _ | ± 1 | LSB | | | Differential linearity error | - | | <u>+</u> 1 | - | <u>±</u> 1 | LSB | | | ALL TYPES | | | | | | | | | Zero transition | _ | 15 | _ | - | - | mV | ZN509/10E | | (00000000→00000001) | _ | 15 | - | - | - | mV | ZN509/10J | | Full-scale transition | _ | 2.540 | - | - | | V | ZN509/10E | | (11111110→11111111) | - | 2.540 | _ | | | ٧ | ZN509/10J | | Linearity temperature coefficient | | | ±3 typ | ppm/°C | | | | | Differential linearity temperature coefficient | | | ± 6typ. | ppm/°C | | | | | Gain temperature coefficient | | | ± 10 typ | ppm/°C | | | | | Offset temperature coefficient | | | ±7 typ | ppm/°C | | | | | Resolution | 8 | _ | _ | _ | - | Bits | | | Conversion time | 8 | - | - | | - | μs | | | Supply rejection | _ | 0.2 | _ | _ | _ | %/V | | | Supply voltage | 4.5 | 5.0 | 5.5 | 4.5 | 5.5 | ٧ | | | Supply current | _ | 29 | 40 | _ | - | mA | | | Power consumption | _ | 145 | 200 | - | _ | mW | | | Ladder output impedance | | 3 | _ | | | kΩ | | | COMPARATOR | | | | | | _ | | | Analogue input current | _ | 230 | _ | - | | μА | N. | | Analogue input resistance | _ | 13 | _ | _ | _ | kΩ | | | Analogue input voltage | -0.5 | - | + 3.5 | -0.5 | + 3.5 | ٧ | | # PLESSEY SEMICONDUCTORS ## ELECTRICAL CHARACTERISTICS Cont. | Parameter | Ta | <sub>imb</sub> = + 25 | ۰c | Over specified<br>temp. range | | Unit | T-51-10-08 | |-------------------------------------------------------------------------------------|------|-----------------------|----------|-------------------------------|------|----------|------------------------------------| | rarameter | Min. | Тур. | Max. | Min. | Max. | | | | INTERNAL VOLTAGE<br>REFERENCE | | | | | : | | | | Output voltage | - | 2.535 | - | - | - | ٧ | | | Output voltage tolerance | - | - | ±3 | - | - | % | | | Slope impedance | - | 0.75 | 2 | - | - | Ω | | | Reference current | 0.75 | _ | 5.2 | 0.75 | 5.2 | mA | | | Output voltage<br>temperature coefficient | _ | 70 | - | _ | _ | ppm/°C | | | CLOCK | | | | | | | 200 5 | | Maximum on-chip clock<br>frequency | - | 1.0 | - | - | - | MHz | C <sub>ck</sub> = 220pF | | Clock frequency tempco | - | -0.125 | - | _ | - | %/°C | | | Clock capacitor | 220 | - | - | - | - | ρF | İ | | Maximum external clock frequency | 1.0 | _ | _ | 1.0 | - | MHz | | | Clock pulse width | 250 | - | - | - | - | ns | | | High level I/P voltage V <sub>IH</sub> | 3.5 | - | - | 3.5 | - | V | | | Low level I/P voltage V <sub>IL</sub> | - | - | 0.8 | - | 0.8 | V | | | High level I/P current I <sub>IH</sub> | - | 850 | _ | - | - | μΑ | $V_{CC} = 5.5V$<br>$V_{IN} = 4V$ | | Low level I/P current I <sub>IL</sub> | - | - 880 | | _ | - | | $V_{CC} = 5.5V$ $V_{IN} = 0.8V$ | | Supply rejection | | 3.0 | <u> </u> | | _ | %/V | | | LOGIC CS INPUT | | | | | | | | | High level I/P voltage V <sub>IH</sub> | 2.4 | _ | - | 2.4 | - | V | | | Low level I/P voltage V <sub>IL</sub> | _ | _ | 0.8 | - | 0.8 | ٧ | | | High level I/P current I <sub>IH</sub> | - | 250 | - | - | - | μΑ | $V_{CC} = +5.5$<br>$V_{IN} = +5.5$ | | High level I/P current I <sub>IH</sub> | - | 120 | - | - | _ | μΑ | $V_{CC} = +5.5$<br>$V_{IN} = +2.4$ | | Low level I/P current I <sub>IL</sub> | - | - 350 | - | - | _ | μΑ | $V_{CC} = +5.5$<br>$V_{IN} = +0.4$ | | DATA AND STATUS<br>OUTPUTS | | | | | | | | | High level output voltage V <sub>OH</sub> | 2.4 | - | - | 2.4 | - | V | OH MAX | | Low level output voltage V <sub>OL</sub> | | _ | 0.4 | - | 0.4 | V | OL MAX | | High level output current IOH | - | _ | -800 | - | - | μΑ | | | Low level output current I <sub>OL</sub> Three-state disable output leakage current | - | - | 2 2 | _ | 10 | mΑ<br>μΑ | | ### ELECTRICAL CHARACTERISTICS Cont. ### PLESSEY SEMICONDUCTORS | | T <sub>amb</sub> = +25°C | | | Over specified temp, range | | l | | |-----------------------------|--------------------------|-----|-----------|----------------------------|------|------------|---| | Parameter | Min. Typ. Max. | | Min. Max. | | Unit | Conditions | | | CONTINUOUS CONVERSION | | | | | | | | | Data output | | | | - | | | | | Delay times T <sub>EO</sub> | - | 100 | 125 | _ | 150 | ns | | | T <sub>CD</sub> | _ | 265 | 310 | _ | 390 | ns | | | Status output | | | | | | | | | Delay times T <sub>E1</sub> | - | 250 | 300 | - | 430 | ns | | | T <sub>SO</sub> | _ ' | 165 | 210 | _ | 260 | ns | | | T <sub>SI</sub> | - | 220 | 270 | | 370 | ns | | | SINGLE SHOT OPERATION | | | | | | | | | Data output | | | | | | | | | Delay times T <sub>EO</sub> | - | 100 | 125 | - | 150 | ns | | | $T_DO$ | - | 200 | 260 | _ | 310 | ns | | | T <sub>DI</sub> | - | 200 | 260 | _ | 310 | ns | | | $T_CD$ | - | 265 | 310 | - | 390 | ns | - | | Status output | | | | | | | | | Delay times T <sub>E1</sub> | - | 250 | 300 | _ | 430 | ns | | | T <sub>so</sub> | _ | 220 | 270 | - | 300 | ns | | | T <sub>SI</sub> | - | 230 | 280 | _ | 320 | ns | | | T <sub>OS</sub> | - | 250 | 300 | - | 360 | ns | | ### **GENERAL CIRCUIT OPERATION** The ZN509/10 uses the successive approximation technique to produce an 8-bit serial digital output. At the beginning of the conversion sequence the DAC input is set to the MSB. The resulting analogue output is compared with the unknown analogue input signal by means of the comparator. If the analogue input is larger the MSB is left in circuit, if not the MSB is removed. On the second clock pulse this sequence is repeated for the next most significant bit and so on until all 8-bits have been compared. #### **CONVERSION TIMING** The ZN509/10 will accept a low going chip select (CS) pulse, which can be completely asynchronous with respect to the clock; this pulse enables the 3-state output buffers and starts the conversion. Valid serial data will be produced between one and two clock periods later depending on the relative timing of the clock and CS signals (see Fig. 3 & 4). Upon receipt of a low going $\overline{\text{CS}}$ pulse the ZN509/10 is cleared i.e. the MSB and STATUS are set to one and all other bits reset to zero. The $\overline{\text{CS}}$ pulse can be as short as 150ns and if pulsed low during a conversion the device will be cleared and the conversion will restart. Holding the $\overline{\text{CS}}$ input low will not inhibit the operation of the device. The STATUS produces two different types of output which is dependent upon whether the device is being operated in the single shot or continuous mode. ### CONTINUOUS MODE OF OPERATION The ZN509/10 can be made to cycle by simply tying the $\overline{\text{CS}}$ input low see Fig. 3 for timing diagram. It should be noted that after power up, valid data will only be available after the voltage reference has stabilised. This time is dependent upon the reference decoupling capacitor and load resistor, but is typically 2ms for a 1K6 resistor and a 0.47 $\mu\text{F}$ capacitor. The synchronising status output goes low for one clock period every eight clock periods and coincides with the MSB data output. ## PLESSEY SEMICONDUCTORS #### SINGLE SHOT OPERATION T-51-10-08 The ZN509/10 recognises that a single shot operation is to be performed if a $\overline{CS}$ pulse of greater than 150ns, but no longer than one clock period in length is applied. Once this pulse is applied, both the Status and Data outputs come out of 3-state, the Status going high and the data output low. Between one and two clock periods later valid data, MSB first, will appear on the data output (the status goes low to indicate when the valid data is available). When all 8 bits of data have appeared, the data output returns into a high impedance state, at which point the status goes high. One clock period later the Status output also returns to a high impedance state. ### **DIGITAL OUTPUTS** The digital outputs are provided with 3-state buffers to allow connection to a common data bus. An equivalent circuit is shown in Fig. 5. When disabled (see timing diagrams for the conditions under which this applies) both output transistors are turned off and the device presents a high impedance load to the bus. When enabled the outputs will assume the logic states present on the input to the buffer. ### ON - CHIP CLOCK The on-chip clock operates with only a single external capacitor connected between pin 7 and ground as shown in Fig. 7(a). A graph of typical oscillator frequency versus capacitance is given in Fig. 8a. The oscillator frequency may be trimmed by means of an external resistor in series with the capacitor, as shown in Fig. 7(b). A graph of typical oscillator frequency versus resistance and capacitance is given in Fig. 8b. The oscillator input may be overdriven with an external clock signal from a TTL or CMOS gate as shown in Fig. 7(c). Fig. 7(c) External TTL or CMOS drive T-51-10-08 ### **ANALOGUE CIRCUITS** #### Reference The internal reference is an active bandgap circuit which is equivalent to a 2.5V Zener diode with a very low slope impedance (Fig. 9). A resistor (R<sub>ref</sub>) should be connected between V<sub>CC</sub> and V<sub>REF OUT</sub>, and a decoupling capacitor, C<sub>REF</sub> (0.47 $\mu$ F), is required between V<sub>REF OUT</sub> and GND. A suitable current to drive a ZN509/10 is nominally 2mA and will be supplied by an $R_{REF}$ of 1K2 [(5-2.535)/1K2 $\simeq$ 2mA]. With $R_{REF} = 620\Omega$ , the ZN509/10 reference may also be used as the reference voltage for other external circuits and can source or sink up to 1.5mA. Fig. 9 Internal voltage reference #### Analogue input The equivalent analogue input is shown in Fig. 10. ### ZN509/ZN510 ### D-A CONVERTER The converter is of the voltage switching type and uses an R-2R ladder network as shown in Fig. 11. Each element is connected to either OV or V<sub>REF IN</sub> by transistor voltage switches specially designed for low offset voltage (1mV). A binary weighted voltage is produced at the output of the R-2R ladder. D-A output = $$\frac{n}{256}$$ (V<sub>REF IN</sub> -V<sub>OS</sub>) + V<sub>OS</sub> T-51-10-08 Where n is the digital input to the D-A from the successive approximation register. $V_{\text{OS}}$ is a small offset voltage that is produced by the device supply current flowing in the package lead resistance. This offset will normally be removed by the setting up procedure and since the offset temperature coefficient is low (7ppm/°C) the effect on accuracy will be negligible.