March 1989 T-46-13-29 # 27CP128 131,072-Bit (16,384 x 8) UV Erasable CMOS PROM Military Qualified # **General Description** The 27CP128 is a high-speed 128K UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important requirements. The 27CP128 is designed to operate with a single $\pm 5V$ power supply with $\pm 10\%$ tolerance. The 27CP128 is packaged in a 28-pin dual-in-line package with transparent lid and a 32-pin windowed LCC. The transparent lid allows the user to expose the chip to ultraviolet-light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure. This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability. The 27CP128 specified on this datasheet is fully compliant with MIL-STD-883, Revision C. #### **Features** - Clocked sense amps for fast access time down to 250 ns - Low CMOS power consumption - Active power: 55 mW max - Standby power: 0.55 mW max - Performance compatible to NSC800™ CMOS microprocessor - Single 5V power supply - Fast and reliable programming - Static operation—no clocks required - TTL, CMOS compatible inputs/outputs - TRI-STATE® output - Optimum EPROM for total CMOS systems - Windowed DIP and LCC Package Options - Specifications guaranteed over full military temperature range (−55°C to +125°C) # **Block Diagram** | P | In | Na | me | | |---|----|----|----|--| | | | | | | | A0-A13 | Addresses | |--------------------------------|---------------| | CE | Chip Enable . | | ŌĒ | Output Enable | | O <sub>0</sub> -O <sub>7</sub> | Outputs | | PGM | Program | | NC | No Connect | | AR | Block Select | TL/D/10328-1 TRI-STATE® is a registered trademark of National Semiconductor Corporation. NSC800™ is a trademark of National Semiconductor Corporation. 9000-1140 © 1989 National Semiconductor Corporation TL/D/1032 RRD-B20M39/Printed in U.S. A. # **Connection Diagram** | 27C512 | 27C256 | 27C64 | 27C32 | 27C16 | | | | |--------|--------|-----------------|-------|----------------|--|--|--| | 27512 | 27256 | 2764 | 2732 | 2716 | | | | | A15 | Vpp | V <sub>PP</sub> | | | | | | | A12 | A12 | A12 | | | | | | | A7 | A7 | A7 | A7 | A7 | | | | | A6 | A6 | A6 | A6 | A6 | | | | | A5 | A5 | A5 | A5 | A5 | | | | | A4 | A4 | A4 | A4 | A4 | | | | | A3 | A3 | A3 | АЗ | А3 | | | | | A2 | A2 | A2 | A2 | A2 | | | | | A1 | A1 | A1 | A1 | A1 | | | | | A0 | A0 | A0 | A0 | AO | | | | | 00 | 00 | 00 | 00 | 00 | | | | | 01 | 01 | 01 | 01 | 01 | | | | | 02 | 02 | O <sub>2</sub> | 02 | O <sub>2</sub> | | | | | GND | GND | GND | GND | GND | | | | | | | | , | | |----------------|--------------------|-------|----------------|--------------------| | 27C16 | 27C32 | 27C64 | 27C256 | 27C512 | | 2716 | 2732 | 2764 | 27256 | 27512 | | | | Vcc | Vcc | Vcc | | | | PGM | A14 | A14 | | Vcc | Vcc | NC | A13 | A13 | | A8 | A8 | A8 | A8 | A8 | | A9 | A9 | A9 | A9 | A9 | | Vpp | A11 | A11 | A11 | A11 | | ŌĒ | OE/V <sub>PP</sub> | ŌĖ | ŌĒ | OE/V <sub>PP</sub> | | A10 | A10 | A10 | A10 | A10 | | CE/PGM | CE | Œ | CE/PGM | Œ | | 07 | 07 | 07 | 07 | 07 | | O <sub>6</sub> | O <sub>6</sub> | 06 | 06 | O <sub>6</sub> | | 05 | 05 | 05 | O <sub>5</sub> | O <sub>5</sub> | | 04 | O <sub>4</sub> | 04 | O <sub>4</sub> | 04 | | 03 | 03 | Oз | O <sub>3</sub> | O <sub>3</sub> | \*AR held at V<sub>IH</sub> Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the 27CP128 pins. #### NS Package Number J28AQ TL/D/10328-6 **Top View** NS Package Number EA32CQ # Military Temp Range ( $-55^{\circ}$ C to $+125^{\circ}$ C) V<sub>CC</sub> = 5V $\pm$ 10% | Parameter/Order Number | Access Time (ns) | | | | | | |------------------------|------------------|--|--|--|--|--| | 27CP128Q250/883 | 250 | | | | | | | 27CP128Q300/883 | 300 | | | | | | | 27CP128Q350/883 | 350 | | | | | | | 27CP128E250/883 | 250 | | | | | | | 27CP128E300/883 | 300 | | | | | | | 27CP128E350/883 | 350 | | | | | | ### **Absolute Maximum Ratings (Note 1)** Temperature under Bias -55°C to +125°C -65°C to +150°C Storage Temperature All Input Voltages with Respect to Ground (Note 10) +6.5V to -0.6V All Output Voltages with Respect to Ground (Note 10) V<sub>CC</sub>+1.0V to GND-0.6V V<sub>CC</sub> Supply with Respect +7.0V to -0.6V to Ground T-46-13-29 V<sub>PP</sub> Supply Voltage with Respect to Ground during Programming +14.0V to -0.6V **Power Dissipation** 1.0W 300°C Lead Temperature (Soldering, 10 sec.) **Operating Conditions** (Note 7) -55°C to +125°C Temperature Range (Tcase) **V<sub>CC</sub>** Power Supply 5V ±10% # **READ OPERATION** # **DC Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|----------|---------------------|-------| | ILI | Input Load Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 10 | μΑ | | ILO | Output Leakage Current | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$ | | | 10 | μΑ | | I <sub>CG1</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | $\overline{CE}/\overline{PGM} = V_{ L}, f = 5 \text{ MHz}$<br>Inputs = $V_{ H}$ or $V_{ L}, I/O = 0 \text{ mA}$ | | 5 | 20 | mA | | I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | $\overline{CE}/\overline{PGM} = GND, f = 5 MHz$<br>Inputs = $V_{CC}$ or GND, I/O = 0 mA | | 3 | 10 | mA | | ICCSB1 | V <sub>CC</sub> Current (Standby)<br>TTL Inputs | CE/PGM = V <sub>IH</sub> | | 0.1 | 1 | mA | | Iccs82 | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | CE/PGM = V <sub>CC</sub> | | 0.5 | 100 | μΑ | | lpp | Vpp Load Current | $V_{PP} = V_{CC}$ | | | 10 | μΑ | | V <sub>IL</sub> | Input Low Voltage | | -0.1 | | 0.8 | V | | VIH | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | V | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | <b>.</b> | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | V <sub>OL2</sub> | Output Low Voltage | I <sub>OL</sub> = 0 μA | | | 0.1 | ٧ | | V <sub>OH2</sub> | Output High Voltage | I <sub>OH</sub> = 0 μA | 4.4 | ļ | <u> </u> | V | # **AC Electrical Characteristics** | <del></del> | | | | 27CP128 | | | | | | |-----------------|--------------------------------------------------------------------------|-------------------------------|-----|---------|-----|-----|-----|-----|-------| | Symbol | Parameter | Conditions | 250 | | 300 | | 350 | | Units | | | | | Min | Max | Min | Max | Min | Max | | | tACC | Address to Output Delay | CE/PGM = OE = VIL | | 250 | | 300 | | 350 | ns | | tCE | CE/PGM to Output Delay | OE = V <sub>IL</sub> | | 250 | | 300 | | 350 | ns | | toE | OE to Output Delay | CE/PGM = VIL | | 70 | | 120 | | 120 | ns | | t <sub>DF</sub> | OE High to Output Float | CE/PGM = VIL | 0 | 60 | 0 | 105 | 0 | 105 | ns | | tон | Output Hold from Addresses,<br>CE/PGM or OE,<br>Whichever Occurred First | CE/PGM = OE = V <sub>IL</sub> | 0 | | 0 | | 0 | | ns | Capacitance T<sub>A</sub> = +25°C, f = 1 MHz (Note 2) T-46-13-29 | Symbol | Parameter | Conditions | Тур | Max | Units | |--------|--------------------|-----------------------|-----|-----|-------| | CIN | Input Capacitance | $V_{IN} = 0V$ | 6 | 10 | pF | | Cour | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 14 | pF | #### **AC Test Conditions** **Output Load** 1 TTL Gate and C<sub>L</sub> = 100 pF (Note 8) Timing Measurement Reference Level Inputs Outputs 0.8V and 2V 0.8V and 2V Input Rise and Fall Times Input Pulse Levels ≤5 ns 0.45V to 2.4V # AC Waveforms (Notes 6, 7 & 9) TL/D/10328-3 Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operations of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: This parameter is only sampled and is not 100% tested. Note 3: $\overline{\text{OE}}$ may be delayed up to $t_{ACC}-t_{OE}$ after the falling edge of $\overline{\text{CE}}$ without impacting $t_{ACC}$ . Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows: High to TRI-STATE, the measured V<sub>OL1</sub> (DC) - 0.10V; Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V. Note 5: TRI-STATE may be attained using OE or CE. Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. Note 7: The outputs must be restricted to $V_{CC}$ + 1.0V to avoid latch-up and device damage. Note 8: 1 TTL Gate: $I_{OL}=1.6$ mA, $I_{OH}=-400$ $\mu$ A. C<sub>L</sub>: 100 pF includes fixture capacitance. Note 9: VPP may be connected to VCC except during programming. Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max. Note 11: AR held at VIH. # Programming Characteristics (Notes 1, 2, 3 & 4) | 1 | - | 4 | 6 | _ | 1 | 3 | _ | 2 | q | |---|---|---|---|---|---|---|---|---|---| | | | T | v | _ | _ | v | _ | _ | J | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-----------------|------------------------------------------------------------|-----------------------------------------------|------|------|------|-------| | tas | Address Setup Time | | 2 | | | μs | | toes | OE Setup Time | | 2 | | | μs | | typs | V <sub>PP</sub> Setup Time | | 2 | | | μs | | tvcs | V <sub>CC</sub> Setup Time | | 2 | | | μs | | tos | Data Setup Time | | 2 | ٠ | | μs | | <sup>t</sup> AH | Address Hold Time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | | | μs | | t <sub>DF</sub> | Output Enable to Output Float Delay | CE = V <sub>IL</sub> | 0 | | 130 | ns | | tpw | Program Pulse Width | | 0.45 | 0.5 | 0.55 | ms | | toE | Data Valid from OE | CE = VIL | | | 150 | ns | | lpp | V <sub>PP</sub> Supply Current during<br>Programming Pulse | CE = V <sub>IL</sub><br>PGM = V <sub>IL</sub> | | | 30 | mÅ | | Icc | V <sub>CC</sub> Supply Current | | | | 10 | mA | | TA | Temperature Ambient | | 20 | 25 | 30 | °C | | Vcc | Power Supply Voltage | | 5.75 | 6.0 | 6.25 | ٧ | | V <sub>PP</sub> | Programming Supply Voltage | | 12.2 | 13.0 | 13.3 | V | | t <sub>FR</sub> | Input Rise, Fall Time | | 5 | | | ns | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0.45 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2.4 | 4.0 | | ٧ | | tiN | Input Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | | toυτ | Output Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to V<sub>PP</sub> or V<sub>CC</sub>. Note 3: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 4: Programming and program verify are tested with the Interactive Program Algorithm, at typical power supply voltages and timings. The Min and Max Limit Parameters are Design parameters, not Tested or guaranteed. ### **Programming Waveforms** (Note 3) ### **Functional Description** # NATL SEMICOND (MEMORY) #### 31E D #### DEVICE OPERATION The six modes of operation of the 27CP128 are listed in Table I. It should be noted that all inputs for the six modes may be at TTL levels. The power supplies required are $V_{\rm CC}$ and $V_{\rm PP}$ . The $V_{\rm PP}$ power supply must be at 13.0V during the three programming modes, and must be at 5V in the other three modes. The $V_{\rm CC}$ power supply must be at 6V during the three programming modes, and at 5V in the other three modes. #### Read Mode The 27CP128 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}/\text{PGM}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{\text{CE}/\text{PGM}}$ to output ( $t_{CE}$ ). Data is available at the outputs $t_{OE}$ after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}/\text{PGM}}$ has been low and addresses have been stable for at least $t_{ACC} - t_{OE}$ . The sense amps are clocked for fast access time. $V_{CC}$ should therefore be maintained at operating voltage during read and verify. If $V_{CC}$ temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data. #### Standby Mode The 27CP128 has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The 27CP128 is placed in the standby mode by applying a CMOS high signal to the $\overline{\text{CE/PGM}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. #### **Output OR-Tving** Because 27CP128s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not To most efficiently use these two control lines, it is recommended that $\overrightarrow{CE/PGM}$ (pin 20) be decoded and used as the primary device selecting function, while $\overrightarrow{OE}$ (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. T-46-13-29 #### **Programming** CAUTION: Exceeding 14V on pin 1 (Vpp) will damage the 27CP128. Initially, and after each erasure, all bits of the 27CP128 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The 27CP128 is in the programming mode when the Vpp power supply is at 13.0V and $\overline{OE}$ is at VIH. It is required that at least a 0.1 $\mu\text{F}$ capacitor be placed across Vpp, VCC to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs may be TTL. When the address and data are stable, an active low TTL program pulse is applied to the $\overline{\text{CE/PGM}}$ input. A program pulse must be applied at each address location to be programmed. Any location may be programmed at any time—either individually, sequentially, or at random. The 27CP128 is designed to be programmed with interactive programming, where each address is programmed with a series of 0.5 ms pulses until it verifies (up to a maximum of 20 pulses or 10 ms). Since the 27CP128 employs the last 131,072 bits of a 262,144 bit memory array, programming must be started at address 16,384 to provide correct data read. The 27CP128 must not be programmed with a DC signal applied to the $\overline{\text{CE/PGM}}$ input. Programming multiple 27CP128s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled 27CP128s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the CE/PGM input programs the paralleled 27CP128s. The 27CP128 is a partial 27C256 and therefore is not program compatible with most 128k EPROMs. The Manufacturer's Identification Code should not be used for programming control of the 27CP128. **TABLE I. Mode Selection** | Pins<br>Mode | CE/PGM<br>(20) | OE<br>(22) | Vpp<br>(1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) | |-----------------|-------------------------------------------|-----------------|------------|-------------------------|---------------------------| | Read | V <sub>I</sub> L | V <sub>IL</sub> | 5V | 5V | D <sub>OUT</sub> | | Standby | V <sub>IH</sub> | Don't Care | 5V | 5V | Hi-Z | | Program | Pulsed V <sub>IH</sub> to V <sub>IL</sub> | V <sub>IH</sub> | 13.0V | 6V | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | VIL | 13.0V | 6V | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | 13.0V | 5V | Hi-Z | | Output Disable | Don't Care | V <sub>IH</sub> | 5V | 5V | Hi-Z | # Functional Description (Continued) # NATL SEMICOND (MEMORY) 31.E #### **Program Inhibit** Programming multiple 27CP128s in parallel with different data is also easily accomplished. Except for $\overline{\text{CE}}/\overline{\text{PGM}}$ all like inputs (including $\overline{\text{OE}}$ ) of the parallel 27CP128 may be common. A low level $\overline{\text{CE}}/\overline{\text{PGM}}$ input selects the devices to be programmed. A high level $\overline{\text{CE}}/\overline{\text{PGM}}$ input inhibits the other devices from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with $V_{PP}$ at 13,0V. $V_{PP}$ must be at $V_{CC}$ , except during programming and program verify. #### **ERASURE CHARACTERISTICS** The erasure characteristics of the 27CP128 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å–4000Å range. After programming, opaque labels should be placed over the 27CP128's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the 27CP128 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of 15W-sec/cm². The 27CP128 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table II shows the minimum 27CP128 erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer-the standby current level, the active current level. and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 $\mu F$ ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. #### **TABLE II. Minimum 27CP128 Erasure Time** | Light Intensity<br>(Micro-Watts/cm²) | Erasure Time<br>(Minutes) | |--------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 25 | | 5,000 | 50 | T-46-13-29 0.330 ± 0.010 (8.382 ± 0.254) DIA UV WINDOW 0.020 (0.508) ×45° TOP VIEW 0.435 (11.05) MAX BOTTOM VIEW SIDE VIEW EA32CQ (REV A) 32L Leadless Chip Carrier (E) Order Number 27CP128E350/883, 27CP128E300/883 or 27CP128E250/883 NS Package Number EA32CQ Physical Dimensions inches (millimeters) (Continued) T-46-13-29 Lit. # 114740 28 Lead EPROM Dual In-Line Cerdip Package (JQ) Small Window Order Number 27CP128Q350/883, 27CP128Q300/883 or 27CP128Q250/883 NS Package Number J28AQ #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 68090 Senta Clara, CA 95052-8090 Tel: (408) 721-5000 TWX: (910) 339-9240 Hational Semiconductor GmbH Westendstrasse 193-195 D-8000 Munchen 21 West Germany Tet: (089) 5 70 95 01 Telex: 522772 NS Japan Ltd. Sanseido Bidg. 5F 4-15 Nishi Shinjuku Shinjuku-Ku, Tokyo 160, Japan Tek: 3-299-7001 FAX: 3-299-7000 National Semiconductor Hong Kong Ltd. Southeast Asia Marketing Austin Tower, 4th Floor 22-28A Austin Avenue Tsimshatsui, Kowfoon, H.K. Tot 3-7231290, 3-7249645 Cable: NSSEAMKTG Teles: 55996 NSSEA HX National Semicondutores Do Brasil Lida. Av. Brig. Farla Lima, 830 8 Andar 01452 Sao Paulo, SP. Brasil Tel: (557/1) 212-5066 Telex: 391-1131931 NSBR BR National Semiconductor (Australia) PTY, Ltd. 21/3 High Street Bayswaler, Victoria 3153 Australia Tel: (03) 729-6333 Telex: AA32096