### Am79168/Am79169-275 ### Advanced Micro Devices #### TAXIchip™ Transmitter/Receiver Transparent Asynchronous Transmitter/Receiver Interface #### **DISTINCTIVE CHARACTERISTICS** - Parallel TTL Interface - Eight (8) Data bits, Four (4) Command bits or - Ten (10) Data bits, Two (2) Command bits - ANSI Fibre Channel X3T9.3 and FC-PH compatible in 8-bit mode - IBM ESCON™ compatible in 8-bit mode - Selectable encoded or unencoded (raw) serial transmission modes - Dedicated TLOOP and RLOOP pins allow easy implementation of loopback test - Parallel data throughput - 17.5 Mbyte/sec to 27.5 Mbyte/sec in 8-bit mode, or - 14.6 Mbyte/sec to 22.9 Mbyte/sec in 10-bit mode - Serial data throughput 175 Mbaud to 275 Mbaud - 140 Mbit/sec to 220 Mbit/sec in 8-bit mode, or - 146 Mbit/sec to 229 Mbit/sec in 10-bit mode - +5 V single power supply operation - Serial link Interface compatible with standard fiber optic components - Direct interface with transmission lines, no need for extra driver/receiver components - On-chip Phase-Locked-Loop (PLL) requires only an external clock reference - Diagnostic feature ESEL facilitates link integrity testing. #### **GENERAL DESCRIPTION** The Am79168 TAXIchip Transmitter and Am79169 TAXIchip Receiver chipset is a general-purpose interface for very high speed point-to-point communications over coaxial or fiber optic media. TAXIchips emulate a parallel register. They load data into one side and output it on the other, except that, the two sides are separated by a long serial link. The speed of a TAXIchip system is adjustable over a range of frequencies. The TAXIchips' flexible bus inter- face scheme accepts bytes that are either 8 or 10 bits wide. Byte transfers can be Data or Command signaling. Am79168/169 are second generation TAXIchips using an 8B/10B NRZ transmission code. They offer features similar to the Am7968/69. # **BLOCK DIAGRAM**Am79168 Transmitter #### Note: Encoded Data N can be 8 or 10 M can be 4 or 2 N + M = 12 Raw Data M = 0 N = 10 or 12 #### **BLOCK DIAGRAM** #### Am79169 Receiver #### Note: Encoded Data N can be 8 or 10 M can be 4 or 2 N + M = 12 Raw Data M = 0 N = 10 or 12 # CONNECTION DIAGRAMS (Top View) Am79168 #### **PLCC** #### Am79169 #### **PLCC** #### Notes: 4 - 1. Pin 1 is marked for orientation. - 2. 28-pin Ceramic Leadless Chip Carrier pinout identical to PLCC. #### LOGIC SYMBOLS Vcc = Power Supply (2) GND = Ground (2) Vcc = Power Supply (2) GND = Ground (2) # ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | | | | | |--------------------|----|--|--|--|--|--|--|--| | AM79168 | JC | | | | | | | | | AM79169 | JC | | | | | | | | #### Valid Combinations Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly released combinations. #### PIN DESCRIPTION The terms Data and Command are used to indicate the groups of pins listed below for all data-width modes. | Mode | Data<br>MSB ↔ LSB | Command<br>MSB ↔ LSB | | | | | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Encoded,<br>8-bit mode<br>DMS=GND<br>ESEL=GND | Tx: Dl7, Dl6, Dl5, Dl4, Dl3, Dl2, Dl1, Dl0<br>Rx: DO7, DO6, DO5, DO4, DO3, DO2, DO1, DO0 | Tx: Cl <sub>3</sub> , Cl <sub>2</sub> , Cl <sub>1</sub> , Cl <sub>0</sub><br>Rx: CO <sub>3</sub> , CO <sub>2</sub> , CO <sub>1</sub> , CO <sub>0</sub> | | | | | | Encoded,<br>10-bit mode<br>DMS=Vcc<br>ESEL=GND | Tx: Dl9, Dl8, Dl7, Dl6, Dl5, Dl4, Dl3, Dl2, Dl1, Dl0 Rx: DO9, DO8, DO7, DO6, DO5, DO4, DO3, DO2, DO1, DO0 | Tx: Cl <sub>1</sub> , Cl <sub>0</sub><br>Rx: CO <sub>1</sub> , CO <sub>0</sub> | | | | | | Unencoded,<br>10-bit mode<br>DMS=GND<br>ESEL=Vcc | Tx: Dl9, Dl8, Dl7, Dl6, Dl5, Dl4, Dl3, Dl2, Dl1, Dl0 Rx: DO9, DO8, DO7, DO6, DO5, DO4, DO3, DO2, DO1, DO0 | N/A<br>N/A | | | | | | Unencoded,<br>12-bit mode<br>DMS=Vcc<br>ESEL=Vcc | Tx: Clo, Cl1, Dl9, Dl8, Dl7, Dl6, Dl5, Dl4, Dl3, Dl2, Dl1, Dl0 Rx: CO1, CO0, DO9, DO8, DO7, DO6, DO5, DO4, DO3, DO2, DO1, DO0 | N/A<br>N/A | | | | | #### Am79168 TAXIchip Transmitter #### Dlo - Dlz #### Data Inputs <0-7> (TTL inputs) These inputs accept parallel data from the host system. The Data is latched by STRBI. #### DIa/CI<sub>3</sub> #### Data <8> or Command <3> Input (TTL input) This input is either a Data (DIs) or Command (CIs) bit, depending upon the state of the DMS and ESEL pins. In 8-bit Encoded mode this pin is CIs. Otherwise, this pin is DIs. DIs/CIs is latched by STRBI. ### Dl<sub>9</sub>/Cl<sub>2</sub> Data <9> or Command <2> Input (TTL Input) This input is either a Data (DI<sub>9</sub>) or Command (CI<sub>2</sub>) bit, depending upon the state of the DMS and ESEL pins. In 8-bit Encoded mode, this pin is CI<sub>2</sub>. Otherwise, this pin is DI<sub>9</sub>. DI<sub>9</sub>/CI<sub>2</sub> is latched by STRBI. #### CI<sub>1</sub>.Cl<sub>0</sub> #### Command Inputs <1>, <0> (TTL Inputs) These inputs accept parallel Command information from the host system. They are latched by STRBI. In the unencoded 12-bit mode, these pins are the 2 most significant bits of the 12-bit data bus. #### **CDSEL** #### Command or Data Select (TTL input) This input is used to select between Command or Data transmission. When High, the parallel Command inputs are selected to be encoded and transmitted. When Low, the parallel Data inputs are selected to be encoded and transmitted. CDSEL is latched by STRBI. When ESEL is High, CDSEL is ignored. #### **ESEL** #### **Encoded Data Select (TTL Input)** ESEL enables or disables the Data/Command Encoder logic. ESEL is latched by STRBI and affects the corresponding parallel data input. When High, 10-bit or 12-bit parallel words (set by DMS) are transmitted without encoding. When Low, 8-bit or 10-bit parallel words (set by DMS) are transmitted as encoded 8B/10B or 10B/12B data. Commands can only be transmitted in Encoded mode. #### **DMS** #### Data Mode Select (Hard-Wired TTL Select Input) This input selects the Data pattern width. The transmission modes for all possible combinations of DMS and ESEL are given in the table below. | Ing | outs | | |-----|------|---------------------------| | DMS | ESEL | Transmission Mode | | 0 | 0 | 8-bit Mode, Encoded Data | | 0 | 1 | 10-bit Mode, Raw Data | | 1 | 0 | 10-bit Mode, Encoded Data | | 1 | 1 | 12-bit Mode, Raw Data | #### Note: For receiver replace strobed in ESEL input with hardwired Raw input. #### STRBI #### Data/Command Strobe Input (TTL Input) The rising edge of this input causes both the Data and Command inputs to be latched into the Am79168 Transmitter. STRBI can be tied to CLKI for synchronous operation or STRBI can be operated asynchronously. For asynchronous operation, the STRBI/ACK protocol must be observed. #### **CLKI** #### Clock Input (TTL Input) This input supplies the reference to the internal PLL clock multiplier. It must be driven by an external crystal-controlled frequency source. The internal state machine counters are synchronized to the falling edge of this signal. In Test mode, the clock-multiplying circuit is disabled and the falling edge of this input supplies the internal bit-clock to the entire circuit. #### OE1, OE2 #### Output Enable 1, 2 (TTL inputs, active Low) These inputs control the TX/TY and TLOOP serial outputs according to the table below. OE1 and OE2 are synchronized internally by the falling edge of CLKI. | ŌĒ1 | OE2 | TX/TY Outputs | TLOOP Output | |------|------|---------------|--------------| | Low | Low | Serial Data | Serial Data | | Low | High | Serial Data | Low | | High | Low | Low/High | Serial Data | | High | High | Off/Off | Low | Note: output High = VoH, output Low = VoL, output Off = the output emitter-follower circuit is turned off to allow Pseudo Emitter Coupled Logic (PECL) 'wired—OR.' #### **ACK** #### Acknowledge (TTL Output) ACK High indicates that the Am79168 is ready to accept a new Data and Command. The timing of ACK's response to STRBI depends on the condition of the Transfer Register. If the Transfer Register is empty when STRBI goes High, new data immediately falls through the Input Register into the Transfer Register and ACK closely follows STRBI. If the Transfer Register contains previously stored data when STRBI is asserted, ACK is delayed until the next falling edge of CLKI. If the ACK signal needs to be observed, STRBI must remain High until the ACK signal is active. ACK is provided as a convenience to asynchronous TAXIchip systems and may be ignored in synchronous systems. ACK goes Low in response to the falling edge of STRBI. #### TX. TY #### Transmitted Serial Data (Differential PECL Outputs) These outputs generate data at PECL voltage levels. When correctly biased, they are capable of driving 50-ohm lines either directly or through isolating capacitors. TX/TY is enabled or disabled by OE1 and OE2. #### **TLOOP** ### Transmitted Loopback Data (Single-Ended PECL Output) TLOOP generates the same PECL serial data signal as TX. When correctly biased, it is capable of driving 50-ohm lines either directly or through isolating capacitors. TLOOP can be connected to RLOOP at the Receiver to perform system diagnostic testing. TLOOP is enabled or disabled by OE1 and OE2. #### **TEST** #### Test Mode Enable (Hard-Wired 3-Level Select Input) This is a factory test pin and must be wired to ground during normal operation. #### PVCC, CVCC #### Peripheral Vcc, Core Logic Vcc (Power Supply) PVCC powers the TTL input/output and PECL output circuits. CVCC powers all internal logic and analog circuits. They are isolated from each other to reduce internal noise coupling, but must be connected to a common external +5 V supply. #### PGND, CGND #### Peripheral GND, Core Logic GND (Ground Pins) PGND is used by the TTL circuits. CGND is used by all internal logic and analog circuits. They are separated from each other to reduce internal noise coupling, but must be connected to a common external ground reference. #### Am79169 TAXIchip Receiver #### REFCK #### Reference Clock (TTL input) REFCK is driven by an external crystal-controlled frequency source. REFCK supplies the expected byterate frequency reference for the clock and data recovery PLL. #### **LPSEL** #### Loop Select (TTL Input, Active Low) LPSEL Low selects the serial RLOOP data stream input as the received data. This can be used in system diagnostic test to bypass the transmission medium. LPSEL High selects the RX/RY input. #### DO<sub>0</sub>-DO<sub>7</sub> #### Data Outputs <0-7> (TTL Outputs) These outputs reflect the most recent valid Data received by the Receiver. #### DO<sub>8</sub>/CO<sub>3</sub> #### Data <8> or Command <3> Output (TTL Output) This output is either a Data ( $DO_8$ ) or Command ( $CO_3$ ) bit, depending on the state of the DMS and RAW pins. In 8-bit Encoded mode, this output is $CO_3$ . Otherwise, it is $DO_8$ . The output reflects the most recent valid $DO_8$ or $CO_3$ bit received by the Receiver. #### DO<sub>2</sub>/CO<sub>2</sub> #### Data <9> or Command <2> Output (TTL Output) This output is either a Data (DO<sub>9</sub>) or Command (CO<sub>2</sub>) bit, depending on the state of the DMS and RAW pins. In 8-bit Encoded mode, this output is CO<sub>2</sub>. Otherwise, it is DO<sub>9</sub>. The output reflects the most recent valid DO<sub>9</sub> or CO<sub>2</sub> bit received by the Receiver. #### CO<sub>1</sub>, CO<sub>0</sub> #### Command Outputs <1>, <0> (TTL Outputs) These outputs reflect the most recent valid Command received by the Receiver. In 10-bit Raw mode, these outputs are the two most significant bits of the 12-bit data bus. #### S1, S2 #### Status Indication 1, 2 (TTL Output) These outputs indicate the status of the parallel output data (Data received, Command received, Violation detected, or re-alignment of byte boundary) according to the table given below. The timing of the S1 and S2 outputs is the same as all Data and Command outputs. | Pin S | Status | | |-------|--------|----------------------------| | S1 | S2 | Indication | | 0 | 0 | Data | | 1 | 0 | Command | | 0 | 1 | Violation (see Notes 2, 3) | | 1 | 1 | Re-Align (see Notes 1, 3) | #### Notes: - Re-Align = Byte boundary adjustment made through receipt of SYNC pattern. If a SYNC pattern is received that is aligned with the current byte alignment, no adjustment of the byte boundary is made and Re-Align is not signalled. - 2. Violation = Coding violation or Disparity error. - 3. In the case of Re-Align, the Data outputs remain unchanged from their previous values while a CMD (5/13) appears on the command outputs (CMD (1/3) in 10-bit mode). In the case of Violation, the Command outputs remain unchanged and the Data outputs reflect a decoded interpretation of the data that was received. #### **STRBO** #### Command/Data Strobe Output (TTL Output) The rising edge of this output signals the presence of new Command or Data at the output register. It is High after new outputs are presented and it goes Low midway through the same byte. #### SYNCD #### Byte Synchronization Disable (TTL Input) When High, this pin disables Byte Sync Logic and prevents the SYNC pattern from resetting the byte boundary. For most applications, the SYNCD pin should be tied to GND. #### CLKO #### Clock Output (TTL Output) This is a byte rate clock output from the clock-recovery PLL circuit. When data is being received, CLKO is locked to the serial signal. It falls at the time that the Parallel Outputs are updated, and rises at mid-byte. CLKO has no direct frequency relationship with REFCK. CLKO may contain feed-through jitter from the received data. It will be stretched during byte boundary realignment. ## RX, RY Received Data (Differential PECL Inputs) RX and RY receive differential serial data. They are compatible with typical PECL interfaces. RX and RY can be directly connected to +5 V referenced PECL or AC coupled to -5.2 V referenced ECL. This input pair has wide common mode voltage range and high differential sensitivity. They can be connected directly to properly terminated transmission lines in wire interconnect systems. #### **RLOOP** ### Received Loopback Data (Single-Ended PECL input) RLOOP accepts 100K PECL voltage swings, which are referenced to +5 V. This input can be connected to the Am79168 Transmitter TLOOP pin through a terminated line for system level diagnostic loopback test functions. #### DMS #### Data Mode Select (Hard-Wired 3-Level Select Input) DMS selects the Data pattern width. The transmission modes for all possible combinations of DMS and RAW are given in the table shown in the Transmitter DMS pin description. This input also serves as a Test mode enable for factory or incoming inspection. When left open (internally terminated to 1/2 Vcc), the Am79169 is forced into an 8-bit Test mode. In this mode, the internal bit-clock is derived from the REFCK input, instead of the internal PLL. #### RAW #### RAW Data Reception Enable (TTL Input) RAW enables or disables the Data/Command Decoder logic. When High, the Receiver converts the incoming serial bit stream into 10-bit or 12-bit (determined by DMS) parallel words and presents these words at the parallel outputs without any decoding. When RAW is Low, the Receiver converts the incoming serial bit stream into decoded 8-bit or 10-bit parallel words. #### PVCC, CVCC #### Peripheral Vcc, Core Logic Vcc (Power Supply) PVCC powers the TTL output circuits. CVCC powers all input circuits, internal logic and analog circuits. They are isolated from each other to reduce internal noise coupling, but must be connected to a common external +5 V supply. #### PGND, CGND #### Peripheral GND, Core Logic GND (Ground Pins) PGND is used by the TTL output circuits. CGND is used by all inputs, internal logic and analog circuits. They are separated from each other to reduce internal noise coupling, but must be connected to a common external ground reference. #### **FUNCTIONAL DESCRIPTION** Unless stated otherwise, all descriptions in this section assume Encoded Mode operation. #### **Transmitter Operation** The inputs to the Am79168 Transmitter typically come from two different parts of the sending host system. Data comes from a data channel and represents information transfer between host systems. Command comes from a communication control section of the sending host system. The set of COMMANDs provided by the TAXIchip could be the basis of a user-defined protocol. When a byte has been latched into the Transmitter by the STRBI input, the Data or Command (selected by CDSEL) is encoded, serialized and shifted out onto the serial link. If the Transmitter ESEL pin is strobed in HIGH, the data bypasses the encoder, is serialized and then shifted out for that byte. The serial link speed is derived from a crystal-controlled frequency source external to the Transmitter. This source frequency is multiplied by ten (DMS = GND) or twelve (DMS = Vcc) by the internal clock-multiplying PLL. The multiplied frequency gives the baud rate on the serial link. In 8-bit mode, the source frequency can be varied between 17.5 MHz and 27.5 MHz. In 10-bit mode, the source frequency can be varied between 14.6 MHz and 22.9 MHz. The frequency required to achieve the maximum speed of 275 Mbaud on the serial link is given in the table below. | Data<br>Width<br>Mode | Max.<br>Clock<br>Freq.<br>(MHz) | Max.<br>Parallel<br>Throughput<br>(ns/Byte) | Internal<br>Clock<br>Multiply<br>Ratio | Max.<br>Serial<br>Data Rate<br>(Mbits/sec.) | |-----------------------|---------------------------------|---------------------------------------------|----------------------------------------|---------------------------------------------| | 8-bit | 27.5 | 36.4 | 10 | 220 | | 10-bit | 22.9 | 43.7 | 12 | 229 | #### **TAXI System Byte Alignment** In order to maintain correct symbol boundaries between the Transmitter and Receiver, a SYNC pattern has been chosen which is uniquely recognized by the Receiver. At power-up or if byte alignment is lost through link errors, a SYNC pattern must be sent by the Transmitter to allow the Receiver to reset its byte boundaries. The SYNC pattern is defined as a K28.5 followed by another K28.5 either immediately or after exactly 1, 2, or 3 sets of n-bits. This fulfills byte alignment requirements for ANSI Fibre Channel Standard and IBM ESCON. Data at the Receiver outputs is aligned after the second K28.5. In 10-bit mode, the K28.D13/18 symbol replaces the K28.5. The four possible SYNC patterns are illustrated in the following diagram. | K28.5 | K28.5 | | | | |-------|--------|--------|--------|-------| | K28.5 | n-bits | K28.5 | | | | K28.5 | n-bits | n-bits | K28.5 | | | K28.5 | n-bits | n-bits | n-bits | K28.5 | #### Notes: - 1. Valid Symbol can be any valid command or data symbol 2. In 10-bit mode, K28.D13/18 replaces K28.5 - 3. n = 10 for 8-bit mode - n = 12 for 10-bit mode The TAXI Transmitter automatically generates and sends K28.5 symbols (K28.D13/18 in 10-bit mode) when it is not strobed. Also, these symbols can be explicitly sent using the Command channel. Either of these means can be used to generate one of the SYNC patterns. The SYNC pattern will limit the run-length of a byte alignment error. The interval at which SYNC needs to be sent depends solely upon the environment and requirements of the application. In addition to being part of the specially defined SYNC patterns, the K28.5 (K28.D13/18 in 10-bit mode) symbols have encoded patterns that contain the appropriate number of data transitions to aid Receiver PLL data acquisition and keep it in its optimal operating condition. #### **Receiver Operation** The Am79169 Receiver accepts encoded NRZ serial data on the RX/RY or RLOOP inputs. The clock information is extracted from the encoded data using a PLL circuit. The clock-recovery PLL in the Receiver examines every transition in the arriving serial data stream and aligns its own bit-clock with these data transitions. All data transfers and decoding in the Receiver are synchronous to this bit-clock. The data stream is continuously monitored by the Byte Sync Logic and loaded in parallel into the Decoder on byte boundaries (see block diagram on page 2). The decoded data is latched to either Data or Command outputs synchronous to STRBO. STRBO signals the arrival of new Data or Command in the respective output latches. If an invalid code is detected by the Decoder, S1 and S2 will indicate a Violation. The Command, Data, S1 and S2 outputs are stable during STRBO pulses. The timing relationship between these outputs and STRBO is derived from the internal bit-synchronous logic. CLKO is a buffered version of the internal byte boundary clock. When the Receiver loses byte alignment and upon power-up, subsequent reception of a SYNC pattern causes the Byte Sync Logic to re-establish the byte boundary and signal its detection at the S1 and S2 output pins. When this occurs, CLKO will be stretched to the new byte boundary to guarantee minimum pulse width for receiving systems. When Re-Align is signaled on S1 and S2, the Data and Command outputs do not change. The fragment being processed just prior to this re-acquisition of the byte boundary will be lost. #### **Am79168 Transmitter Test Mode** The TEST input pin is used to put the Transmitter into Test mode. This allows the testing of the logic in the Registers, Encoder, and Shifter without involving the PLL. The below mentioned actions must take place to put the chip into Test mode. Either 8-bit or 10-bit mode can be used. - TEST to Vcc - CLK the device - TEST to float to reset to known state - CLK the device When the Transmitter is in Test mode, the internal bitclock is switched out and replaced by the CLKI input, which clocks the serial output data at the CLKI rate. An automatic test system will be able to clock the part through its functional test patterns at any rate or sequence that is convenient. #### **Am79169 Receiver Test Mode** The DMS input is used to put the Receiver into Test mode. This will allow testing of the logic in the Latches, Decoder, and Shifter without involving the PLL. When in Test Mode, only the 8-bit Mode may be used. When DMS is left open, the internal bit-clock is switched out and replaced by the REFCK input. An automatic test system will then be able to clock the part through its functional test patterns at any rate or sequence that is convenient. #### Am79168 Transmitter Raw Data The ESEL input on the Transmitter is used to send unencoded data. When ESEL is High, the Encoder logic in the Transmitter is bypassed and the 10-bit or 12-bit (determined by DMS) parallel words that are strobed into the Transmitter are sent serially as raw bits (no encoding). Command inputs and CDSEL are ignored. When sending raw data, as when sending encoded data, the Transmitter inserts K28.5 (K28.D13/D18 in 12-bit mode) symbols into the serial data stream when it is not strobed Sending raw data is useful for diagnostic purposes and for systems that implement a coding scheme other than the 8B/10B and 10B/12B schemes. Disparity is suspended for both the Transmitter and Receiver during raw data transmission. #### **Am79169 Receiver Raw Mode** The RAW input on the Receiver is used to put the Receiver into Raw mode. When in Raw mode (RAW = High), the Decoder logic in the Receiver is bypassed. Serial data is converted into parallel 10-bit or 12-bit words and presented to the receiving system without any decoding. Function of the SYNCD input is the same in Raw mode as in Encoded mode. If SYNCD is Low, Byte Sync Logic is enabled and word alignment at the Receiver is performed when a SYNC pattern is received. If SYNCD is High, Byte Sync Logic is disabled and raw, unaligned data is presented to the receiving system. When in Raw mode, the Receiver decodes everything as Data. Hence, the Receiver status outputs (S1 and S2) can only indicate Data and if SYNCD is Low, Re-Align can also be indicated. Several bytes of padding should be allowed before and after a transition of the RAW Pin. When the Receiver is in Raw mode, a Resync will be output as S1, S2 = 1, with the outputs not representing any particular Data or Command. A Raw mode Resync can be generated in 8-bit mode by the reception of a Command 5 or Command 13 and in 10-bit mode by Command 1 or Command 3. #### Data Encoding/Decoding Format The encoding/decoding scheme used by the Am79168/79169 is taken from the ANSI Fibre Channel standard. In the 8-bit encoded mode, the code is exactly the 8B/10B code used in Fibre Channel. In this code, 8 data bits are converted into a 10-bit code word (symbol). This is done in two parts. The least significant 5 bits are coded into a 6-bit sub-block using the 5B/6B coding table given and the 3 remaining bits are coded into a 4-bit sub-block using the 3B/4B coding table. The 6-bit sub-block is transmitted serially in the NRZ format in the order a, b, c, d, e, i followed by the 4-bit sub-block in the order f, g, h, i. In the 10-bit encoded mode, a 10B/12B code is used which is a derivative of the 8B/10B code. In this mode, the 10-bit word is divided into two 5-bit words, which are each encoded into a 6-bit sub-block using the 5B/6B coding table given. Serial transmission is then done identically to 8-bit mode. The 8B/10B and 10B/12B codes guarantee DC balance by insuring the same average amount of "High" time as "Low" time. By insuring DC balance, the data-induced noise effects due to DC shifts in an AC-coupled system are minimized. The DC balance of a code can be characterized by its "Running Disparity". The "Disparity" of a sub-block of code bits is the difference between the number of ones and zeroes in the sub-block. For example, the Disparity of the sub-block 011000 is -2 and the Disparity of the sub-block 110110 is +2. Running Disparity is defined as the cumulative Disparity of all previous sub-blocks. In the 8B/10B and 10B/12B codes, all sub-blocks defined in the 5B/6B and 3B/4B coding tables have a Disparity of –2. 0. or +2. Those sub-blocks with non-zero Disparity have two versions: one with -2 Disparity and one with +2 Disparity. These two versions are complements of each other. Sub-blocks with 0 Disparity have only one version. Two exceptions to this are the encoding D7 and Dx.3 in the 5B/6B and 3B/4B coding tables, respectively. These sub-blocks are balanced (0 Disparity) but have two versions. The decoder always changes the Disparity to + when 000111 is received and to - when 111000 is received. This is done to reduce the maximum run length of the code. The Running Disparity at the end of any sub-block is always –1 or +1. When a sub-block is sent that has non-zero Disparity, the +2 Disparity version is chosen if the Running Disparity is -1 and the -2 Disparity version is chosen if the Running Disparity is +1. When a 0 Disparity sub-block is sent, the Running Disparity is not changed. Hence, the Running Disparity at sub-block boundaries is always -1 or +1 and the code maintains DC balance. In addition to maintaining DC balance, the sub-blocks defined by the code provide sufficient transition density for clock recovery circuits by limiting runlength to a maximum of 5 bits. Illustrated in Table 1 below is the naming convention for symbols obtained through a combination of sub-block names from the 5B/6B and 3B/4B tables. In addition to the 5B/6B and 3B/4B coding tables used for data, special symbols are defined which are used for TAXI Command transmission. These special symbols have names that begin with K instead of the D for data symbols. In the 8-bit mode, Commands D21.5/4 (1110) and D10.5/4 (1111) are special cases in which data subblocks are sent. When Command 14 is sent, the TAXI Transmitter chooses to send either D21.4 or D21.5 to guarantee that the Running Disparity after this symbol will be -1. Similarly, when Command 15 is sent, the choice is made between D10.4 or D10.5. These special cases are available to ease implementation of End-of-Frame functions in Fibre Channel compliant systems. **Table 1. Example of Naming Convention** | 8-Bit<br>Parallei<br>Data<br>D7 D0 | 5B<br>Encoder<br>Input<br>D4 D0 | 3B<br>Encoder<br>Input<br>D7 D5 | Symbol<br>Name | Encoded<br>Current RD – | Version<br>Current RD + | |------------------------------------|---------------------------------|---------------------------------|----------------|-------------------------|-------------------------| | 10110010 | 10010 | 101 | D18.5 | 010011 1010 | 010011 1010 | | 01101101 | 01101 | 011 | D13.3 | 101100 1100 | 101100 0011 | Table 2. TAXIchip Data/Command Symbols 5B/6B-Bit Encoder/Decoder | | • | | 6-Bit | I | | Alternate | T | |------|--------------|---|-------------|----|---|-------------|----| | | | | Encoded NRZ | | | Encoded NRZ | | | Data | 5-Bit Binary | * | Sub-Block | ** | * | Sub-Block | ** | | | D4D3D2D1D0 | | abcdei | | | abcdei | | | D0 | 00000 | + | 011000 | _ | _ | 100111 | + | | D1 | 00001 | + | 100010 | - | - | 011101 | + | | D2 | 00010 | + | 010010 | - | - | 101101 | + | | D3 | 00011 | d | 110001 | d | | | | | D4 | 00100 | + | 001010 | _ | _ | 110101 | + | | D5 | 00101 | d | 101001 | d | | | | | D6 | 00110 | d | 011001 | d | | | | | D7 | 00111 | + | 000111 | + | - | 111000 | - | | D8 | 01000 | + | 000110 | _ | _ | 111001 | + | | D9 | 01001 | d | 100101 | d | | | | | D10 | 01010 | d | 010101 | d | | | | | D11 | 01011 | d | 110100 | d | | | | | D12 | 01100 | d | 001101 | d | | | | | D13 | 01101 | d | 101100 | đ | | | | | D14 | 01110 | d | 011100 | d | | | | | D15 | 01111 | + | 101000 | _ | - | 010111 | + | | D16 | 10000 | + | 100100 | _ | - | 011011 | + | | D17 | 10001 | d | 100011 | d | | | | | D18 | 10010 | d | 010011 | d | | | | | D19 | 10011 | d | 110010 | d | | | | | D20 | 10100 | d | 001011 | d | | | | | D21 | 10101 | d | 101010 | d | | | | | D22 | 10110 | d | 011010 | d | | | | | D23 | 10111 | + | 000101 | _ | - | 111010 | + | | D24 | 11000 | + | 001100 | _ | - | 110011 | + | | D25 | 11001 | d | 100110 | d | | | | | D26 | 11010 | d | 010110 | d | | | | | D27 | 11011 | + | 001001 | _ | – | 110110 | + | | D28 | 11100 | d | 001110 | d | | | | | D29 | 11101 | + | 010001 | - | - | 101110 | + | | D30 | 11110 | + | 100001 | _ | - | 011110 | + | | D31 | 11111 | + | 010100 | - | – | 101011 | + | d: Running Disparity = either + or -Serialization order: a is transmitted first, i is transmitted last <sup>\*</sup>Initial Running Disparity <sup>\*\*</sup>Final Running Disparity Table 3. TAXIchip Data/Command Symbols 3B/4B-Bit Encoder/Decoder | Data | 3-bit Binary | * | 4-bit<br>Encoded NRZ<br>Sub-Block | ** | * | Alternate<br>Encoded NRZ<br>Sub-Block | ** | |------|--------------|---|-----------------------------------|----|---|---------------------------------------|----| | | D7D6D5 | | fghj | | | fghj | | | Dx.0 | 000 | + | 0100 | _ | - | 1011 | + | | Dx.1 | 001 | ď | 1001 | đ | | | | | Dx.2 | 010 | d | 0101 | đ | | | | | Dx.3 | 011 | + | 0011 | + | - | 1100 | _ | | Dx.4 | 100 | + | 0010 | _ | _ | 1101 | + | | Dx.5 | 101 | d | 1010 | d | | | | | Dx.6 | 110 | d | 0110 | d | | | | | Dx.7 | 111 | + | 0001 | _ | - | 1110 | + | | | OR | + | 1000 | - | - | 0111 | + | d: Running Disparity = either + or - Serialization order: f is transmitted first, j is transmitted last The second 111 code is used when the previously encoded 6B sub-block is 110100, 101100, or 011100 (use 1000) or 100011, 010011, or 001011 (use 0111) to avoid a possible alias K28.5 special character. Table 4. TAXichip Data/Command Symbols 8-Bit Encoder/Decoder | Decimal<br>Value | TX<br>Command<br>Input | TX Command<br>Input<br>4-Bit Binary | * | | Encoded NRZ<br>Sub-Block | | | | * | Alterr<br>NR<br>Sub-B | Z | ** | RX Command<br>Output<br>4-Bit Binary | |------------------|------------------------|-------------------------------------------------------------|---|--------|--------------------------|---|--------------|--------------|------|-----------------------|-----------|----|--------------------------------------| | | | C <sub>3</sub> C <sub>2</sub> C <sub>1</sub> C <sub>0</sub> | | abcdei | fghj | | | abcdei | fghj | | | | | | 0 | K28.0 | 0000 | _ | 001111 | 0100 | _ | + | 110000 | 1011 | + | 0000 | | | | 1 | K28.1 | 0001 | - | 001111 | 1001 | + | + | 110000 | 0110 | - | 0001 | | | | 2 | K28.2 | 0010 | _ | 001111 | 0101 | + | + | 110000 | 1010 | _ | 0010 | | | | 3 | K28.3 | 0011 | _ | 001111 | 0011 | + | + | 110000 | 1100 | - | 0011 | | | | 4 | K28.4 | 0100 | _ | 001111 | 0010 | - | + | 110000 | 1101 | + | 0100 | | | | 5 | K28.5 | 0101 | _ | 001111 | 1010 | + | + | 110000 | 0101 | _ | 1101/0101 | | | | 6 | K28.6 | 0110 | _ | 001111 | 0110 | + | + | 110000 | 1001 | _ | 0110 | | | | 7 | K28.7 | 0111 | _ | 001111 | 1000 | _ | + | 110000 | 0111 | + | 0111 | | | | 8 | K23.7 | 1000 | _ | 111010 | 1000 | _ | + | 000101 | 0111 | + | 1000 | | | | 9 | K27.7 | 1001 | _ | 110110 | 1000 | _ | + | 001001 | 0111 | + | 1001 | | | | 10 | K29.7 | 1010 | _ | 101110 | 1000 | _ | + | 010001 | 0111 | + | 1010 | | | | 11 | K30.7 | 1011 | - | 011110 | 1000 | _ | + | 100001 | 0111 | + | 1011 | | | | 12 | Reserved | 1100 | d | 001111 | 1010 | + | | No Alternate | | | 1101 | | | | 13 | K28.5+ | 1101 | d | 001111 | 1010 | + | No Alternate | | | 1101 | | | | | 14 | D21.5/4 | 1110 | - | 101010 | 1010 | _ | + | 101010 | 0010 | _ | *** | | | | 15 | D10.5/4 | 1111 | _ | 010101 | 1010 | _ | + | 010101 | 0010 | _ | *** | | | #### Notes: Command 13 (K28.5+) can be used to reset the Running Disparity in the Transmitter to +1 so that systems that keep track of Disparity externally can reset the Disparity to a known value. When the Transmitter sends a K28.5, the Receiver will output a K28.5 (Command 5) if the Running Disparity is +1, and a K28.5+ (Command 13) if the Running Disparity is -1. The 8-bit mode Commands 14 and 15 send D21.4 or D21.5, or D10.4 or D10.5, respectively, depending on the initial Running Disparity. These Commands can be used in sending Fibre Channel End-of-Frame delimiters (see ANSI X3T9.3 Fibre Channel Specification for details). <sup>\*</sup>Initial Running Disparity <sup>\*\*</sup>Final Running Disparity <sup>\*\*\*</sup>Received as Data d: Running Disparity = either + or - Serialization order: a is transmitted first, j is transmitted last Table 5. TAXichip Data/Command Symbols10-Bit Encoder/Decoder | Decimal<br>Value | TX<br>Command<br>Input | TX Command<br>Input<br>4-Bit Binary | * | Encoded NRZ<br>Sub-Block | | | | Alternate<br>NRZ<br>* Sub-Block | | | RX Command<br>Output<br>4-Bit Binary | |------------------|------------------------|-------------------------------------|---|--------------------------|--------|---|--------------|---------------------------------|--------|----|--------------------------------------| | | | C <sub>1</sub> C <sub>0</sub> | Г | abcdei | fghjkl | | | abcdei | fghjkl | | | | 0 | K28.D16 | 00 | – | 001111 | 100100 | _ | + | 110000 | 011011 | + | 00 | | 1 | K28.D13/D18 | 01 | – | 001111 | 101100 | + | + | 110000 | 010011 | _ | 11/01 | | 2 | K28.D14/D17 | 10 | _ | 001111 | 011100 | + | + | 110000 | 100011 | _ | 10 | | 3 | K28.D13+ | 11 | d | 001111 | 101100 | + | No Alternate | | | 11 | | Serialization order: a is transmitted first. I is transmitted last When the Transmitter sends a Command 1 (K28.D13 or K28.D18), the Receiver will output a Command 1 if the Running Disparity is -1 (D18 received) and a Command 3 if the Running Disparity is +1 (D13 received). # Am79168 Transmitter Functional Block Description Unless stated otherwise, all descriptions in this section assume Encoded Mode operation. #### **Clock Generator** Depending upon the state of the DMS pin, the internal PLL multiplies the CLKI reference frequency by ten (8-bit mode) or twelve (10-bit mode) to derive the serial link baud rate. #### Input Register Data, Command, ESEL and CDSEL inputs are clocked into the Input Register by the rising edge of STRBI. #### STRBI/ACK Logic and Transfer Register If the Transfer Register is empty, data is immediately transferred from the Input Register to the Transfer Register and ACK goes High. If the Transfer Register is full, the data transfer and assertion of ACK will be delayed until the Transfer Register is cleared. ACK indicates a successful transfer into the Transfer Register and a free Input Register. #### **Encoder Register** Data is transferred from the Transfer Register to the Encoder Register at each byte boundary by an internal signal which is synchronous with CLKI. #### Encoder When the corresponding CDSEL bit is Low, the encoder encodes 8 or 10 bits of Data into 10 or 12 code-bits. When the CDSEL bit is High, the 4 or 2 bits of Command are encoded into 10 or 12 code-bits. If ESEL is High, the encoder is bypassed. #### Shifter Parallel encoded data is transferred from the Encoder to the Shifter at each byte boundary, and is then serially shifted to the outputs. The shifter is also responsible for generating K28.5 (K28.13/18 in 10-bit Mode) patterns when the Transmitter is not strobed. #### Media Interface TX and TY outputs are differential PECL signals. The serial outputs carry the encoded or raw NRZ bit stream. TLOOP is a single-ended PECL serial data output. These outputs are controlled by the OE1 and OE2 pins. # Am79169 Receiver Functional Block Description Unless stated otherwise, all descriptions in this section assume Encoded Mode operation. #### Media Interface RX and RY inputs are differential PECL line Receiver inputs. RLOOP is a single-ended PECL serial data input. Selection between RX/RY and RLOOP is done with LPSEL. #### **Clock-Recovery** The Clock-Recovery circuit generates an internal bitclock synchronized to the incoming serial data stream. When serial data is absent, REFCK provides a frequency reference for the Clock-Recovery circuit. #### Shifter Serial data is loaded into the Shifter from the Media Interface using the recovered bit-clock. #### Byte Sync Logic The Byte Sync Logic monitors the contents of the Shifter and resets the byte boundary upon detection of one of the SYNC sequences defined in the Functional Description. If the byte boundary is adjusted, the Byte Sync Logic indicates re-align at the S1 and S2 outputs. #### **Decoder Register** Data is transferred from the Shifter to the Decoder Register on the byte boundary. #### Decoder Content of the Decoder Register is decoded into Command, Data, or a code Violation (invalid code or Disparity error) by the Decoder. In eight-bit mode, 10 input <sup>\*</sup>Initial Running Disparity <sup>\*\*</sup>Final Running Disparity code bits are decoded into either an 8-bit Data byte or a 4-bit Command. In ten-bit mode, 12 input code bits are decoded into either a 10-bit Data word or a 2-bit Command. If RAW is High, the decoder is bypassed. The Decoder classifies each symbol as Data, Command or a code Violation and sets S1 and S2 accordingly. #### **Output Register** The most recently received and decoded data is loaded from the decoder into the Output Register on the byte boundary. Any Data will be latched to the Data outputs and will not affect the state of the Command outputs. Likewise, any Command will be latched to the Command outputs without affecting the state of the Data outputs. S1 and S2 are similarly transferred from the Decoder into the Output Register on the byte boundary. When Violation is detected, the Command outputs remain unchanged and the Data outputs reflect a decoded interpretation of the data that was received. #### **TAXICHIP APPLICATION ISSUES** #### **Reference Clocks** One master frequency reference source is required for the Am79168 Transmitter, and one is required for the Am79169 Receiver. The CLKI frequency reference for the Transmitter is used to generate the serial link baud rate. The Receiver uses REFCK as a frequency reference for its clock-recovery PLL circuits. The maximum frequency offset of REFCK to the received data frequency is less than 0.2%. In a subsystem with multiple Transmitters and/or Receivers, all CLKI and REFCK inputs can share a common clock reference. The external clock source must be crystal controlled and continuous. It must not contain 'clock-stretchers' or other similar logic, since this would cause the PLL circuits to behave in unpredictable ways. It is not recommended to use the CLKO of the Receiver directly as a reference clock. All of the internal logic of the Transmitter runs on an internal clock that is PLL-multiplied from the reference. All of the internal logic of the Receiver runs on the PLL-recovered clock. #### STRBI/ACK Protocol Inputs to the Am79168 Transmitter are latched into the Input Register by the rising edge of STRBI and later transferred into the Transfer Register when the Transfer Register is empty. The data transfer from the Transfer Register to the Encoder Register occurs at the byte boundary synchronous to CLKI. In systems where the Transmitter inputs are strobed asynchronously with respect to CLKI, the ACK signal must be used to determine the minimum STRBI spacing. After inputs are latched into the Transfer Register, ACK goes High and STRBI can go Low. The next data pattern can then be presented and strobed into the Transmitter immediately. However, ACK will not rise again until the next transfer between the Input Register and the Transfer Register has been completed. Data can be entered at a rate which is less than the maximum transfer rate without regard to actual byte boundaries. If the STRBI/ACK protocol is observed, individual data bytes can also be strobed into the Transmitter at less than the byte transfer time. If the STRBI/ACK protocol is not observed, the following will guarantee no loss of data: - No more than 2 STRBIs within any one byte interval - No more than 1 STRBI within any subsequent byte interval following a byte interval which had 2 STRBIs, without having an intervening byte interval having no STRBIs (the third STRBI must not occur within 3 bit times of the falling edge of CLKI), and - The overall STRBI rate should not exceed the CI KI rate. Note that inputs are latched into the Input Register by the rising edge of STRBI. It is not necessary to hold STRBI High longer than a minimum pulse width for a data transfer. However, if STRBI is not held High until ACK goes High, ACK may not go High. (Refer to STRBI hold time). Data inputs strobed into the Transmitter may be synchronous with CLKI. In these systems, the ACK output can be ignored and the highest sustained data throughput is reached. Note that if the rising edge of STRBI occurs near the internal byte boundary (within the telimits), the Transmitter may process the data within the present or subsequent byte time (see Switching Waveforms, te). #### **Link Error and VIOLATION Status** When the Receiver receives a pattern that cannot be intentionally sent by a Transmitter, Violation status is indicated by the S1 and S2 outputs. Examples of Violation include: - Illegal symbol according to the Encode/Decode Table, or - Mixed Data and Command sub-blocks in the same byte, or - Any combination of Command sub-block pairs which are not listed in the Command Encode/ Decode Table or, - Valid sub-block pairs which result in a Running Disparity error. Detection of a Violation does not necessarily indicate that the symbol in which the violation was detected was in error. Violations may result from a prior error which altered the Running Disparity of the bit stream but which did not result in a detectable error at the symbol in which the error occurred. Table 6 illustrates this behavior: **Table 6. Delayed Violation Detection** | | RD | Character | RD | Character | RD | Character | RD | |------------------------------|----|----------------------|----|-------------|----|----------------|----| | Transmitted character stream | - | D21.1 | - | D10.2 | _ | D23.5 | + | | Transmitted bit stream | - | 101010 1001 | _ | 010101 0101 | _ | 111010 1010 | + | | Bit Stream after error | _ | 101010 10 <u>1</u> 1 | + | 010101 0101 | + | 111010 1010 | + | | Decoded character stream | _ | D21.0 | + | D10.2 | + | Code Violation | + | #### **Transmitter Serial Output Control** The Transmitter TX/TY outputs can be forced to a Low/ High state (OE1 = High, OE2 = Low). The Transmitter TX/TY outputs can also be forced to the OFF/OFF state (OE1 = High, OE2 = High). In the OFF/OFF state, these outputs can be "wired-OR" connected. This allows several Transmitters to be multiplexed directly onto a single transmission medium as long as only one of the Transmitters is enabled at any given time. The $\overline{\text{OE}}$ control signals are sampled at the CLKI falling edge by the Transmitter. (The output enable latency to the serial outputs is the same as that of the strobed data.) However, when changing output states in a multiplexed TAXI Transmitter system, several bytes of K28.5 (K28.D13/18 in 10-bit Mode) should precede and follow the $\overline{\text{OE}}$ switching so that no user data are lost. The Receiver which is receiving this multiplexed data can use the K28.5 (K28.D13/18 in 10-bit Mode) bytes for synchronization. Violation status should be expected at the Receiver during the transition period. #### **Typical Serial Link Timing Parameters** Am79168 Transmitter Output Jitter (for frequency components greater than 1 MHz): 250 ps peak-to-peak at 3.64 ns/bit Am79168 Transmitter Parallel-in to Serial-out Latency: Typical delay from the falling edge of CLKI after parallel data are accepted to the first bit out at the serial outputs: approximately 1 byte time Am79169 Receiver Input Jitter tolerance characteristics (at 3.64 ns/bit, better than 10<sup>-12</sup> bit-error-rate (BER)): Peak-to-peak Duty-Cycle Distortion (DCD) tolerance: 1.5 ns Peak-to-peak Data-Dependent Jitter (DDJ) tolerance: 1.5 ns Peak-to-peak Random Jitter tolerance: 2.0 ns Total Peak-to-peak Combined Jitter tolerance: TBD ns Am79169 Receiver PLL characteristics: Acquisition Time (from QUIET to valid data): typically less than 2,500 baud intervals CLKO Range (no input data): REFCK frequency ± 0.7% Am79169 Receiver Serial-in to Parallel-out Latency: Typical delay from the first bit of an encoded byte presented at the serial inputs to the falling edge of CLKO associated with that byte: approximately 2.5 byte times | Rate | <b>x1</b> | <b>x2</b> | y1 | Cable<br>Length | |--------------------------|-----------|-----------|-----|-----------------| | 266 MBit/s<br>200 MBit/s | TBD | TBD | TBD | TBD | #### **ABSOLUTE MAXIMUM RATINGS** StorageTemperature -65 to +150°C Ambient Temperature Under Bias -55 to +125°C Supply Voltage to Ground Potential Continuous -0.5 V to +7.0 V DC Voltage Applied to Outputs -0.5 V to Vcc Max. DC Input Voltage -0.5 V to +5.5 V DC Output Current ±100 mA DC Input Current -30 to +5.0 mA Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. #### **OPERATING RANGES** Commercial (C) Devices Temperature (T<sub>A</sub>) 0 to +70°C Supply Voltage (Vcc) +4.75 V to +5.25 V Operating ranges define those limits between which the functionality of the device is guaranteed. # DC CHARACTERISTICS over operating range unless otherwise specified (for APL Products Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) #### **Am79168 TAXIchip Transmitter** | Parameter<br>Symbol | Parameter Description | Test Conditions (Note 1) | Min. | Max. | Unit | |---------------------|---------------------------------|--------------------------------------|---------------|--------------|------| | TTL Inputs | : Dli, Cli, CDSEL, OE1, OE | 2, STRBI, CLKI, ESEL, DMS | | | | | ViH | Input HIGH Voltage | Vcc = Max. (Note 3) | 2.0 | | V | | VIL | Input LOW Voltage | Vcc = Max. (Note 3) | | 0.8 | V | | Vı | Input Clamp Voltage | Vcc = Min., I <sub>IN</sub> = -18 mA | | -1.5 | V | | lн | Input HIGH Current | Vcc = Max., Vin = 2.7 V | | 50 | μА | | l <sub>IL</sub> | Input LOW Current | Vcc = Max., Vin = 0.4 V | | -400 | μА | | lı | Input Leakage Current | Vcc = Max.,<br>Vin = 5.5 V | | 50 | μА | | TTL Outpu | t: ACK | | • | | | | Vон | Output HIGH Voltage | Vcc = Min., lo <sub>H</sub> = -1 mA | 2.4 | | V | | Vol | Output LOW Voltage | Vcc = Min., lo <sub>L</sub> = 4 mA | | 0.45 | V | | Isc | Output Short Circuit<br>Current | (Note 4) | -15 | -85 | mA | | PECL Outp | outs: TX, TY, TLOOP | | • | | | | Vон | Output HIGH Voltage | PECL load | Vcc<br>-1.025 | Vcc<br>-0.88 | ٧ | | Vol | Output LOW Voltage | PECL load | Vcc<br>-1.81 | Vcc<br>-1.62 | ٧ | | Power Sup | plies | | | • | | | Icc <sub>1</sub> | PVCC Supply Current (Note 5) | PVCC = CVCC = Max. | | TBD | mA | | lcc2 | CVCC Supply Current | PVCC = CVCC = Max. | | TBD | mA | # DC CHARACTERISTICS over operating range unless otherwise specified (for APL Products Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) #### Am79169 TAXIchip Receiver | Parameter<br>Symbol | Parameter Description | Test Conditions (Note 1) | Min. | Max. | Unit | |---------------------|----------------------------------------------------|-----------------------------------|---------------|------------------|------| | TTL inputs | : REFCK, LPSEL, RAW, SY | NCD | | | | | ViH | Input HIGH Voltage | Vcc = Max. (Note 3) | 2.0 | | ٧ | | VIL | Input LOW Voltage | Vcc = Max. (Note 3) | | 0.8 | ٧ | | Vı | Input Clamp Voltage | Vcc = Min. lin = -18 mA | | -1.5 | ٧ | | lin | Input HIGH Current | Vcc = Max., Vin = 2.7 V | | 50 | μА | | l <sub>IL</sub> | Input LOW Current | Vcc = Max., Vin = 0.4 V | | -400 | μΑ | | 11 | Input Leakage Current | Vcc = Max.,<br>Vin = 5.5 V | | 50 | μА | | TTL Outpu | ts: DOi, COi, S1, S2, STRB | O, CLKO | | | | | Vон | Output HIGH Voltage | Vcc = Min., IoH = -1 mA | 2.4 | | V | | Vol | Output LOW Voltage | Vcc = Min., lot = 4 mA | | 0.45 | V | | Isc <sub>1</sub> | Output Short Circuit<br>Current (STRBO, CLKO) | (Note 4) | -15 | -85 | mA | | Isc2 | Output Short Circuit<br>Current (DOi, COi, S1, S2) | (Note 4) | -10 | -50 | mA | | PECL Diffe | erential Inputs: RX, RY | | | | | | Vсм | Input Common Mode<br>Voltage | (Note 3) (Note 15) | 3.05 | Vcc<br>-1/2 Vdif | | | V <sub>dif</sub> † | Input Differential Voltage | (Note 3) | .050 | 1.1 | V | | lн | Input HIGH Current | Vcc = Max.,<br>Vin = Vcc - 0.88 V | | 220 | μА | | l <sub>IL</sub> | Input LOW Current | Vcc = Max.,<br>Vin = Vcc - 1.81 V | 0.5 | | μА | | PECL Sing | le-ended Input: RLOOP | | | | | | ViHs | Single-ended input<br>HIGH Voltage | (Notes 3, 6) | Vcc<br>-1.165 | Vcc<br>-0.88 | ٧ | | Vils | Single-ended input<br>LOW Voltage | (Notes 3, 6) | Vcc<br>-1.81 | Vcc<br>-1.475 | ٧ | | lін | Input HIGH Current | Vcc = Max., Vin = Vcc - 0.88 V | | 220 | μА | | lıL | Input LOW Current | Vcc = Max., Vin = Vcc - 1.81 V | 0.5 | | μА | | Power Sup | plies | | | | | | Icc <sub>1</sub> | PVCC Supply Current | PVCC = CVCC = Max. | | TBD | mA | | lcc2 | CVCC Supply Current | PVCC = CVCC = Max. | | TBD | mA | # SWITCHING CHARACTERISTICS over operating range unless otherwise specified (for APL Products Group A, Subgroups 9, 10, and 11 are tested unless otherwise noted)(Note 7) #### **Am79168 Transmitter** | No. | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | |--------|---------------------|-----------------------------------------------------------|---------------------------------------|---------------|---------------|------| | Am791 | 68 Transmit | ter Parallel Interface (Note 8) | | | | | | 0 | tτ0 <sup>†</sup> | Internal Bit Clock Period | (Definition only) | 3.64 | 5.71 | ns | | 1 | tp | CLKI Period (Note 9) | | nt⊤0<br>(Min) | nt⊤0<br>(Max) | ns | | 2 | tpw | CLKI Pulse Width HIGH | | 10 | | ns | | 3 | tpw | CLKI Pulse Width LOW | | 10 | | ns | | 4 | tpw | STRBI Pulse Width HIGH (Note 10) | ., | 10 | | ns | | 5 | tpw | STRBI Pulse Width LOW | | 10 | | ns | | 6 | tBB | STRBI rise to CLKI fall internal byte boundary. (Note 11) | | 0 | 10 | ns | | 7 | ts | OE1, OE2 to CLKI Fall<br>Setup Time | | 10 | | ns | | 8 | tн | OE1, OE2 to CLKI Fall<br>Hold Time | | 0 | | ns | | 9 | ts | Data to STRBI Rise Setup Time | · · · · · · · · · · · · · · · · · · · | 8 | | ns | | 10 | tн | Data to STRBI Rise Hold Time | | 2 | | ns | | 11 | th | ACK rise to STRBI Fall Hold<br>(Note 12) | TTL Output Load | 0 | | ns | | 12 | tн | ACK fall to STRBI Rise Hold<br>(Note 12) | TTL Output Load | 0 | | ns | | 13 | tpD | STRBI rise to<br>ACK rise Delay (Note 13) | TTL Output Load | | 20 | ns | | 14 | tpp | STRBI fall to<br>ACK fall Delay | TTL Output Load | | 14 | ns | | 15 | tPD | CLKI fall to ACK rise<br>(Busy-ACK) (Note 13) | TTL Output Load | | 3t⊤0+16 | ns | | Transr | nitter SERIA | L Data Outputs | | | <u> </u> | | | 19 | tsk <sup>†</sup> | TX, TY Skew | PECL Output Load | | 50 | ps | | 20 | tn+ | TX, TY, TLOOP Rise Time | PECL Output Load | 0.3 | 1.2 | ns | | 21 | t <sub>F</sub> † | TX, TY, TLOOP Fall Time | PECL Output Load | 0.3 | 1.2 | ns | | 22 | tpad † | TX, TY, TLOOP<br>Phase Angle Distortion<br>(Note 14) | PECL Output Load | -7.5 | +7.5 | deg | # SWITCHING CHARACTERISTICS over operating range unless otherwise specified (for APL Products Group A, Subgroups 9, 10, and 11 are tested unless otherwise noted)(Note 7) #### Am79169 Receiver | No. | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Max. | Unit | | | |------|--------------------------------------------------|----------------------------------------------|-------------------|---------------------|-------|------|--|--| | Am79 | Am79169 Receiver Parallel Interface (Notes 8, 9) | | | | | | | | | 31 | t <sub>R</sub> 0 <sup>†</sup> | Internal Bit Clock Period | (Definition only) | 3.64 | 5.71 | ns | | | | 32 | tp | REFCLK Period (Note 9) Data Frequency Offset | | n3.64 | n5.71 | ns | | | | 33 | tpw | REFCK Pulse Width HIGH | | 10 | | ns | | | | 34 | tpw | REFCK Pulse Width LOW | | 10 | | ns | | | | 35 | ts | Data to STRBO rise Setup | TTL Output Load | 2t <sub>R</sub> 0-2 | | ns | | | | 36 | tPD | STRBO rise to CLKO rise | TTL Output Load | Atr0-2 | | ns | | | | 37 | tPD | CLKO rise to STRBO fall | TTL Output Load | t <sub>R</sub> 0-2 | tn0+5 | ns | | | | 38 | tPD | CLKO fall to Data Invalid | TTL Output Load | -4 | | ns | | | | 39 | t <sub>PD</sub> | CLKO fall to Data valid | TTL Output Load | | 4 | ns | | | | 40 | tpw | STRBO Pulse Width HIGH | TTL Output Load | Bt <sub>R</sub> 0-5 | | ns | | | | 41 | tpw | CLKO Pulse Width HIGH | TTL Output Load | Ct <sub>R</sub> 0-5 | | ns | | | | 42 | tpw | CLKO Pulse Width LOW | TTL Output Load | Dt <sub>R</sub> 0-5 | | ns | | | #### Notes: \* - Not included in group A tests. - 1. For conditions shown as Min or Max, use the appropriate values specified under operating range. - 3. Measured with device in Test mode while monitoring output logic states. - 4. Not more than one output should be shorted at a time. Duration of the short circuit test should not exceed one second. - 5. The Transmitter Icc1 is tested with all PECL outputs terminated to Vcc (unloaded). The PECL outputs (TX/TY and TLOOP) contribute 25 mA (when TLOOP is LOW) or 45 mA (when TLOOP is HIGH) nominally to Icc1 when they are loaded with PECL loads, 50 ohms to (Vcc-2). In calculating the chip power dissipation, the contribution by the output loads shall be multiplied by 1 V instead of by Vcc. - Device thresholds on the RLOOP pin are verified during production test by ensuring that the input threshold is less than VIHS (min) and greater than VILS (max). The figure below shows the acceptable range (shaded area) for the transition voltage. - 7. All timing references are made with respect to + 1.5 V for TTL-level signals or to the 50% point between VoH and VoL for PECL signals. PECL input rise and fall times must be 2 ns ± 0.2 ns between 20% and 80% points. TTL input rise and fall times must be 2 ns ± 0.2 ns between 1 V and 2 V. - For the Am79168 Transmitter, "Data" includes DI7-0, DI8/Cl3, DI9/Cl2, Cl1, Cl0, ESEL, and CDSEL. For the Am79169 Receiver, "Data" includes DO7-0, DO8/CO3, DO9/CO2, CO1, CO0, S1 and S2. - 9. tr0= tr0 of the Transmitter to which the Receiver PLL is locked. | | 8-Bit Mode | 10-Bit Mode | |----|------------|-------------| | Π= | 10 | 12 | | A= | 3 | 4 | | B= | 4 | 5 | | C= | 5 | 6 | | D= | 5 | 6 | - 10. t4 guarantees that data is latched, t11 timing may not be valid. - 11. ts (Internal Byte Boundary to CLK fall) is created by the variation of internal STRBI propagation delays relative to internal byte boundaries over temperatures and Vcc ranges. The internal byte boundary determines the byte in which data will be transmitted at the serial outputs (TX/TY and TLOOP). If STRBI occurs before the byte boundary, then the data will be sent out in the next byte. If STRBI occurs after the byte boundary, then the output data will be delayed by one additional byte. - 12. If the is not met, ACK response and timing are not guaranteed, but data will still be latched on STRBI rising edge. - 13. ACK delay is determined by t13 when the Transfer Register is empty or by t15 when the Transfer Register is full (Busy mode). "Busy ACK" occurs any time a second STRBI is applied prior to the clearing of the Transfer Register. When this occurs, active ACK does not depend on STRBI. Instead, ACK will be synchronous to the data transfer from the Transfer Register into the Encoder Register, thus t15 is defined with respect to CLKI. - 14. t22 defines the maximum deviation of a given TX/TY transition from its ideal location relative to the previous transition. Where 1 bit-time is 360°, this deviation is expressed as ±x° phase deviation. - 15. Voltages applied to either of the differential input pins should not be above Vcc or below +2.5 V to assure proper operation. #### **SWITCHING TEST CIRCUITS** TTL Output Load **ECL Output Load** #### Notes: - 1. $R_1 = 1K \Omega$ for the $I_{OL} = 4 \text{ mA}$ - 2. All diodes IN916 or IN3064, or equivalent - 3. C<sub>L</sub> = 30 pF includes scope probe, wiring and stray capacitances without device in test fixture. - 4. AMD uses constant current (A.T.E.) load configurations and forcing functions. This figure is for reference only. #### Notes: - C<sub>L</sub> ≤ 3 pF includes scope probe, wiring and stray capacitances without device in test fixture. - 2. AMD uses Automatic test equipment load configurations and forcing functions. This figure is for reference only. #### **SWITCHING TEST WAVEFORMS** **TTL Input Waveform** **ECL Input Waveform** #### **KEY TO SWITCHING WAVEFORMS** KS000010 #### **SWITCHING WAVEFORMS** #### **Am79168 Transmitter** #### **SWITCHING WAVEFORMS** #### **Am79168 Transmitter** When STRBI occurs before to (max), the strobed data will appear at "Data Byte A" position at the serial outputs. When STRBI occurs after te (min), the strobed data will appear at "Data Byte B" position at the serial outputs. When STRBI occurs within the te (min) to te (max) window, the strobed data may appear at either position at the serial outputs. 15765A-011A #### Am79168 Transmitter 15765A-012A DATA 7 DATA 6 DATA 6 DATA 7 DATA 7 DATA 6 CMD(5) Note 3 CMD(5) DATA 8 (EMPTY) CMD(5) CMD(5) DATA 6 (shaded areas denote registers are ready to accept new data) (EMPTY) Note 3: The Transmitter generates a CMD(5) when new data is not available at the byte boundary in 8-bit mode, in 10-bit mode a CMD(1) is output. DATA 5 DATA 5 DATA 4 DATA 4 DATA 5 DATA 5 DATA 4 DATA 3 Note 2: When two STRBIs occur within the same 'byte', ACK is delayed until the Transfer Register is loaded DATA 3 DATA 3 DATA 2 DATA 4 DATA 4 Note 2 DATA 2 DATA 1 Note 1: These are Registers internal to the Am79168 Transmitter DATA 1 DATA 3 DATA 2 DATA 1 DATA 0 DATA 2 DATA 0 DATA 0 DATA 1 ī Note 1 DATA Note 1 Note 1 Note 1 TX,TY,TLOOP serial outputs corresponds to encoded and serialized input data bytes Input Register Shifter Notes: Dh, Ch CDSEL ESET Transfer Register Encoder Register STRBI 당 Š SWITCHING WAVEFORMS ## SWITCHING WAVEFORMS Am79168 Transmitter (STRBI-Byte Boundary) #### **SWITCHING WAVEFORMS** #### Am79169 Receiver #### PHYSICAL DIMENSIONS\* PL 028 #### 28-Pin Plastic Leaded Chip Carrier <sup>\*</sup> For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. | Sales Offices | | | International (c | | | |--------------------|-----------------------------------------|----------------------------------|------------------------|-----------------------------------------|--------------------------------| | North America | an | | KOREA, Secul | | (82) 2-784-759 | | | | | | FAX | (82) 2-784-801 | | ALABAMA | •••••• | (205) 882-9122 | LATIN AMERICA, | | | | ARIZONA | ••••• | (602) 242-4400 | Ft. Lauderdale | TEL | (305) 484-860 | | CALIFORNIA, | | | NORWAY O | FAX | (305) 485-973 | | Newport Booch | | (213) 645-1524 | | TEL | (02) 53 13 2 | | Sacramento/Bonov | | (714) 752-6262 | (Hövik) | FAX | (02) 58 22 6 | | San Diego | iiie) | (916) 786-6700<br>(619) 560-7030 | SINGAPORE | IEL | (65) 348118 | | San Jose | •••••• | (619) 550-7030 | SWEDEN, | FAX | (65) 348016 | | Woodland Hills | ••••• | (408) 452-0500 | Stockholm area | *** | (00) 00 01 0 | | CANADA, Ontario. | ••••• | (818) 992-4155 | (Bromma) | | (08) 98 61 8 | | CANADA, Ontario, | | | | TE! | (08) 98 09 0<br>(886) 2-715353 | | Millaudala | ••••• | (613) 592-0060 | TAIWAN, Taiper | IEL | (886) 2-712218 | | vviiiowdaie | •••••• | (416) 224-5193 | UNITED KINGDOM. | FAX | (886) 2-712218 | | COLORADO | | (303) 862-9292 | | TEI | (0925) 82800 | | CONNECTICUT | ••••• | (203) 264-7800 | (Warrington) | FAY | (0925) 82769 | | FLORIDA, | | | l onder area | TEI | (0483) 74044 | | Clearwater | | (813) 530-9971 | (Woking) | IEL | (0483) 75619 | | Ft. Lauderdale | | (305) 776-2001 | (Woking) | FAA | (0483) /5619 | | Orlando (Longwood | l) | (407) 862-9292 | Marsh Amarila | | | | GEORGIA | | (404) 449-7920 | North America | an Heprese | entatives | | IDAHO | | (208) 377-0393 | CANADA | | | | ILLINOIS, | | (200) 217 0000 | Burnaby, B.C. – DAVE | TEK MARKETIN | IG (604) 430-368 | | Chicago (Itasca) | | (708) 773-4422 | Kanata, Ontario – VITI | EL ELECTRONIC | CS (613) 592-006 | | Naperville | | (708) 505-9517 | Mississauga, Ontario - | - VITEL ELECTF | RONICS . (416) 676-972( | | MARYLAND | | (301) 381-3790 | Lachine, Quebec – VI | TEL ELECTRON | ICS (514) 636-595 | | MASSACHUSETTS | ************ | (617) 273-3970 | ILLINOIS | | | | MINNESOTA | ************************* | (612) 938-0001 | Skokie – INDUSTRI | AL<br>C INC | (700) 007 010 | | NEW JERSEY. | | (0.12) 000 000 | INDIANA | S,INC | (708) 967-8430 | | Cherry Hill | *************************************** | (609) 662-2900 | Huntington - ELEC | TRONIC MARKE | TING | | Parsippany | *************************************** | (201) 299-0002 | CONSULTANTS IN | I NONIC MARKE | : TING<br>(317) 921-345( | | NEW YORK. | | (201) 200 | Indianapolis - ELEC | TRONIC MARK | (317) 921-3450 | | | | (914) 279-8323 | CONSULTANTS IN | IC | (317) 921-3450 | | Bochester | *************************************** | (716) 425-8050 | IOWA | • • • • • • • • • • • • • • • • • • • • | (317) 921-3430 | | NORTH CAROLINA | | (716) 425-8050 | | | (319) 377-4666 | | Charlotto | | (704) 077 0004 | KANSAS | | | | Daleigh | ••••••• | (704) 875- 3091 | Merriam - LORENZ S | SALES | (913) 469-1312 | | OHIO. | •••••• | (919) 878- 8111 | Wichita - LORENZ S | ALES | (316) 721-0500 | | Columbus (Master | ::n_v | (614) 891-6455 | KENTUCKY | | ` ' | | Dayton | 111 <del>0</del> ) | (614) 891-6455 | ELECTRONIC MAR | KETING | | | OBECON | | (513) 439-0268 | CONSULTANTS, IN | IC | (317) 921-3452 | | DENINGY VANUA | | (503) 245-0080 | MICHIGAN | | | | TEVAS | ••••• | (215) 398-8006 | Birmingnam - MIKE I | RAICK ASSOCIAT | TES (313) 644-5040 | | TEXAS, | | | Holland - COM-TEK | SALES, INC | (616) 392-7100 | | Austin | ••••• | (512) 346-7830 | MINNESOTA | LES, INC | (313) 227-0007 | | Dallas | ••••• | (214) 934-9099 | | alaa Ina | (612) 941-9790 | | Houston | | (713) 376-8084 | MISSOURI | ales, mc | (612) 941-9790 | | International _ | | | | | (314) 997-4558 | | | | | NEBRASKA | *************************************** | (314) 997-4556 | | DEEGIOM, Antwerpen | I E L | (03) 248 43 00 | LORENZ SALES | | (402) 475-4660 | | EDANCE Bosis | FAX | (03) 248 46 42 | NEW MEXICO | | | | FRANCE, Paris | I EL | (1) 49-75-10-10 | THORSON DESER | T STATES | (505) 883-4343 | | CERMANY | FAX | (1) 49-75-10-13 | NEW YORK | | (220, 333 4040 | | GERMANY, | TC. | | East Syracuse – N | COM, INC | (315) 437-8343 | | Bad Homburg | [EL | (49) 6172-24061 | Hauppauge – COM | PONENT | , , | | A A Complete out | FAX | (49) 6172-23195 | CONSULTANTS, IN | IC | (516) 273-5050 | | Munchen | TEL <i></i> | (089) 4114-0 | OHIO | | | | | EAV | (000) 400400 | Centerville – DOLF | USS ROOT & CO | D(513) 433-6776 | | HUNG KUNG, | TEL | (852) 865-4525 | Columbus – DOLFL | ISS ROOT & CO | (614) 885-4844 | | wanchai | FAX | (852) 865-1147 | Westlake - DOLFU | SS ROOT & CO. | (216) 899-9370 | | ITALY, Milano | TEL | (02) 3390541 | OREGON | | | | | FAX | (02) 38103458 | ELECTRA TECHNIC | CAL SALES, INC | (503) 643-5074 | | JAPAN, | | | PENNSYLVANIA | K 00 IN:0 | /4451 5 2 | | Atsugi | TEL | (0462) 29-8460 | RUSSELL F. ULARI | K CO.,INC | (412) 242-9500 | | 14 | FAX | (0462) 29-8458<br>(0462) 47-2911 | PUERTO RICO | INC | (800) 740 65 | | Kanagawa | TEL | (0462) 47-2911 | WASHINGTON | , INC | (809) 746-6550 | | | | | FI FCTPA TECUNI | CAL GALES | (206) 821-7442 | | ľokyo | TEL | (03) 3346-7550 | WISCONSIN | JAL JALES | (८७०) 821-7442 | | | FΔY | (02) 2242 E106 | Brookfield - INDUST | PΙΔΙ | | | ()eaka | TEL | (06) 243-3250 | DEDDECENTATIVE | 1110 | (414) 789-9393 | | O34K4 | | (06) 243-3253 | | | | Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein. Advanced Micro Devices, Inc. 901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088, USA Tel: (408) 732-2400 • TWX: 910-339-9280 • TELEX: 34-6306 • TOLL FREE: (800) 538-8450 APPLICATIONS HOTLINE & LITERATURE ORDERING • TOLL FREE: (800) 222-9323 • (408) 749-5703 © 1992 Advanced Micro Devices, Inc. 1/20/92 WCP-10M-3/92-0 Printed in USA