# NPN Silicon Power Transistor 1 kV SWITCHMODE™ Series These transistors are designed for high-voltage, high-speed, power switching in inductive circuits where fall time is critical. They are particularly suited for line-operated SWITCHMODE applications. #### **Typical Applications:** - Switching Regulators - Inverters - Solenoids - Relay Drivers - Motor Controls - Deflection Circuits #### Features: - Collector–Emitter Voltage V<sub>CEV</sub> = 1000 Vdc - Fast Turn-Off Times - 80 ns Inductive Fall Time 100°C (Typ) - 120 ns Inductive Crossover Time 100°C (Typ) - 800 ns Inductive Storage Time 100°C (Typ) - 100°C Performance Specified for: Reverse–Biased SOA with Inductive Load Switching Times with Inductive Loads Saturation Voltages Leakage Currents - Extended FBSOA Rating Using Ultra-fast Rectifiers - Extremely High RBSOA Capability # **MJH16006A** POWER TRANSISTORS 8 AMPERES 500 VOLTS 150 WATTS # **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|---------------| | Collector–Emitter Voltage | V <sub>CEO</sub> | 500 | Vdc | | Collector–Emitter Voltage | V <sub>CEV</sub> | 1000 | Vdc | | Emitter–Base Voltage | V <sub>EB</sub> | 6 | Vdc | | Collector Current — Continuous<br>— Peak <sup>(1)</sup> | I <sub>C</sub> | 8<br>16 | Adc | | Base Current — Continuous<br>— Peak <sup>(1)</sup> | I <sub>B</sub> | 6<br>12 | Adc | | Total Power Dissipation @ $T_C = 25^{\circ}C$ @ $T_C = 100^{\circ}C$ Derate above $T_C = 25^{\circ}C$ | P <sub>D</sub> | 125<br>50<br>1 | Watts<br>W/°C | | Operating and Storage Junction Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150 | °C | # THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-----------------------------------------------------------------------|----------------|-----|------| | Thermal Resistance, Junction to Case | $R_{ heta JC}$ | 1 | °C/W | | Lead Temperature for Soldering Purposes: 1/8" from Case for 5 Seconds | TL | 275 | °C | <sup>(1)</sup> Pulse Test: Pulse Width = 5 ms, Duty Cycle ≤10%. ### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | | Characteristic | Symbol | Min | Тур | Max | Unit | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------|-----------------------|----------------------|-----------------|-------------|------| | OFF CHARACTER | ISTICS <sup>(1)</sup> | | <u>.</u> | | | | | | Collector–Emitter Sustaining Voltage (Table 1) (I <sub>C</sub> = 100 mA, I <sub>B</sub> = 0) | | | V <sub>CEO(sus)</sub> | 500 | _ | _ | Vdc | | Collector Cutoff Current $(V_{CEV} = 1000 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc})$ $(V_{CEV} = 1000 \text{ Vdc}, V_{BE(off)} = 1.5 \text{ Vdc}, T_C = 100^{\circ}\text{C})$ | | | I <sub>CEV</sub> | _ | 0.003<br>0.020 | 0.15<br>1.0 | mAdc | | Collector Cutoff Current<br>(V <sub>CE</sub> = 1000 Vdc, R <sub>BE</sub> = 50 Ω, T <sub>C</sub> = 100°C) | | | I <sub>CER</sub> | _ | 0.020 | 1.0 | mAdc | | Emitter Cutoff Cur<br>(V <sub>EB</sub> = 6 Vdc, I <sub>C</sub> | | | I <sub>EBO</sub> | _ | 0.005 | 0.15 | mAdc | | SECOND BREAKD | OWN | | 1 | | | | 1 | | Second Breakdow | n Collector Current with B | ase Forward Biased | I <sub>S/b</sub> | | See Figure | 14a or 14b | | | Clamped Inductive | SOA with Base Reverse | Biased | RBSOA | | See Figure 15 | | | | ON CHARACTERIS | STICS <sup>(1)</sup> | | | | | | | | Collector–Emitter Saturation Voltage ( $I_C = 3$ Adc, $I_B = 0.6$ Adc) ( $I_C = 5$ Adc, $I_B = 1$ Adc) ( $I_C = 5$ Adc, $I_B = 1$ Adc, $I_C = 100$ °C) | | V <sub>CE(sat)</sub> | _<br>_<br>_ | 0.35<br>0.50<br>0.60 | 0.7<br>1<br>1.5 | Vdc | | | Base–Emitter Saturation Voltage ( $I_C = 5 \text{ Adc}$ , $I_B = 1 \text{ Adc}$ ) ( $I_C = 5 \text{ Adc}$ , $I_B = 1 \text{ Adc}$ , $T_C = 100^{\circ}\text{C}$ ) | | | V <sub>BE(sat)</sub> | _<br>_ | 1 | 1.5<br>1.5 | Vdc | | DC Current Gain (I <sub>C</sub> = 8 Adc, V <sub>CE</sub> = 5 Vdc) | | h <sub>FE</sub> | 5 | 8 | _ | _ | | | DYNAMIC CHARA | CTERISTICS | | | | | | | | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f <sub>test</sub> = 1 kHz) | | C <sub>ob</sub> | _ | _ | 350 | pF | | | SWITCHING CHAR | ACTERISTICS | | | | | | | | Inductive Load (Ta | able 1) | | | | | | | | Storage Time | | | t <sub>sv</sub> | _ | 800 | 2000 | ns | | Fall Time | (1 5 4 1 - | (T <sub>J</sub> = 100°C) | t <sub>fi</sub> | _ | 80 | 200 | | | Crossover Time | - (I <sub>C</sub> = 5 Adc,<br>I <sub>B1</sub> = 0.66 Adc, | | t <sub>c</sub> | _ | 120 | 300 | | | Storage Time | $V_{BE(off)} = 5 \text{ Vdc},$ | | t <sub>sv</sub> | _ | 1000 | _ | | | Fall Time | $V_{CE(pk)} = 400 \text{ Vdc}$ | (T <sub>J</sub> = 150°C) | t <sub>fi</sub> | _ | 90 | _ | | | Crossover Time | | | t <sub>c</sub> | _ | 150 | _ | | | Resistive Load (Ta | able 2) | | | | | | | | Delay Time | $(I_C = 5 \text{ Adc},$ $V_{CC} = 250 \text{ Vdc},$ $I_{B1} = 0.66 \text{ Adc},$ $PW = 30 \mu s,$ | | t <sub>d</sub> | _ | 25 | 100 | ns | | Rise Time | | (I <sub>B2</sub> = 1.3 Adc, | t <sub>r</sub> | _ | 400 | 700 | | | Storage Time | | $R_{B1} = R_{B2} = 4 \Omega$ | t <sub>s</sub> | _ | 1400 | 3000 | | | Fall Time | | | t <sub>f</sub> | _ | 175 | 400 | | | Storage Time | Duty Cycle ≤ 2%) | W 5 1/4-7 | t <sub>s</sub> | _ | 475 | _ | | | Fall Time | | $(V_{BE(off)} = 5 \text{ Vdc})$ | t <sub>f</sub> | _ | 100 | _ | | <sup>(1)</sup> Pulse Test: PW = 300 $\mu s$ , Duty Cycle $\leq$ 2%. ### TYPICAL STATIC CHARACTERISTICS Figure 6. DC Current Gain Figure 7. Collector-Emitter Saturation Region Figure 8. Collector-Emitter Saturation Region Figure 9. Base-Emitter Saturation Region Figure 10. Capacitance #### TYPICAL INDUCTIVE SWITCHING CHARACTERISTICS $$I_C/I_{B1} = 5$$ , $T_C = 75^{\circ}C$ , $V_{CE(pk)} = 400 \text{ V}$ $$I_C/I_{B1} = 10, T_C = 75^{\circ}C, V_{CE(pk)} = 400 \text{ V}$$ Figure 11. Storage Time Figure 12. Storage Time Figure 13. Collector Current Fall Time Figure 14. Collector Current Fall Time **Table 1. Inductive Load Switching** Figure 17. Inductive Switching Measurements Figure 18. Peak Reverse Base Current # **Table 2. Resistive Load Switching** <sup>\*</sup>Tektronix AM503 P6302 or Equivalent #### **GUARANTEED SAFE OPERATING AREA LIMITS** Figure 19. Maximum Rated Forward Biased Safe Operating Area Figure 20. Maximum Reverse Biased Safe Operating Area Figure 21. Power Derating Figure 22. Switching Safe Operating Area Figure 23. Thermal Response #### SAFE OPERATING AREA INFORMATION #### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figures 14a and 14b is based on $T_C = 25\,^{\circ}\text{C}$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \geq 25\,^{\circ}\text{C}$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figures 14a and 14b may be found at any case temperature by using the appropriate curve on Figure 16. $T_{J(pk)}$ may be calculated from the data in Figure 18. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. #### **REVERSE BIAS** For inductive loads, high voltage and high current must be sustained simultaneously during turn-off, in most cases, with the base-to-emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Biased Safe Operating Area and represents the voltage current condition allowable during reverse biased turnoff. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 15 gives the RBSOA characteristics. #### **SWITCHMODE III DESIGN CONSIDERATIONS** #### 1. FBSOA — Allowable dc power dissipation in bipolar power transistors decreases dramatically with increasing collector emitter voltage. A transistor which safely dissipates 100 watts at 10 volts will typically dissipate less than 10 watts at its rated $V_{\text{CEO(sus)}}$ . From a power handling point of view, current and voltage are not interchangeable (see Application Note AN875). #### 2. TURN-ON - Safe turn—on load line excursions are bounded by pulsed FBSOA curves. The 10 µs curve applies for resistive loads, most capacitive loads, and inductive loads that are clamped by standard or fast recovery rectifiers. Similarly, the 100 ns curve applies to inductive loads which are clamped by ultra–fast recovery rectifiers, and are valid for turn—on crossover times less than 100 ns (see Application Note AN952). At voltages above 75% of $V_{CEO(sus)}$ , it is essential to provide the transistor with an adequate amount of base drive VERY RAPIDLY at turn–on. More specifically, safe operation according to the curves is dependent upon base current rise time being less than collector current rise time. As a general rule, a base drive compliance voltage in excess of 10 volts is required to meet this condition (see Application Note AN875). #### 3. TURN-OFF — A bipolar transistor's ability to withstand turn-off stress is dependent upon its forward base drive. Gross overdrive violates the RBSOA curve and risks transistor failure. For this reason, circuits which use fixed base drive are often more likely to fail at light loads due to heavy overdrive (see Application Note AN875). # 4. OPERATION ABOVE V<sub>CEO(sus)</sub> — When bipolars are operated above collector–emitter breakdown, base drive is crucial. A rapid application of adequate forward base current is needed for safe turn–on, as is a stiff negative bias needed for safe turn–off. Any hiccup in the base–drive circuitry that even momentarily violates either of these conditions will likely cause the transistor to fail. Therefore, it is important to design the driver so that its output is negative in the absence of anything but a clean crisp input signal (see Application Note AN952). #### **SWITCHMODE DESIGN CONSIDERATIONS (Cont.)** #### 5. RBSOA — Reverse Biased Safe Operating Area has a first order dependency on circuit configuration and drive parameters. The RBSOA curves in this data sheet are valid only for the conditions specified. For a comparison of RBSOA results in several types of circuits (see Application Note AN951). #### 6. DESIGN SAMPLES — Transistor parameters tend to vary much more from wafer lot to wafer lot, over long periods of time, than from one device to the next in the same wafer lot. For design evaluation it is advisable to use transistors from several different date codes. #### 7. BAKER CLAMPS — Many unanticipated pitfalls can be avoided by using Baker Clamps. MUR105 and MUR1100 diodes are recommended for base drives less than 1 amp. Similarly, MUR405 and MUR4100 types are well–suited for higher drive requirements (see Article Reprint AR131). # **PACKAGE DIMENSIONS** # CASE 340D-02 **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 20.35 | | 0.801 | | В | 14.70 | 15.20 | 0.579 | 0.598 | | С | 4.70 | 4.90 | 0.185 | 0.193 | | D | 1.10 | 1.30 | 0.043 | 0.051 | | Е | 1.17 | 1.37 | 0.046 | 0.054 | | G | 5.40 | 5.55 | 0.213 | 0.219 | | Н | 2.00 | 3.00 | 0.079 | 0.118 | | J | 0.50 | 0.78 | 0.020 | 0.031 | | K | 31.00 REF | | 1.220 REF | | | L | | 16.20 | | 0.638 | | Q | 4.00 | 4.10 | 0.158 | 0.161 | | S | 17.80 | 18.20 | 0.701 | 0.717 | | U | 4.00 REF | | 0.157 REF | | | ٧ | 1.75 REF | | 0.069 | | - STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR SWITCHMODE is a trademark of Semiconductor Components Industries, LLC. ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit–german@hibbertco.com French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com Linaii. Oniit@filbbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com Toll-Free from Mexico: Dial 01-800-288-2872 for Access - then Dial 866-297-9322 ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support **Phone**: 1–303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001-800-4422-3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 **Phone**: 81–3–5740–2700 **Email**: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.