

## **Phase-Locked Loop Clock Driver**

#### **Product Features**

- High-Performance Phase-Locked-Loop Clock Distribution for Networking, ATM, 100/134 MHz Registered DIMM Synchronous DRAM modules for server/workstation/PC applications
- Zero Input-to-Output delay
- Low jitter: Cycle-to-Cycle jitter ± 100ps max.
- On-chip series damping resistor at clock output drivers for low noise and EMI reduction
- Operates at 3.3 V V<sub>CC</sub>
- Packaged in Plastic 8-pin SOIC Package (W)
- Wide range of Clock Frequencies

## **Product Description**

The PI6C2401 features a low-skew, low-jitter, phase-locked loop (PLL) clock driver. By connecting the feedback CLK\_OUT output to the feedback FB\_IN input, the propagation delay from the CLK IN input to any clock output will be nearly zero.

#### **Application**

If the system designer needs more than 16 outputs with the features just described, using two or more zero-delay buffers such as PI6C2509Q, and PI6C2510Q, is likely to be impractical. The device-to-device skew introduced can significantly reduce the performance. Pericom recommends the use of a zero-delay buffer and an eighteen output non-zero-delay buffer i. As shown in Figure 1, this combination produces a zero-delay buffer with all the signal characteristics of the original zero-delay buffer, but with as many outputs as the non-zero-delay buffer part. For example, when combined with an eighteen output non-zero delay buffer, a system designer can create a seventeen-output zero-delay buffer.

## Logic Block Diagram





Figure 1. This Combination Provides Zero-Delay Between the Reference Clocks Signal and 17 Outputs

### **Product Pin Configuration**



#### **Control Input**

1

| S | <b>Output Source</b> | PLL Shutdown |
|---|----------------------|--------------|
| 1 | PLL                  | N            |
| 0 | CLK_IN               | Y            |

PS8419B 08/02/02



## **Pin Functions**

| Pin Name         | Pin Number | Туре   | Description                                                                                                                                                          |
|------------------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK_IN           | 1          | I      | Reference Clock input. CLK_IN allows spread spectrum clock input.                                                                                                    |
| AV <sub>CC</sub> | 2          | Power  | Analog power supply.                                                                                                                                                 |
| AGND             | 3          | Ground | Analog ground.                                                                                                                                                       |
| CLK_OUT          | 4          | 0      | Clock outputs. The output provides low-skew copies of CLK_IN and has an embedded series-damping resistor.                                                            |
| S                | 5          | I      | Control Input S. S is used to bypass the PLL for test purposes. When S is strapped to ground, PLL is bypassed and CLK_IN is buffered directly to the device outputs. |
| GND              | 6          | Ground | Ground.                                                                                                                                                              |
| V <sub>CC</sub>  | 7          | Power  | Power supply.                                                                                                                                                        |
| FB_IN            | 8          | I      | Feedback input. FB <sub>IN</sub> provides the feedback signal to the internal PLL.                                                                                   |

## DC Specifications (Absolute maximum ratings over operating free-air temperature range)

| Symbol           | Parameter                                                       | Min. | Max.                     | Units |
|------------------|-----------------------------------------------------------------|------|--------------------------|-------|
| $V_{\rm I}$      | Input voltage range                                             |      | $V_{\alpha\alpha} + 0.5$ |       |
| Vo               | Output voltage range                                            | -0.5 | $V_{CC} + 0.5$           | V     |
| VI_DC            | DC input voltage                                                |      | +5.0                     |       |
| IO_DC            | DC output current                                               |      | 100                      | mA    |
| Power            | Maximum power dissipation at T <sub>A</sub> = 55°C in still air |      | 1.0                      | W     |
| T <sub>STG</sub> | Storage temperature                                             | -65  | 150                      | °C    |

Note: Stress beyond those listed under "absolute maximum ratings" may cause permanent damage to the device.

| Parameter        | Test Conditions                                        | $V_{CC}$ | Min. | Тур. | Max. | Units |
|------------------|--------------------------------------------------------|----------|------|------|------|-------|
| I <sub>CC</sub>  | $V_{\rm I} = V_{\rm CC}$ or GND; $I_{\rm O} = 0^{(1)}$ | 3.6V     |      |      | 10   | μΑ    |
| $C_{\mathrm{I}}$ | $V_{\rm I} = V_{\rm CC}$ or GND                        | 3.3V     |      | 4    |      | nE    |
| Co               | $V_{O} = V_{CC}$ or GND                                | 3.3 V    |      | 6    |      | pF    |

#### **Note:**

1. Continuous output current

08/02/02



## **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min. | Max.     | Units |
|-----------------|--------------------------------|------|----------|-------|
| V <sub>CC</sub> | Supply voltage                 | 3.0  | 3.6      |       |
| V <sub>IH</sub> | High level input voltage       | 2.0  |          | V     |
| V <sub>IL</sub> | Low level input voltage        |      | 0.8      | V     |
| V <sub>I</sub>  | Input voltage                  | 0    | $V_{CC}$ |       |
| T <sub>A</sub>  | Operating free-air temperature | 0    | 70       | °C    |

#### **Electrical Characteristics**

(Over recommended operating free-air temperature range Pull Up/Down Currents,  $V_{CC} = 3.0V$ )

| Symbol   | Parameter         | Condition              | Min. | Max. | Units |
|----------|-------------------|------------------------|------|------|-------|
| T        | D. II             | $V_{\rm OUT} = 2.4V$   |      | -12  |       |
| $I_{OH}$ | Pull-up current   | $V_{\rm OUT} = 2.0 V$  |      | -18  | 4     |
| Ţ        | Dull down owners  | $V_{\rm OUT} = 0.8V$   | 18   |      | mA    |
| $I_{OL}$ | Pull-down current | $V_{\rm OUT} = 0.55 V$ | 12   |      |       |

#### **AC Specifications Timing Requirements**

(Over recommended ranges of supply voltage and operating free-air temperature)

| Symbol             | Parameter                         | Min. | Max. | Units |
|--------------------|-----------------------------------|------|------|-------|
| F <sub>CLOCK</sub> | Clock frequency                   | 25   | 134  | MHz   |
| D <sub>CYI</sub>   | Input clock duty cycle            | 40   | 60   | %     |
|                    | Stabilization Time after power up |      | 1    | ms    |

## **Switching Characteristics**

(Over recommended ranges of supply voltage and operating free-air temperature, C<sub>L</sub>=30pF)

|                             |                                   |         | $V_{CC} = 3.3V \pm 0.3V, 0-70  ^{\circ}C$ |      |      |       |
|-----------------------------|-----------------------------------|---------|-------------------------------------------|------|------|-------|
| Parameter                   | From                              | To      | Min.                                      | Тур. | Max. | Units |
| tphase error without jitter | CLK_IN ↑ at 100 MHz<br>and 66 MHz | FB_IN↑  | -150                                      |      | +150 |       |
| Jitter, cycle-to-cycle      | At 100 MHz and 66 MHz             | CLK_OUT | -100                                      |      | +100 | ps    |
| Duty cycle                  |                                   |         | 45                                        |      | 55   | %     |
| tr, rise-time, 0.4V to 2.0V |                                   | CLK_OUT |                                           | 1.0  |      | no    |
| tf, fall-time, 2.0V to 0.4V |                                   |         |                                           | 1.1  |      | ns    |

Note: These switching parameters are guaranteed by design.



# Package Mechanical Information

## Plastic 8-pin SOIC Package



## **Ordering Information**

| Ordering Code | Package Name | Package Type       | Operating Range |
|---------------|--------------|--------------------|-----------------|
| PI6C2401W     | W8           | 8-pin 150-mil SOIC | Commercial      |

2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com