# High-Speed 8-Bit TTL A/D Converter AD9012 FEATURES 100 MSPS Encode Rate Very Low Input Capacitance—16 pF Low Power—1 W TTL Compatible Outputs MIL-STD-883 Compliant Versions Available APPLICATIONS Radar Guidance Digital Oscilloscopes/ATE Equipment Laser/Radar Warning Receivers Digital Radio Electronic Warfare (ECM, ECCM, ESM) Communication/Signal Intelligence #### GENERAL DESCRIPTION The AD9012 is an 8-bit, ultrahigh speed, analog-to-digital converter. The AD9012 is fabricated in an advanced bipolar process that allows operation at sampling rates up to one hundred megasamples/second. Functionally, the AD9012 is comprised of 256 parallel comparator stages whose outputs are decoded to drive the TTL compatible output latches. The exceptionally wide large-signal analog input bandwidth of 160 MHz is due to an innovative comparator design and very close attention to device layout considerations. The wide input bandwidth of the AD9012 allows very accurate acquisition of high speed pulse inputs without an external track-and-hold. The comparator output decoding scheme minimizes false codes, which is critical to high speed linearity. The AD9012 is available in two grades: one with 0.5 LSB linearity and one with 0.75 LSB linearity. Both versions are #### FUNCTIONAL BLOCK DIAGRAM offered in an industrial grade, -25°C to +85°C, packaged in a 28-lead DIP and a 28-lead JLCC. The military temperature range devices, -55°C to +125°C, are available in ceramic DIP and LCC packages and are compliant to MIL-STD-883 Class B. The AD9012 is available in versions compliant with MIL-STD-883. Refer to the Analog Devices Military Products Databook or current AD9012/883B data sheet for detailed specifications. AD9012—SPECIFICATIONS ELECTRICAL CHARACTERISTICS $(+V_s = +5.0 \text{ V}; -V_s = -5.2 \text{ V}; \text{ Differential Reference Voltage} = 2.0 \text{ V}; \text{ unless otherwise noted.})$ | Parameter | Temp | Test<br>Level | | D9012A0<br>Typ | Q/AJ<br>Max | AI<br>Min | 09012B0<br>Typ | Q/BJ<br>Max | AD<br>Min | 9012SC<br>Typ | )/SE<br>Max | | 9012T(<br>Typ | - | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------|-------------------|--------------------------------------------------------|----------------------|-------------------|--------------------------------------------------------|----------------------|-------------------|---------------------------------------------------|----------------------|-------------------|---------------------------------------------------|----------------------|--------------------------------------| | RESOLUTION | | | 8 | | | 8 | | | 8 | | | 8 | | | Bits | | DC ACCURACY | | | | | | | | | | | | | | | | | Differential Linearity Integral Linearity | 25°C<br>Full<br>25°C | I<br>VI<br>I | | 0.6 | 0.75<br>1.0<br>1.0 | | 0.4 | 0.5<br>0.75<br>0.5 | | 0.6 | 0.75<br>1.0<br>1.0 | | 0.4 | 0.5<br>0.75<br>0.5 | LSB<br>LSB<br>LSB | | Ç | Full | VI | 077. | | 1.2 | 0.11 | | 1.2 | 0.11 | | 1.2 | | | 1.2 | LSB | | No Missing Codes | Full | VI | GUA | RANTI | EED | GU | ARANT | EED | GU | ARAN | TEED | GU | JARAN | TEED | | | INITIAL OFFSET ERROR Top of Reference Ladder Bottom of Reference Ladder Offset Drift Coefficient | 25°C<br>Full<br>25°C<br>Full<br>Full | I<br>VI<br>I<br>VI<br>V | | 7<br>6<br>25 | 15<br>18<br>10<br>13 | | 7<br>6<br>25 | 15<br>18<br>10<br>13 | | 7<br>6<br>25 | 15<br>18<br>10<br>13 | | 7<br>6<br>25 | 15<br>18<br>10<br>13 | mV<br>mV<br>mV<br>mV<br>μV/°C | | | T un | <u> </u> | | | | | | | | | | | | | μν, σ | | ANALOG INPUT Input Bias Current <sup>1</sup> Input Resistance Input Capacitance Large Signal Bandwidth <sup>2</sup> Analog Input Slew Rate <sup>3</sup> | 25°C<br>Full<br>25°C<br>25°C<br>25°C<br>25°C | I<br>VI<br>I<br>III<br>V | 25 | 200<br>16<br>160<br>440 | 200<br>200<br>18 | 25 | 200<br>16<br>160<br>440 | 200<br>200<br>18 | 25 | 60<br>200<br>16<br>160<br>440 | 200<br>200<br>18 | 25 | 200<br>16<br>160<br>440 | 200<br>200<br>18 | μΑ<br>μΑ<br>kΩ<br>pF<br>MHz<br>V/μs | | REFERENCE INPUT Reference Ladder Resistance Ladder Temperature Coefficient Reference Input Bandwidth | 25°C<br>25°C | VI<br>V<br>V | 40 | 80<br>0.25<br>10 | 110 | 40 | 80<br>0.25<br>10 | 110 | 40 | 80<br>0.25<br>10 | 110 | 40 | 80<br>0.25<br>10 | 110 | Ω<br>Ω/°C<br>MHz | | DYNAMIC PERFORMANCE Conversion Rate Aperture Delay Aperture Uncertainty (Jitter) Output Delay (t <sub>PD</sub> ) <sup>4,5</sup> Transient Response <sup>6</sup> Overvoltage Recovery Time <sup>7</sup> Output Rise Time <sup>4</sup> Output Fall Time <sup>4</sup> Output Time Skew <sup>4,8</sup> | 25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C<br>25°C | I<br>V<br>V<br>I<br>V<br>V<br>I<br>I<br>I<br>V | 75 | 100<br>3.8<br>15<br>4.9<br>8<br>8<br>6.6<br>3.3<br>3.0 | 11<br>8.0<br>4.3 | 75<br>4 | 100<br>3.8<br>15<br>4.9<br>8<br>8<br>6.6<br>3.3<br>3.0 | 11<br>8.0<br>4.3 | 75<br>4 | 100<br>3.8<br>15<br>4.9<br>8<br>6.6<br>3.3<br>3.0 | 11<br>8.0<br>4.3 | 75<br>4 | 100<br>3.8<br>15<br>4.9<br>8<br>6.6<br>3.3<br>3.0 | 11<br>8.0<br>4.3 | MSPS ns ps ns ns ns ns ns | | ENCODE INPUT Logic "1" Voltage <sup>4</sup> Logic "0" Voltage <sup>4</sup> Logic "1" Current Logic "0" Current Input Capacitance Encode Pulsewidth (Low) <sup>9</sup> Encode Pulsewidth (High) <sup>9</sup> | Full<br>Full<br>Full<br>25°C<br>25°C<br>25°C | VI<br>VI<br>VI<br>VI<br>I<br>I | 2.0<br>2.5<br>2.5 | 2.5 | 0.8<br>250<br>400 | 2.0<br>2.5<br>2.5 | 2.5 | 0.8<br>250<br>400 | 2.0<br>2.5<br>2.5 | 2.5 | 0.8<br>250<br>400 | 2.0<br>2.5<br>2.5 | 2.5 | 0.8<br>250<br>400 | V<br>V<br>μA<br>μA<br>pF<br>ns<br>ns | | OVERFLOW INHIBIT INPUT<br>0 V Input Current | Full | VI | | 200 | 250 | | 200 | 250 | | 200 | 250 | | 200 | 250 | μΑ | | AC LINEARITY <sup>10</sup> Effective Bits <sup>11</sup> In-Band Harmonics | 25°C | v | | 7.5 | | | 7.5 | | | 7.5 | | | 7.5 | | Bits | | dc to 1.23 MHz<br>dc to 9.3 MHz<br>dc to 19.3 MHz<br>Signal-to-Noise Ratio <sup>12</sup><br>Noise Power Ratio <sup>13</sup> | 25°C<br>25°C<br>25°C<br>25°C<br>25°C | I<br>V<br>V<br>I<br>V | 48 | 55<br>50<br>44<br>47.6<br>37 | | 48 | 55<br>50<br>44<br>47.6<br>37 | | 48 | 55<br>50<br>44<br>47.6<br>37 | | 48 | 55<br>50<br>44<br>47.6<br>37 | | dBc<br>dBc<br>dBc<br>dBc<br>dBc | | DIGITAL OUTPUT Logic "1" Voltage Logic "0" Voltage | Full<br>Full | VI<br>VI | 2.4 | | 0.4 | 2.4 | | 0.4 | 2.4 | | 0.4 | 2.4 | | 0.4 | V<br>V | | POWER SUPPLY <sup>14</sup> Positive Supply Current (+5.0 V) Supply Current (-5.2 V) | 25°C<br>Full<br>25°C | I<br>VI<br>I | | 33<br>152 | 45<br>48<br>179 | | 33<br>152 | 45<br>48<br>179 | | 33<br>152 | 45<br>48<br>179 | | 33<br>152 | 45<br>48<br>179 | mA<br>mA<br>mA | | Nominal Power Dissipation<br>Reference Ladder Dissipation<br>Power Supply Rejection Ratio <sup>15</sup> | Full<br>25°C<br>25°C<br>25°C | VI<br>V<br>V<br>I | | 955<br>44<br>0.85 | 191 | | 955<br>44<br>0.85 | 191 | | 955<br>44<br>0.8 | 191 | | 955<br>44<br>0.8 | 191 | mA<br>mW<br>mW<br>mV/V | -2-REV. E #### NOTES <sup>9</sup>ENCODE signal rise/fall times should be less than 30 ns for normal operation. <sup>10</sup>Measured at 75 MSPS encode rate. Harmonic data based on worst case harmonics. <sup>11</sup>Analog input frequency = 1.23 MHz. $^{12} \rm RMS$ signal to rms noise, including harmonics with 1.23 MHz. analog input signal. $^{13}\mbox{NPR}$ measured @ 0.5 MHz. Noise Source is 250 mW (rms) from 0.5 MHz to 8 MHz. $^{14}$ Supplies should remain stable within $\pm 5\%$ for normal operation. $^{15}Measured$ at –5.2 V $\pm$ 5% and +5.0 V $\pm$ 5%. Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | ADSOLUTE MILAMON MITINGS | |------------------------------------------------------------------------| | Positive Supply Voltage (+V <sub>S</sub> ) 6 V | | Analog to Digital Supply Voltage Differential (-V <sub>S</sub> ) 0.5 V | | Negative Supply Voltage (-V <sub>S</sub> )6 V | | Analog Input VoltageV <sub>S</sub> to +0.5 V | | ENCODE Input Voltage0.5 V to +5 V | | OVERFLOW INH Input Voltage5.2 V to 0 V | | Reference Input Voltage $(+V_{REF}-V_{REF})^2$ 3.5 V to +0.1 V | | Differential Reference Voltage 2.1 V | | Reference Midpoint Current ±4 mA | | Digital Output Current 30 mA | | Operating Temperature Range | | AD9012AQ/BQ/AJ/BJ –25°C to +85°C | | AD9012SE/SQ/TE/TQ –55°C to +125°C | | Storage Temperature Range65°C to +150°C | | Junction Temperature <sup>3</sup> 150°C | | Lead Soldering Temperature (10 sec) 300°C | | NOTERO | #### NOTES $$t_{J} = PD (\theta_{JA}) + t_{A}$$ PD $(\theta_{JC})$ + tc where PD = power dissipation $\theta_{IA}$ = thermal impedance from junction to ambient (°C/W) $\theta_{\rm IC}$ = thermal impedance from junction to case (°C/W) $t_A$ = ambient temperature (°C) $t_C$ = case temperature (°C) typical thermal impedances are: Ceramic DIP $\theta_{JA} = 42^{\circ}\text{C/W}$ ; $\theta_{JC} = 10^{\circ}\text{C/W}$ Ceramic LCC $\theta_{JA} = 50^{\circ}\text{C/W}$ ; $\theta_{JC} = 15^{\circ}\text{C/W}$ JLCC $\theta_{IA} = 59^{\circ}\text{C/W}$ ; $\theta_{IC} = 15^{\circ}\text{C/W}$ . #### **Recommended Operating Conditions** | | Input Voltage | | | | | | | | |--------------|---------------|---------|------------|--|--|--|--|--| | Parameter | Min | Nominal | Max | | | | | | | $-V_S$ | -5.46 | -5.20 | -4.94 | | | | | | | $+V_S$ | +4.75 | 5.00 | +5.25 | | | | | | | $+V_{REF}$ | $-V_{REF}$ | 0.0 V | +0.1 | | | | | | | $-V_{REF}$ | -2.1 | -2.0 | $+V_{REF}$ | | | | | | | Analog Input | $-V_{REF}$ | | $+V_{REF}$ | | | | | | Figure 1. Load Circuit ## EXPLANATION OF TEST LEVELS Test Level I - 100% production tested. II - 100% production tested at 25°C, and sample tested at specified temperatures. AC testing done on sample basis. III - Sample tested only. IV – Parameter is guaranteed by design and characterization testing. V - Parameter is a typical value only. VI – All devices are 100% production tested at 25°C. 100% production tested at temperature extremes for extended temperature devices; guaranteed by design and characterization testing for industrial devices. #### **ORDERING GUIDE** | Device | Linearity | Temperature<br>Ranges | Package<br>Options* | | | |----------|-----------|-----------------------|---------------------|--|--| | AD9012AQ | 0.75 LSB | −25°C to +85°C | Q-28 | | | | AD9012BQ | 0.50 LSB | −25°C to +85°C | Q-28 | | | | AD9012AJ | 0.75 LSB | −25°C to +85°C | J-28A | | | | AD9012BJ | 0.50 LSB | −25°C to +85°C | J-28A | | | | AD9012SQ | 0.75 LSB | −55°C to +125°C | Q-28 | | | | AD9012SE | 0.75 LSB | −55°C to +125°C | E-28A | | | | AD9012TQ | 0.50 LSB | −55°C to +125°C | Q-28 | | | | AD9012TE | 0.50 LSB | −55°C to +125°C | E-28A | | | \*E = Leadless Ceramic Chip Carrier; J = Ceramic Leaded Chip Carrier; Q = Cerdip. #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9012 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. E -3- <sup>&</sup>lt;sup>1</sup>Measured with Analog Input = 0 V. <sup>&</sup>lt;sup>2</sup>Measured by FFT analysis where fundamental is -3 dBc. <sup>&</sup>lt;sup>3</sup>Input slew rate derived from rise time (10% to 90%) of full-scale step input. <sup>&</sup>lt;sup>4</sup>Outputs terminated with two equivalent 'LS00 type loads. (See load circuit.) <sup>&</sup>lt;sup>5</sup>Measured from ENCODE into data out for LSB only. <sup>&</sup>lt;sup>6</sup>For full-scale step input, 8-bit accuracy is attained in specified time. <sup>&</sup>lt;sup>7</sup>Recovers to 8-bit accuracy in specified time, after 150% full-scale input overvoltage. <sup>&</sup>lt;sup>8</sup>Output time skew includes high-to-low and low-to-high transitions as well as bit-to-bit time skew differences. <sup>&</sup>lt;sup>1</sup>Absolute maximum ratings are limiting values, to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability under any of these conditions is not necessarily implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. $<sup>^{2}+</sup>V_{REF} \ge -V_{REF}$ under all circumstances. $<sup>^3</sup>$ Maximum junction temperature ( $t_J$ max) should not exceed 150°C for ceramic and plastic packages: ## AD9012 #### PIN FUNCTION DESCRIPTIONS | Pin # | Name | Description | | | | | | | | |--------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|--| | 1 2 | DIGITAL +V <sub>S</sub><br>OVERFLOW INH | One of three positive digital supply pins (nominally +5.0 V). OVERFLOW INHIBIT controls the data output coding for overvoltage inputs (AIN $\geq$ + V <sub>REF</sub> ). | | | | | | | | | | | ANALOG OVERFLOW ENABLED (FLOATING) OVERFLOW INHIBITED (INPUT OF $D_1 D_2 D_3 D_4 D_5 D_6 D_7 D_8$ OF $D_1 D_2 D_3 D_4 D_5 D_6 D_7 D_8$ | | | | | | | | | | | $V_{IN} \ge + V_{REF}$<br>$V_{IN} < + V_{REF}$ | 1 0 0 0 0 0 0 0 0 0<br>0 X X X X X X X X X | 0 1 1 1 1 1 1 1 1 1 0 X X X X X X X X X | | | | | | | 3 | HYSTERESIS | The Hysteresis control voltage varies the comparator hysteresis from 0 mV to 10 mV, for a change from -5.2 V to -2.2 V at the Hysteresis control pin. | | | | | | | | | 4 | +V <sub>REF</sub> | | itive reference voltage for the internal resistor | | | | | | | | 5 | ANALOG INPUT | | One of two analog input pins. Both analog input pins should be connected together. | | | | | | | | 6 | ANALOG GROUND | | One of two analog ground pins. Both analog ground pins should be connected together. | | | | | | | | 7 | ENCODE | | TTL level encode command input. ENCODE is rising edge sensitive. | | | | | | | | 8 | DIGITAL +V <sub>S</sub> | | One of three positive digital supply pins (nominally +5.0 V). | | | | | | | | 9 | ANALOG GROUND | | nalog ground pins. Both analog ground pins s | | | | | | | | 10 | ANALOG INPUT | One of two analog input pins. Both analog inputs should be connected together. | | | | | | | | | 11 | $-V_{REF}$ | | The most negative reference voltage for the internal resistor ladder. | | | | | | | | 12 | $REF_{MID}$ | | The midpoint tap on the internal resistor ladder. | | | | | | | | 13 | DIGITAL +V <sub>S</sub> | | One of three positive digital supply pins (nominally +5.0 V). | | | | | | | | 14 | DIGITAL –V <sub>S</sub> | One of two negative digital supply pins (nominally –5.2 V). Both digital supply pins should be connected together. | | | | | | | | | 15 | D <sub>1</sub> (LSB) | Digital data output. D <sub>1</sub> (LSB) is the least significant bit of the digital output word. | | | | | | | | | 16-19 | D <sub>2</sub> -D <sub>5</sub> | Digital data output. | | | | | | | | | 20 | DIGITAL GROUND | One of two digital ground pins. Both digital grounds pins should be connected together. | | | | | | | | | 21, 22 | ANALOG -V <sub>S</sub> | One of two negative analog supply pins (nominally –5.2 V). Both analog supply pins should be connected together. | | | | | | | | | 23 | DIGITAL GROUND | One of two digital ground pins. Both digital ground pins should be connected together. | | | | | | | | | 24, 25 | $D_6, D_7$ | Digital data output. | | | | | | | | | 26 | $D_8$ (MSB) | Digital data output $D_8$ (MSB) is the most significant bit of the digital output word. | | | | | | | | | 27 | OVERFLOW | | output. Logic HIGH indicates an input ove | | | | | | | | | | | INHIBIT is enabled (overflow enabled, floa | | | | | | | | 28 | DIGITAL –V <sub>S</sub> | One of two negative digital supply pins (nominally –5.2 V). Both digital supply pins should be connected together. | | | | | | | | #### PIN CONFIGURATIONS -4- REV. E Figure 2. Timing Diagram Figure 3. Input Output Circuits #### DIE LAYOUT AND MECHANICAL INFORMATION | Die Dimensions | |--------------------------------------------| | Pad Dimensions | | Metalization Gold | | Backing None | | Substrate PotentialV | | Passivation Nitride | | Die Attach Gold Eutectic (Ceramic | | Epoxy (Plastic | | Bond Wire 1–1.3 mil Gold; Gold Ball Bondin | Figure 4. Burn-In Diagram REV. E -5- ### AD9012 #### APPLICATION INFORMATION The AD9012 is compatible with all standard TTL logic families. However, to operate at the highest encode rates, the supporting logic around the AD9012 will need to be equally fast. Two possible choices are the AS and the ALS families. Whichever of the TTL logic families is used, special care must be exercised to keep digital switching noise away from the analog circuits around the AD9012. The two most critical items are the digital supply lines and the digital ground return. The input capacitance of the AD9012 is an exceptionally low 16 pF. This allows the use of a wide range of input amplifiers, both hybrid and monolithic. To take full advantage of the 160 MHz input bandwidth of the AD9012, a hybrid amplifier like the AD9610/AD9611 will be required. For those applications that do not require the full input bandwidth of the AD9012, some of the more traditional monolithic amplifiers, like the AD846, should work very well. Overall performance with monolithic amplifiers can be improved by inserting a 40 $\Omega$ resistor in series with the amplifier output. The output data is buffered through the TTL compatible output latches. In addition to the latch propagation delay (t<sub>PD</sub>), all data is delayed by one clock cycle, before becoming available at the outputs. Both the analog-to-digital conversion cycle and the data transfer to the output latches are triggered on the rising edge of the TTL-compatible ENCODE signal (see timing diagram). The AD9012 also incorporates a HYSTERESIS control pin which provides from 0 mV to 10 mV of additional hysteresis in the comparator input stages. Adjustments in the HYSTERESIS control voltage may help to improve noise immunity and overall performance in harsh environments. The OVERFLOW INHIBIT pin of the AD9012 determines how the converter handles overrange inputs (AIN $\geq$ + V<sub>REF</sub>). In the "enabled" state (floating at –5.2 V), the OVERFLOW output will be at logic HIGH and all other outputs will be at logic LOW for overrange inputs (return-to-zero operation). In the "inhibited" state (tied to ground), the OVERFLOW output will be at logic LOW for overrange inputs, and all other digital outputs will be at logic HIGH (nonreturn-to-zero operation). The AD9012 provides outstanding error rate performance. This is due to tight control of comparator offset matching and a fault tolerant decoding stage. Additional improvements in error rate are possible through the addition of hysteresis (see HYSTERESIS control pin). This level of performance is extremely important in fault sensitive applications such as digital radio (QAM). Dramatic improvements in comparator design and construction give the AD9012 excellent dynamic characteristics, namely SNR (signal-to-noise ratio). The 160 MHz input bandwidth and low error rate performance give the AD9012 an SNR of 47 dB with a 1.23 MHz input. High SNR performance is particularly important in broadcast video applications where signals may pass through the converter several times before the processing is complete. Pulse signature analysis, commonly performed in advanced radar receivers, is another area that is especially dependent on high quality dynamic performance. #### LAYOUT SUGGESTIONS Designs using the AD9012, like all high-speed devices, must follow a few basic layout rules to insure optimum performance. Essentially, these guidelines are meant to avoid many of the problems associated with high-speed designs. The first requirement is for a substantial ground plane around and under the AD9012. Separate ground plane areas for the digital and analog components may be useful, but the separate grounds should be connected together at the AD9012 to avoid the effects of "ground loop" currents. The second area that requires an extra degree of attention involves the three reference inputs, $+V_{REF}$ , $REF_{MID}$ , and $-V_{REF}$ . The $+V_{REF}$ input and the $-V_{REF}$ input should both be driven from a low impedance source (note that the $+V_{REF}$ input is typically tied to analog ground). A low drift amplifier should provide satisfactory results, even over an extended temperature range. Adjustments at the $REF_{MID}$ input may be useful in improving the integral linearity by correcting any reference ladder skews. The reference inputs should be adequately decoupled to ground through 0.1 $\mu$ F chip capacitors to limit the effects of system noise on conversion accuracy. The power supply pins must also be decoupled to ground to improve noise immunity; 0.1 $\mu$ F and 0.01 $\mu$ F chip capacitors should be very effective. The analog input signal is brought into the AD9012 through two separate input pins. It is very important that the two input pins be driven symmetrically with equal length electrical connections. Otherwise, aperture delay errors may degrade converter performance at high frequencies. Figure 5. Typical Application Figure 6. Evaluation Circuit Figure 7. Dynamic Performance REV. E -7- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 28-Lead JLCC (J-28A) #### 28-Lead Cerdip (Q-28) LEAD NO. 1 IDENTIFIED BY DOT OR NOTCH LEADS ARE SOLDER OR TIN PLATED KOVAR OR ALLOY 42 #### 28-Terminal Leadless Chip Carrier (E-28A) #### NOTES <sup>1</sup>THIS DIMENSION CONTROLS THE OVERALL PACKAGE THICKNESS. <sup>2</sup>APPLIES TO ALL FOUR SIDES. TERMINALS ARE GOLD PLATED OR SOLDER DIPPED.