PRELIMINARY PRODUCT DATA # **FEATURES** - 16-Bit resolution - · 1MHz sampling rate - · Functionally complete - No missing codes over full military temperature range - Edge-triggered - ±5V supplies, 1.85 Watts - · Small, 40-pin, ceramic TDIP - 87dB SNR, –89dB THD - · Ideal for both time and frequency-domain applications The low-cost ADS-931 is a 16-bit, 1MHz sampling A/D converter. This device accurately samples full-scale input signals up to Nyquist frequencies with no missing codes. The dynamic performance of the ADS-931 has been optimized to achieve a signal-to-noise ratio (SNR) of 87dB and a total harmonic distortion (THD) of –89dB. Packaged in a 40-pin TDIP, the functionally complete ADS-931 contains a fast-settling sample-hold amplifier, a subranging (two-pass) A/D converter, an internal reference, timing/control logic, and error-correction circuitry. Digital input and output levels are TTL. The ADS-931 only requires the rising edge of the start convert pulse to operate. Requiring only ±5V supplies, the ADS-931 dissipates 1.85 Watts. The device is offered with a bipolar (±2.75V) analog input range. Models are available for use in either commercial (0 to +70°C) or military (–55 to +125°C) operating temperature ranges. A proprietary, auto-calibrating, error-correcting circuit enables the device to achieve specified performance over the full military temperature range. Typical applications include medical imaging, radar, sonar, communications and instrumentation. # INPUT/OUTPUT CONNECTIONS | PIN | FUNCTION | PIN | FUNCTION | |-----|----------------|-----|--------------------| | 1 | +3.2V REF. OUT | 40 | NO CONNECTION | | 2 | ANALOG GROUND | 39 | NO CONNECTION | | 3 | ANALOG INPUT | 38 | +5V ANALOG SUPPLY | | 4 | ANALOG GROUND | 37 | -5V SUPPLY | | 5 | OFFSET ADJUST | 36 | ANALOG GROUND | | 6 | GAIN ADJUST | 35 | COMP. BITS | | 7 | DIGITAL GROUND | 34 | OUTPUT ENABLE | | 8 | FIFO/DIR | 33 | OVERFLOW | | 9 | FIFO READ | 32 | EOC | | 10 | FSTAT1 | 31 | +5V DIGITAL SUPPLY | | 11 | FSTAT2 | 30 | DIGITAL GROUND | | 12 | START CONVERT | 29 | BIT 1 (MSB) | | 13 | BIT 16 (LSB) | 28 | BIT 1 (MSB) | | 14 | BIT 15 | 27 | BIT 2 | | 15 | BIT 14 | 26 | BIT 3 | | 16 | BIT 13 | 25 | BIT 4 | | 17 | BIT 12 | 24 | BIT 5 | | 18 | BIT 11 | 23 | BIT 6 | | 19 | BIT 10 | 22 | BIT 7 | | 20 | BIT 9 | 21 | BIT 8 | Figure 1. ADS-931 Functional Block Diagram 2651561 0003763 Tl8 🖿 # **ABSOLUTE MAXIMUM RATINGS** | PARAMETERS | LIMITS | UNITS | |------------------------------------|-------------------------------|-------| | +5V Supply (Pins 31, 38) | 0 to +6 | Volts | | -5V Supply (Pin 37) | 0 to6 | Volts | | Digital Inputs (Pins 8,9,12,34,35) | -0.3 to +V <sub>DD</sub> +0.3 | Volt | | Analog Input (Pin 3) | ±5 | Volts | | Lead Temperature (10 seconds) | 300 | °C | # PHYSICAL/ENVIRONMENTAL | PARAMETERS | MIN. | TYP. | MAX. | UNITS | | | | |-----------------------------|------------------------------------|-------------|--------------|---------|--|--|--| | Operating Temp. Range, Case | | | | | | | | | ADS-931MC | 0 | _ | +70 | °C | | | | | ADS-931MM | -55 | | +125 | °C | | | | | Thermal Impedance | | | | | | | | | θjc | _ | 4 | _ | °C/Watt | | | | | θca | _ | 18 | _ | °C/Watt | | | | | Storage Temperature Range | -65 | | +150 | °C | | | | | Package Type | 40-pin, metal-sealed, ceramic TDIP | | | | | | | | Weight | | 0.56 ounces | s (16 grams) | | | | | # **FUNCTIONAL SPECIFICATIONS** $(T_A = +25^{\circ}C, \pm V_{CC} = \pm 5V, \pm V_{DD} = \pm 5V, \pm 10MHz \text{ sampling rate, and a minimum 1 minute warmup } 0 \text{ unless otherwise specified.})$ | | | +25°C | | | 0 to +70° | ,C | _5 | 55 to +12 | 5°C | | |----------------------------------------------------------------------|-------|----------------|--------------------------|----------|------------------|--------------|----------|-----------------|--------------|--------------| | ANALOG INPUT | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Input Voltage Range | | | | | | | | | | | | Bipolar | | ±2.75 | l _ | _ | ±2.75 | l _ | l _ | ±2.75 | _ | Volts | | Input Resistance | _ | 500 | l _ | _ | 500 | l _ | l _ | 500 | | kΩ | | Input Capacitance | - | 10 | 15 | _ | 10 | 15 | _ | 10 | 15 | pF | | DIGITAL INPUTS | | | • | | • | • | | , | • | | | Logic Levels | | | | | | | | | | | | Logic "1" | +2.0 | _ | - | +2.0 | - | - | +2.0 | 1 — | - | Volts | | Logic "0" | | _ | +0.8 | <u> </u> | - | +0.8 | _ | i — | +0.8 | Volts | | Logic Loading "1" | - | - | +20 | _ | - | +20 | | _ | +20 | μA | | Logic Loading "0" <sup>②</sup> | | l <del>_</del> | -20 | _ | | -20 | _ | l <del>-</del> | -20 | μA | | Start Convert Positive Pulse Width ③ | _ | 500 | | _ | 500 | | | 500 | | ns | | STATIC PERFORMANCE | | 1 | 1 | | 1 | | | 1 | 1 | | | Resolution | - | 16 | - | _ | 16 | <u> </u> | _ | 16 | _ | Bits | | Integral Nonlinearity (fin = 10kHz) | -0.95 | ±1<br>±0.75 | +1.0 | | ±1.5<br>±0.75 | +1.0 | | ±2<br>±0.75 | I | LSB<br>LSB | | Differential Nonlinearity (fin = 10kHz) Full Scale Absolute Accuracy | 1 | ±0.75<br>±0.15 | | -0.95 | | | -0.95 | | +1.5 | | | Bipolar Zero Error (Tech Note 2) | 1 = | ±0.15 | ±0.3<br>±0.2 | | ±0.3<br>±0.2 | ±0.5<br>±0.4 | _ | ±0.5<br>±0.4 | ±0.8<br>±0.6 | %FSR<br>%FSR | | Bipolar Offset Error (Tech Note 2) | _ | ±0.1<br>±0.1 | ±0.2<br>±0.2 | _ | ±0.2<br>±0.2 | ±0.4<br>±0.4 | _ | ±0.4<br>±0.4 | ±0.6 | %FSR | | Gain Error (Tech Note 2) | - | ±0.1<br>±0.15 | ±0.2<br>±0.3 | _ | ±0.2<br>±0.3 | ±0.4<br>±0.5 | _ | ±0.4<br>±0.5 | ±0.8 | %F3N<br>% | | No Missing Codes (fin = 10kHz) | 16 | ±0.15 | ±0.3 | 16 | ±0.5 | ±0.5 | <u> </u> | ±0.5 | ±0.6 | %<br>Bits | | | 10 | | | 10 | | | 10 | | _ | סונס | | DYNAMIC PERFORMANCE | | 1 | 1 | | I | | | 1 | 1 | | | Peak Harmonics (-0.5dB) | | ۰ | | | | | | | 70 | -ID | | dc to 100kHz | - | -89<br>00 | <del>-83</del> | _ | -89 | -83 | _ | <del>-89</del> | -79<br>70 | dB | | 100kHz to 500kHz | - | -86 | -80 | | -86 | -80 | _ | 84 | -78 | dB | | Total Harmonic Distortion (-0.5dB) | | _89 | <br> -81 | | _ <del>8</del> 9 | | | م ا | 70 | ٦D | | dc to 100kHz<br>100kHz to 500kHz | _ | -89<br> -84 | <del>-</del> 81<br> -79 | _ | -69<br>-84 | 81<br>79 | _ | -85<br>-82 | -78<br>-77 | dB<br>dB | | Signal-to-Noise Ratio | _ | ~64 | -/9 | _ | <del>-</del> 04 | -/9 | _ | <del>-</del> 02 | -// | uБ | | (w/o distortion, -0.5dB) | | | | | | | | | | | | dc to 100kHz | 82 | 87 | _ | 82 | 87 | | 80 | 84 | | dB | | 100kHz to 500kHz | 81 | 85 | _ | 81 | 85 | | 79 | 82 | | dB | | Signal-to-Noise Ratio ④ | 0, | 00 | _ | 01 | 00 | | 13 | 02 | | QD. | | (& distortion, -0.5dB) | | | l i | | | | | | | | | dc to 100kHz | 80 | 83 | | 80 | 83 | | 78 | 81 | _ | dB | | 100kHz to 500kHz | 79 | 81 | _ | 79 | 81 | | 77 | 80 | | dB | | Noise | | 60 | | _ | 60 | _ | | 60 | _ | μVrms | | Two-tone Intermodulation | | "" | | | | | | | | μτιιιο | | Distortion (fin = 100kHz, | | | | | | | | | | | | 240kHz, f <sub>s</sub> = 500kHz, | | | | | | | | | | | | -0.5dB) | _ | -87 | _ | _ | <del>-</del> 87 | _ | _ | -87 | _ | dB | | Input Bandwidth (-3dB) | | | | | | | | j | | | | Small Signal (-20dB input) | _ | 2.8 | _ | _ | 2.8 | <u> </u> | | 2.8 | _ | MHz | | Large Signal (-0.5dB input) | _ | 2.3 | _ | _ | 2.3 | | _ | 2.3 | _ | MHz | | Feedthrough Rejection | | | | | _ | | | - | | · ·= | | $(f_{in} = 500kHz)$ | - | 90 | _ | _ | 90 | _ | _ | 90 | _ | dB | | Slew Rate | _ | ±47 | _ | _ | ±47 | | _ | ±47 | _ | V/µs | | Aperture Delay Time | - | <b>-</b> 5 | _ | _ | -5 | _ | _ | <b>-</b> 5 | _ | ns | | Aperture Uncertainty | I — | 3 | - | _ | 3 | _ | _ | 3 | _ | ps rms | | S/H Acquisition Time | | | | | | | | | | • | | ( to ±0.001%FSR, 5.5V step) | 650 | 700 | 750 | 650 | 700 | 750 | 650 | 700 | 750 | ns | | Overvoltage Recovery Time ® | - | 500 | 1000 | _ | 500 | 1000 | _ | 500 | 1000 | ns | | A/D Conversion Rate | 1 | - | - | 1 | _ | _ | 1 | | | MHz | | | | +25°C | | 0 to +70°C | | | -55 to +125°C | | | | |------------------------|------------|----------------------------------------------------------------------------------------------|----------|------------|------|-------|---------------|-----------------------------------------|------------|---------| | ANALOG OUTPUT | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Internal Reference | | | | | | | | | | | | Voltage | l <u> </u> | +3.2 | _ | _ | +3.2 | _ | _ | +3.2 | _ | Volts | | Drift | _ | ±30 | | _ | ±30 | | _ | ±30 | | ppm/°C | | External Current | | 5 | _ | _ | 5 | _ | _ | 5 | | mA | | DIGITAL OUTPUTS | | | | <b>.</b> | I | | L | | | L | | Logic Levels | | | | | | | | · · · | | | | Logic "1" | +2.4 | | _ | +2.4 | | _ | +2.4 | | _ | Volts | | Logic "0" | _ | _ | +0.4 | _ | _ | +0.4 | | _ | +0.4 | Volts | | Logic Loading "1" | - | _ | -4 | l — | _ | -4 | _ | _ | -4 | mA | | Logic Loading "0" | 1 — | _ | +4 | | _ | +4 | <u> </u> | _ | +4 | mA | | Output Coding | | Complementary Offset Binary, Complementary Two's Complement, Offset Binary, Two's Complement | | | | | | | | | | POWER REQUIREMENTS | | · · | <u> </u> | | | | , | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | Power Supply Range ® | | | | | | | | | | | | +5V Supply | +4.75 | +5.0 | +5.25 | +4.75 | +5.0 | +5.25 | +4.9 | +5.0 | +5.25 | Volts | | –5V Supply | -4.75 | -5.0 | -5.25 | -4.75 | ~5.0 | -5.25 | -4.9 | -5.0 | -5.25 | Volts | | Power Supply Current | | | | | | 5.25 | • | 0.0 | 0.20 | 1 1010 | | +5V Supply | - | +220 | l — | _ | +220 | | | +220 | l _ | mA. | | -5V Supply | - | -150 | | _ | -150 | _ | _ | -150 | l <u> </u> | mA | | Power Dissipation | - | 1.85 | 2.1 | _ | 1.85 | 2.1 | _ | 1.85 | 2.1 | Watts | | Power Supply Rejection | | _ | ±0.07 | <u> </u> | _ | ±0.07 | _ | _ | ±0.07 | %FSR/%V | #### Footnotes: - ① All power supplies must be on before applying a start convert pulse. All supplies and the clock (START CONVERT) must be present during warmup periods. The device must be continuously converting during this time. - When COMP. BITS (pin 35) is low, logic loading "0" will be –350μA. - ③ A 500ns wide start convert pulse is used for all production testing. For applications requiring less than a 1MHz sampling rate, wider start convert pulses can be used. Effective bits is equal to: - This is the time required before the A/D output data is valid once the analog input is back within the specified range. - The minimum supply voltages of +4.9V and -4.9V for ±V<sub>DD</sub> are required for -55°C operation only. The minimum limits are +4.75V and -4.75V when operating at +125°C. # **TECHNICAL NOTES** Obtaining fully specified performance from the ADS-931 requires careful attention to pc-card layout and power supply decoupling. The device's analog and digital ground systems are connected to each other internally. For optimal performance, tie all ground pins (2, 4, 7, 30 and 36) directly to a large *analog* ground plane beneath the package. Bypass all power supplies and the +3.2V reference output to ground with $4.7\mu F$ tantalum capacitors in parallel with $0.1\mu F$ ceramic capacitors. Locate the bypass capacitors as close to the unit as possible. - 2. The ADS-931 achieves its specified accuracies without the need for external calibration. If required, the device's small initial offset and gain errors can be reduced to zero using the adjustment circuitry shown in Figure 2. When using this circuitry, or any similar offset and gain calibration hardware, make adjustments following warmup. To avoid interaction, always adjust offset before gain. Tie pins 5 and 6 to ANALOG GROUND (pin 4) if not using offset and gain adjust circuits. - Pin 35 (COMP. BITS) is used to select the digital output coding format of the ADS-931. See Tables 2a and 2b. When this pin has a TTL logic "0" applied, it complements all of the ADS-931's digital outputs. When pin 35 has a logic "1" applied, the output coding is complementary offset binary. Applying a logic "0" to pin 35 changes the coding to offset binary. Using the MSB output (pin 29) instead of the MSB output (pin 28) changes the respective output codings to complementary two's complement and two's complement. Pin 35 is TTL compatible and can be directly driven with digital logic in applications requiring dynamic control over its function. There is an internal pull-up resistor on pin 35 allowing it to be either connected to +5V or left open when a logic "1" is required. - 4. To enable the three-state outputs, connect OUTPUT ENABLE (pin 34) to a logic "0" (low). To disable, connect pin 34 to a logic "1" (high). - Applying a start convert pulse while a conversion is in progress (EOC = logic "1") will initiate a new and probably inaccurate conversion cycle. Data from both the interrupted and subsequent conversions will be invalid. - Do not enable/disable or complement the output bits or read from the FIFO during the conversion process (from the rising edge of EOC). - The OVERFLOW bit (pin 14) switches from 0 to 1 when the input voltage exceeds that which produces an output of all 1's or when the input equals or exceeds the voltage that produces all 0's. When COMP BITS is activated, the above conditions are reversed. **=** 2651561 0003765 890 **=** ## **INTERNAL FIFO OPERATION** The ADS-931 contains an internal, user-initiated, 18-bit, 16-word FIFO memory. Each word in the FIFO contains the 16 data bits as well as the MSB and overflow bits. Pins 8 (FIFO/DIR) and 9 (FIFO READ) control the FIFO's operation. The FIFO's status can be monitored by reading pins 10 (FSTAT1) and 11 (FSTAT2). When pin 8 (FIFO/DIR) has a logic "1" applied, the FIFO is inserted into the digital data path. When pin 8 has a logic "0" applied, the FIFO is transparent and the output data goes directly to the output three-state register (whose operation is controlled by pin 34 (ENABLE)). Read and write commands to the FIFO are ignored when the ADS-931 is operated in the "direct" mode. It takes a maximum of 20ns to switch the FIFO in or out of the ADS-931's operation. # **FIFO WRITE and READ Modes** Once the FIFO has been enabled (pin 8 high), digital data is automatically written to it, regardless of the status of FIFO READ (pin 9). Assuming the FIFO is initially empty, it will accept data (18-bit words) from the next 16 consecutive A/D conversions. As a precaution, pin 9 (which controls the FIFO's READ function) should not be low when data is first written to an empty FIFO. When the FIFO is initially empty, digital data from the first conversion (the "oldest" data) appears at the output of the FIFO immediately after the first conversion has been completed and remains there until the FIFO is read. If the output three-state register has been enabled (logic "0" applied to pin 34), data from the first conversion will appear at the output of the ADS-931. Attempting to write a 17th word to a full FIFO will result in that data, and any subsequent conversion data, being lost. Once the FIFO is full (indicated by FSTAT1 and FSTAT2 both = "1"), it can be read by dropping the FIFO READ line (pin 9) to a logic "0" and then applying a series of 15 rising edges to the read line. Since the first data word is already present at the FIFO output, the first read command (the first rising edge applied to FIFO READ) will bring data from the second conversion to the output. Each subsequent read command/rising edge brings the next word to the output lines. After the 15th rising edge brings the 16th data word to the FIFO output, the subsequent falling edge on READ will update the status outputs (after a 20ns maximum delay) to FAST1 = 0, FAST2 = 1 indicating that the FIFO is empty. If a read command is issued after the FIFO empties, the last word (the 16th conversion) will remain present at the outputs. #### **FIFO Reset Feature** At any time, the FIFO can be reset to an empty state by putting the ADS-931 into its "direct" mode (logic "0" applied to pin 8, FIFO/DIR) and also applying a logic "0" to the FIFO READ line (pin 9). The empty status of the FIFO will be indicated by FSTAT1 going to a "0" and FSTAT2 going to a "1". The status outputs change 40ns after applying the control signals. #### FIFO Status, FSTAT1 and FSTAT2 The status of the data in the FIFO can be monitored by reading the two status pins, FSTAT1 (pin 10) and FSTAT2 (pin 11). | <u>CONTENTS</u> | FSTAT1 | FSTAT2 | |-------------------------------------------------------------------|--------|--------| | Empty (0 words) | 0 | 1 | | <half (<8="" full="" td="" words)<=""><td>0</td><td>0</td></half> | 0 | 0 | | half-full or more (≥8 words) | 1 | 0 | | Full (16 words) | 1 | 1 | Table 1. FIFO Delays | DELAY | PIN | TRANSITION | MIN. | TYP. | MAX. | UNITS | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|-------------|------|-------| | Direct mode to FIFO enabled | 8 | 0-1 | _ | 10 | 20 | ns | | FIFO enabled to direct mode | 8 | 1-0 | _ | 10 | 20 | ns | | FIFO READ to output data valid | . 9 | 01 | _ | _ | 40 | ns | | FIFO READ to status update when changing from <half (1="" empty<="" full="" td="" to="" word)=""><td>9</td><td>10</td><td>_</td><td><del></del></td><td>28</td><td>ns</td></half> | 9 | 10 | _ | <del></del> | 28 | ns | | FIFO READ to status update when changing from ≥half full (8 words) to <half (7="" full="" td="" words)<=""><td>9</td><td>01</td><td>_</td><td>_</td><td>110</td><td>ns</td></half> | 9 | 01 | _ | _ | 110 | ns | | FIFO READ to status update when changing from full (16 words) to ≥half full (15 words) | 9 | 01 | _ | _ | 190 | ns | | Falling edge of EOC to status update when writing first word into empty FIFO | 32 | 10 | _ | _ | 190 | ns | | Falling edge of EOC to status update when changing FIFO from <half (7="" (8="" full="" td="" to="" words)="" words)<="" ≥half=""><td>32</td><td>1-0</td><td>_</td><td>_</td><td>110</td><td>ns</td></half> | 32 | 1-0 | _ | _ | 110 | ns | | Falling edge of EOC to status update when filling FIFO with 16th word | 32 | 1-0 | _ | _ | 28 | ns | **=** 2651561 0003766 727 **==**: # **CALIBRATION PROCEDURE** (Refer to Figure 2 and Tables 2a, and 2b) Connect the converter per Figure 2. Any offset/gain calibration procedures should not be implemented until the device is fully warmed up. To avoid interaction, adjust offset before gain. The ranges of adjustment for the circuit in Figure 2 are guaranteed to compensate for the ADS-931's initial accuracy errors and may not be able to compensate for additional system errors. A/D converters are calibrated by positioning their digital outputs exactly on the transition point between two adjacent digital output codes. This is accomplished by connecting LED's to the digital outputs and performing adjustments until certain LED's "flicker" equally between on and off. Other approaches employ digital comparators or microcontrollers to detect when the outputs change from one code to the next. For the ADS-931, offset adjusting is normally accomplished when the analog input is 0 minus 1/2LSB ( $-42\mu V$ ). See Table 2b for the proper bipolar output coding. Gain adjusting is accomplished when the analog input is at nominal full scale minus 1 1/2LSB's (+2.749874V). Note: Connect pin 5 to ANALOG GROUND (pin 4) for operation without zero/offset adjustment. Connect pin 6 to pin 4 for operation without gain adjustment. # Zero/Offset Adjust Procedure - Apply a train of pulses to the START CONVERT input (pin 12) so that the converter is continuously converting. - For zero/offset adjust, apply –42μV to the ANALOG INPUT (pin 3). - Adjust the offset potentiometer until the code flickers between 1000 0000 0000 0000 and 0111 1111 1111 1111 with pin 35 tied high (complementary offset binary) or between 0111 1111 1111 1111 and 1000 0000 0000 0000 with pin 35 tied low (offset binary). - Two's complement coding requires using BIT 1 (MSB) (pin 29). With pin 35 tied low, adjust the trimpot until the output code flickers between all 0's and all 1's. ## Gain Adjust Procedure - For gain adjust, apply +2.749874V to the ANALOG INPUT (pin 3). - Adjust the gain potentiometer until all output bits are 0's and the LSB flickers between a 1 and 0 with pin 35 tied high (complementary offset binary) or until all output bits are 1's and the LSB flickers between a 1 and 0 with pin 35 tied low (offset binary). - Two's complement coding requires using BIT 1 (MSB), pin 29. With pin 35 tied low, adjust the gain trimpot until the output code flickers equally between 0111 1111 1111 1111 and 0111 1111 1111 1110. - To confirm proper operation of the device, vary the applied input voltage to obtain the output coding listed in Table 2b Table 2a. Setting Output Coding Selection (Pin 35) | OUTPUT FORMAT | PIN 35 LOGIC LEVEL | |--------------------------------|--------------------| | Complementary Offset Binary | 1 | | Offset Binary | 0 | | Complementary Two's Complement | ent 1 | | (Using MSB, pin 29) | | | Two's Complement | 0 | | (Using MSB, pin 29) | | # THERMAL REQUIREMENTS All DATEL sampling A/D converters are fully characterized and specified over operating temperature (case) ranges of 0 to $+70^{\circ}$ C and -55 to $+125^{\circ}$ C. All room-temperature ( $T_{A} = +25^{\circ}$ C) production testing is performed without the use of heat sinks or forced-air cooling. Thermal impedance figures for each device are listed in their respective specification tables. These devices do not normally require heat sinks, however, standard precautionary design and layout procedures should be used to ensure devices do not overheat. The ground and power planes beneath the package, as well as all pcb signal runs to and from the device, should be as heavy as possible to help conduct heat away from the package. Electrically-insulating, thermally-conductive "pads" may be installed underneath the package. Devices should be soldered to boards rather than "socketed", and of course, minimal air flow over the surface can greatly help reduce the package temperature. In more severe ambient conditions, the package/junction temperature of a given device can be reduced dramatically (typically 35%) by using one of DATEL's HS Series heat sinks. See Ordering Information for the assigned part number. See page 1-183 of the DATEL Data Acquisition Components Catalog for more information on the HS Series. Request DATEL Application Note AN-8, "Heat Sinks for DIP Data Converters", or contact DATEL directly, for additional information. Figure 2. Connection Diagram #### Notes: -170 <u>-</u> 0 50 - This device has three pipeline delays. Four start convert pulses (clock cycles) must be applied for valid data from the first conversion to appear at the output of the A/D. - 2. Scale is approximately 50ns per division. - 3. fs = 1MHz 0 -10 -20 -30 Amplitude Relative to Full Scale (dB) -40 -50 -60 -70 -80 -90 -100 -110 -120 -130 -140 -150 -160 Figure 3. ADS-931 Timing Diagram Figure 4. FFT Analysis of ADS-931 ( $f_S = 1 \text{MHz}$ , $f_{In} = 485 \text{kHz}$ , $V_{In} = -0.5 \text{dB}$ , 32,768-point FFT) 250 Frequency (kHz) 300 350 400 450 500 **■** 2651561 0003768 STT ■ 200 100 150 Figure 5. ADS-931 Evaluation Board Table 2b. Output Coding | OUTPUT CODING | | | | | | | | INPUT<br>RANGE | BIPOLAR | |----------------|--------|-------------|----------|-------------|-----------|-----------|-----------|----------------|----------------| | MSB | LSB | MSB | LSB | MSB LSB M | | MSB | MSB LSB | | SCALE | | 1111 1111 111 | 1 1111 | 0000 0000 0 | 000 0000 | | 1111 1111 | | 0000 0000 | +2.749916 | +FS -1 LSB | | L\$B "1" to | 0" 0 | LSB "0" | to "1" | LSB " | 1" to "0" | LSB "C | O" to "1" | +2.749874 | +FS -1 1/2 LSB | | 1110 0000 000 | 0 0000 | 0001 1111 1 | 111 1111 | 0110 0000 | 0000 0000 | 1001 1111 | 1111 1111 | +2.062500 | +3/4 FS | | 1100 0000 000 | 0 0000 | 0011 1111 1 | 111 1111 | 0100 0000 | 0000 0000 | 1011 1111 | 1111 1111 | +1.375000 | +1/2 FS | | 1000 0000 000 | 0 0000 | 0111 1111 1 | 111 1111 | 0000 0000 | 0000 0000 | 1111 1111 | 1111 1111 | 0.000000 | 0 | | 0111 1111 111 | 1 1111 | 1000 0000 0 | 000 0000 | - 1111 1111 | 1111 1111 | 0000 0000 | 0000 0000 | -0.000084 | -1 LSB | | 0100 0000 000 | 0 0000 | 1011 1111 1 | 111 1111 | 1100 0000 | 0000 0000 | 0011 1111 | 1111 1111 | -1.375000 | -1/2 FS | | 0010 0000 000 | 0 0000 | 1101 1111 1 | 111 1111 | 1010 0000 | 0000 0000 | 0101 1111 | 1111 1111 | -2.062500 | -3/4 FS | | 0000 0000 0000 | 0 0001 | 1111 1111 1 | 111 1110 | 1000 0000 | 0000 0001 | 0111 1111 | 1111 1110 | -2.749916 | -FS +1 LSB | | LSB "0" to | ) "1" | LSB "1" | to "0" | LSB " | O" to "1" | LSB "1 | I" to "0" | -2.749958 | -FS + 1/2 LSB | | 0000 0000 0000 | 0 0000 | 1111 1111 1 | 111 1111 | 1000 0000 | 0000 0000 | 0111 1111 | 1111 1111 | -2.750000 | – <b>F</b> S | | OFFSET BINA | RY | COMP. OFF. | BIN. | TWO'S | COMP. | COMP. TWO | S COMP. | | | # **MECHANICAL DIMENSIONS** INCHES (mm) ### ORDERING INFORMATION **MODEL NUMBER SPECIFIED TEMPERATURE RANGE** ADS-931MC 0 to +70°C ADS-931MM -55 to +125°C **ACCESSORIES** ADS-B931 Evaluation Board (without ADS-931) HS-40 Heat Sink Receptacles for PC board mounting can be ordered through AMP Inc., Part #3-331272-8 (Component Lead Socket), 40 required. For availability of MIL-STD-883 product, contact DATEL. DS-0307PB 03/96/20 DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1194 Tel: (508) 339-3000 / Fax: (508) 339-6356 For immediate assistance 1-800-233-2765 DATEL (UK) LTD. Tadley, England Tel: (01256)-880444 DATEL S.A.R.L. Montigny Le Bretonneux, France Tel: 1-34-60-01-01 DATEL GmbH Munchen, Germany Tel: 89-544334-0 DATEL KK Tokyo, Japan Tel: 3-3779-1031, Osaka Tel: 6-354-2025 DATEL makes no representation that the use of these products in the circuits described herein, or use of other technical information contained herein, will not infringe upon existing or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice. The DATEL logo is a registered DATEL, Inc. trademark.