SPRS104 - OCTOBER 1999 # FIXED-POINT DIGITAL SIGNAL PROCESSORS - **Highest Performance Fixed-Point Digital** Signal Processors (DSPs) TMS320C62x - 5-, 4-, 3.33-ns Instruction Cycle Time - 200-, 250-, 300-MHz Clock Rate - Eight 32-Bit Instructions/Cycle - 1600, 2000, 2400 MIPS - **VelociTI™ Advanced Very Long Instruction** Word (VLIW) 'C62x CPU Core - Eight Highly Independent Functional Units: - Six ALUs (32-/40-Bit) - Two 16-Bit Multipliers (32-Bit Result) - Load-Store Architecture With 32 32-Bit **General-Purpose Registers** - Instruction Packing Reduces Code Size - All Instructions Conditional - Instruction Set Features - Byte-Addressable (8-, 16-, 32-Bit Data) - 32-Bit Address Range - 8-Bit Overflow Protection - Saturation - Bit-Field Extract, Set, Clear - Bit-Counting - Normalization - On-Chip SRAM - 1M-Bit ('C6204) - 3M-Bit ('C6202/'C6202B) - 7M-Bit ('C6203) - 32-Bit External Memory Interface (EMIF) - Glueless Interface to Synchronous **Memories: SDRAM or SBSRAM** - Glueless Interface to Asynchronous **Memories: SRAM and EPROM** - Four-Channel Bootloading **Direct-Memory-Access (DMA) Controller** With an Auxiliary Channel - Flexible Phase-Locked-Loop (PLL) Clock Generator - 32-Bit Expansion Bus - Glueless/Low-Glue Interface to Popular **PCI Bridge Chips** - Glueless/Low-Glue Interface to Popular **Synchronous or Asynchronous Microprocessor Buses** - Master/Slave Functionality - Glueless Interface to Synchronous FIFOs and Asynchronous Peripherals - **Multichannel Buffered Serial Ports** (McBSPs) - Direct Interface to T1/E1, MVIP, SCSA Framers - ST-Bus-Switching Compatible - Up to 256 Channels Each - AC97-Compatible - Serial-Peripheral Interface (SPI) Compatible (Motorola™) - Two 32-Bit General-Purpose Timers - IEEE-1149.1 (JTAG†) **Boundary-Scan-Compatible** - 352-Pin BGA Package (GJL) ('02/02B/03) - 384-Pin BGA Package (GLS) ('02/02B/03) - 340-Pin BGA Package (GLW) ('C6204 only) - Pin-Compatible With the GLS Package **Except Inner Row of Balls (Additional** Power and Ground Pins) are Removed<sup>‡</sup> - 0.18-μm/5-Level Metal Process ('6202 only) 0.15-μm/5-Level Metal Process ('02B/03/04) - CMOS Technology - 3.3-V I/Os, 1.8-V Internal ('C6202 only) 3.3-V I/Os, 1.5-V Internal ('C6202B/03/04) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. VelociTI is a trademark of Texas Instruments Incorporated. Motorola is a trademark of Motorola, Inc. TIEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture. ‡ For more details, see the GLS/GLW BGA package bottom view. ### GJL 352-PIN BALL GRID ARRAY (BGA) PACKAGE ('C6202/02B/03 ONLY) (BOTTOM VIEW) ### GLS 384-PIN BGA PACKAGE ('C6202/02B/03 ONLY) GLW 340-PIN BGA PACKAGE ('C6204 ONLY) (BOTTOM VIEW) These balls are NOT applicable for the 'C6204 devices GLW 340-pin BGA package. ## selection guide Table 1 provides an overview of the TMS320C6202/02B/03/04 pin-compatible DSPs. The table shows significant features of each device, including the capacity of on-chip RAM, the peripherals, the execution time, and the package type with pin count, etc. Table 1. TMS320C6202/02B/03/04 DSP Selection Guide | HARDWARE FEATURES | | 'C6202 | 'C6202B | 'C6203 | 'C6204 | |----------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------| | | EMIF | √ | √ | √ | √ | | Peripherals | DMA | 4-Channel | 4-Channel With<br>Throughput<br>Enhancements | 4-Channel With<br>Throughput<br>Enhancements | 4-Channel With<br>Throughput<br>Enhancements | | - Compilioralis | Expansion Bus | √ | √ | √ | √ | | | McBSPs | 3 | 3 | 3 | 2 | | | 32-Bit Timers | 2 | 2 | 2 | 2 | | | Size (Bytes) | 256K | 256K | 384K | 64K | | Internal Program<br>Memory | Organization | Block 0:<br>128K Bytes<br>Mapped Program<br>Block 1:<br>128K Bytes<br>Cache/Mapped<br>Program | Block 0:<br>128K Bytes<br>Mapped Program<br>Block 1:<br>128K Bytes<br>Cache/Mapped<br>Program | Block 0:<br>256K Bytes Mapped<br>Program<br>Block 1:<br>128K Bytes<br>Cache/Mapped<br>Program | 1 Block:<br>64K Bytes<br>Cache/Mapped<br>Program | | | Size (Bytes) | 128K | 128K | 512K | 64K | | Internal Data<br>Memory | Organization | 2 Blocks:<br>Four 16-Bit Banks<br>per Block<br>50/50 Split | 2 Blocks:<br>Four 16-Bit Banks<br>per Block<br>50/50 Split | 2 Blocks:<br>Four 16-Bit Banks<br>per Block<br>50/50 Split | 2 Blocks:<br>Four 16-Bit Banks<br>per Block<br>50/50 Split | | Frequency | MHz | 200, 250 | 250 | 250, 300 | 200 | | Cycle Time | ns | 4 ns ('6202-250)<br>5 ns ('6202-200) | 4 ns ('6202B-250) | 3.33 ns ('6203-300)<br>4 ns ('6203-250) | 5 ns ('6204-200) | | Valtaria | Core (V) | 1.8 | 1.5 | 1.5 | 1.5 | | Voltage | I/O (V) | 3.3 | 3.3 | 3.3 | 3.3 | | | Bypass (x1) | √ | <b>√</b> | √ | √ | | PLL Options: | x4 | √ | √ | √ | √ | | In Both Packages | x8 | - | √ | √ | _ | | | x10 | - | √ | √ | - | | Additional | x6 | _ | √ | √ | _ | | PLL Options:<br>18 x 18 mm | x7 | - | <b>√</b> | √ | - | | Packages | x9 | - | <b>√</b> | √ | - | | (GLS/GLW only) | x11 | _ | <b>√</b> | √ | - | | PCA Package | 27 x 27 mm | 352-pin GJL | 352-pin GJL | 352-pin GJL | _ | | BGA Package | 18 x 18 mm | 384-pin GLS | 384-pin GLS | 384-pin GLS | 340-pin GLW | | Process<br>Technology | μт | 0.18 μm (18C05) | 0.15 μm (15C05) | 0.15 μm (15C05) | 0.15 μm (15C05) | | Product Status | Product Preview (PP) Advance Information (AI) Production Data (PD) | Al | PP | PP | PP | # TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 **FIXED-POINT DIGITAL SIGNAL PROCESSORS** SPRS104 - OCTOBER 1999 ### description The TMS320C6202, TMS320C6202B, TMS320C6203, and TMS320C6204 devices are part of the TMS320C62x fixed-point DSP family in the TMS320C6000 platform. The 'C62x devices are based on the high-performance, advanced VelociTl very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TIM), making these DSPs an excellent choice for multichannel and multifunction applications. The TMS320C62x DSP offers cost-effective solutions to high-performance DSP programming challenges. The TMS320C6202B/'03 has a performance of up to 2400 million instructions per second (MIPS) at 300 MHz, while the TMS320C6202 has a performance of up to 2000 MIPS at 250 MHz, and the TMS320C6204 has a performance of up to 1600 MIPS at 200 MHz. The 'C6202/'02B/'03/'04 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. These processors have 32 general-purpose registers of 32-bit word length and eight highly independent functional units. The eight functional units provide six arithmetic logic units (ALUs) for a high degree of parallelism and two 16-bit multipliers for a 32-bit result. The 'C6202/'02B/'03/'04 can produce two multiply-accumulates (MACs) per cycle. This gives a total of 600 million MACs per second (MMACS) for the 'C6202B/'03 device, a total of 500 MMACS for the 'C6202 device, and a total of 400 MMACS for the 'C6204 device. The 'C6202/'02B/'03/'04 DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals. The TMS320C62x DSPs include an on-chip memory, with the 'C6203 device offering the most memory at 7 Mbits. For the 'C6202/'02B device, program memory consists of two blocks, with a 128K-byte block configured as memory-mapped program space, and the other 128K-byte block user-configurable as cache or memory-mapped program space. Data memory consists of two 64K-byte blocks of RAM. Similarly, the 'C6203 device program memory consists of two blocks, with a 256K-byte block configured as memory-mapped program space, and the other 128K-byte block user-configurable as cache or memory-mapped program space. Data memory consists of two 256K-byte blocks of RAM. For the 'C6204 device, program memory consists of a single 64K-byte block that is user-configured as cache or memory-mapped program space. Data memory consists of two 32K-byte blocks of RAM. The 'C6202/'02B/'03/'04 device has a powerful and diverse set of peripherals. The peripheral set includes multichannel buffered serial ports (McBSPs), general-purpose timers, a 32-bit expansion bus (XB) that offers ease of interface to synchronous or asynchronous industry-standard host bus protocols, and a glueless 32-bit external memory interface (EMIF) capable of interfacing to SDRAM or SBSRAM and asynchronous peripherals. The 'C62x devices have a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows™ debugger interface for visibility into source code execution. TI is a trademark of Texas Instruments Incorporated Windows is a registered trademark of the Microsoft Corporation. ## 'C62x device compatibility The TMS320C6202, 'C6202B, 'C6203, and 'C6204 devices are pin-compatible; thus, making new system designs easier and providing faster time to market. The following list summarizes the 'C62x device characteristic differences: - Core Supply Voltage (1.8 V versus 1.5 V) - PLL Options Availability Table 1 identifies the available PLL multiply factors [e.g., CLKIN x1 (PLL bypassed), x4] for each of the 'C62x devices. For additional details on the PLL clock module, see the Clock PLL section of this data sheet. On-Chip Memory Size The 'C6202/'02B, 'C6203, and 'C6204 devices have different on-chip program memory and data memory sizes (see Table 1). McBSPs The 'C6204 device has two McBSPs while the 'C6202/'02B/'03 devices have three McBSPs on-chip. For a more detailed discussion on migration concerns, and similarities/differences between the 'C6202, 'C6202B, 'C6203, and 'C6204 devices, see the *How to Begin Development and Migrate Across the TMS320C6202/6202B/6203/6204 DSPs* application report (literature number SPRA603) document. ## functional and CPU block diagram ('C62x devices) †McBSP2 is not applicable for the 'C6204 device. ### **CPU** description The CPU fetches VelociTI axdvanced very-long instruction words (VLIW) (256 bits wide) to supply up to eight 32-bit instructions to the eight functional units during every clock cycle. The VelociTI VLIW architecture features controls by which all eight units do not have to be supplied with instructions if they are not ready to execute. The first bit of every 32-bit instruction determines if the next instruction belongs to the same execute packet as the previous instruction, or whether it should be executed in the following clock as a part of the next execute packet. Fetch packets are always 256 bits wide; however, the execute packets can vary in size. The variable-length execute packets are a key memory-saving feature, distinguishing the 'C62x CPU from other VLIW architectures. The CPU features two sets of functional units. Each set contains four units and a register file. One set contains functional units .L1, .S1, .M1, and .D1; the other set contains units .D2, .M2, .S2, and .L2. The two register files each contain 16 32-bit registers for a total of 32 general-purpose registers. The two sets of functional units, along with two register files, compose sides A and B of the CPU (see the Functional and CPU Block Diagram and Figure 1). The four functional units on each side of the CPU can freely share the 16 registers belonging to that side. Additionally, each side features a single data bus connected to all the registers on the other side, by which the two sets of functional units can access data from the register files on the opposite side. While register access by functional units on the same side of the CPU as the register file can service all the units in a single clock cycle, register access using the register file across the CPU supports one read and one write per cycle. Another key feature of the 'C62x CPU is the load/store architecture, where all instructions operate on registers (as opposed to data in memory). Two sets of data-addressing units (.D1 and .D2) are responsible for all data transfers between the register files and the memory. The data address driven by the .D units allows data addresses generated from one register file to be used to load or store data to or from the other register file. The 'C62x CPU supports a variety of indirect addressing modes using either linear- or circular-addressing modes with 5- or 15-bit offsets. All instructions are conditional, and most can access any one of the 32 registers. Some registers, however, are singled out to support specific addressing or to hold the condition for conditional instructions (if the condition is not automatically "true"). The two .M functional units are dedicated for multiplies. The two .S and .L functional units perform a general set of arithmetic, logical, and branch functions with results available every clock cycle. The processing flow begins when a 256-bit-wide instruction fetch packet is fetched from a program memory. The 32-bit instructions destined for the individual functional units are "linked" together by "1" bits in the least significant bit (LSB) position of the instructions. The instructions that are "chained" together for simultaneous execution (up to eight in total) compose an execute packet. A "0" in the LSB of an instruction breaks the chain, effectively placing the instructions that follow it in the next execute packet. If an execute packet crosses the fetch-packet boundary (256 bits wide), the assembler places it in the next fetch packet, while the remainder of the current fetch packet is padded with NOP instructions. The number of execute packets within a fetch packet can vary from one to eight. Execute packets are dispatched to their respective functional units at the rate of one per clock cycle and the next 256-bit fetch packet is not fetched until all the execute packets from the current fetch packet have been dispatched. After decoding, the instructions simultaneously drive all active functional units for a maximum execution rate of eight instructions every clock cycle. While most results are stored in 32-bit registers, they can be subsequently moved to memory as bytes or half-words as well. All load and store instructions are byte-, half-word, or word-addressable. ## **CPU** description (continued) Figure 1. TMS320C62x CPU Data Paths ## signal groups description <sup>†</sup> CLKMODE1 is NOT available on the 'C6202 device GJL package. CLKMODE2 is NOT available on the GJL packages for the 'C6202/'02B/'03 devices. Figure 2. CPU Signals <sup>‡</sup>RSV5 through RSV11 pins are used on the 'C6204 device only. ## signal groups description (continued) Figure 3. Peripheral Signals ## signal groups description (continued) Figure 3. Peripheral Signals (Continued) # TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS104 - OCTOBER 1999 ### **Signal Descriptions** | SIGNAL | SIGNAL PIN NO. | TV6=+ | DESCRIPTION | | | | | | | | | |----------------|----------------|-------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | GJL | GLS | GLW† | TYPE‡ | DESCRIPTION | | | | | | | | | CLOCK/PLL | | | | | | | | | | | | CLKIN | C12 | B10 | B10 | I | Clock Input | | | | | | | | CLKOUT1 | AD20 | Y18 | Y18 | 0 | Clock output at full device speed | | | | | | | | CLKOUT2 | AC19 | AB19 | AB19 | 0 | Clock output at half of device speed Used for synchronous memory interface | | | | | | | | CLKMODE0 | B15 | B12 | B12 | - 1 | Clock mode selects | | | | | | | | CLKMODE1 | C11§ | A9¶ | A9¶ | ı | Selects what multiply factors of the input clock frequency the CPU frequency equals. | | | | | | | | CLKMODE2 | - | A14¶ | A14¶ | ı | For more detail on CLKMODE pins and the PLL multiply factors, see the Clock PLL section of this data sheet. | | | | | | | | PLLV# | D13 | C11 | C11 | Αll | PLL analog V <sub>CC</sub> connection for the low-pass filter | | | | | | | | PLLG# | D14 | C12 | C12 | Αll | PLL analog GND connection for the low-pass filter | | | | | | | | PLLF | C13 | A11 | A11 | Αll | PLL low-pass filter connection to external components and a bypass capacitor | | | | | | | | JTAG EMULATION | | | | | | | | | | | | | TMS | AD7 | Y5 | Y5 | I | JTAG test-port mode select (features an internal pullup) | | | | | | | | TDO | AE6 | AA4 | AA4 | O/Z | JTAG test-port data out | | | | | | | | TDI | AF5 | Y4 | Y4 | I | JTAG test-port data in (features an internal pullup) | | | | | | | | TCK | AE5 | AB2 | AB2 | I | JTAG test-port clock | | | | | | | | TRST | AC7 | ААЗ | AA3 | I | JTAG test-port reset (features an internal pulldown) | | | | | | | | EMU1 | AF6 | AA5 | AA5 | I/O/Z | Emulation pin 1, pullup with a dedicated 20-kΩ resistor <sup>★</sup> | | | | | | | | EMU0 | AC8 | AB4 | AB4 | I/O/Z | Emulation pin 0, pullup with a dedicated 20-kΩ resistor <sup>★</sup> | | | | | | | | | | | | ı | RESET AND INTERRUPTS | | | | | | | | RESET | K2 | J3 | J3 | I | Device reset | | | | | | | | NMI | L2 | K2 | K2 | 1 | Nonmaskable interrupt • Edge-driven (rising edge) | | | | | | | | EXT_INT7 | V4 | U2 | U2 | | | | | | | | | | EXT_INT6 | Y2 | U3 | U3 | ] , | External interrupts | | | | | | | | EXT_INT5 | AA1 | W1 | W1 | ] ' | Edge-driven (rising edge) | | | | | | | | EXT_INT4 | W4 | V2 | V2 | | | | | | | | | | IACK | Y1 | V1 | V1 | 0 | Interrupt acknowledge for all active interrupts serviced by the CPU | | | | | | | | INUM3 | V2 | R3 | R3 | | | | | | | | | | INUM2 | U4 | T1 | T1 | | Active interrupt identification number | | | | | | | | INUM1 | V3 | T2 | T2 | ] ~ | Valid during IACK for all active interrupts (not just external) Encoding order follows the interrupt-service fetch-packet ordering | | | | | | | | INUM0 | W2 | T3 | T3 | | ' ' ' | | | | | | | <sup>&</sup>lt;sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (V<sub>SS</sub>) pins removed (see the GLS/GLW BGA package bottom view). <sup>‡</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground <sup>§</sup> For the 'C6202 GJL package, the C11 pin is ground (VSS). <sup>¶</sup> For the 'C6202 GLS and 'C6204 GLW packages, the CLKMODE2 (A14) and CLKMODE1 (A9) pins are internally unconnected. <sup>#</sup>PLLV and PLLG are not part of external voltage supply or ground. See the clock PLL section for information on how to connect these pins. A = Analog Signal (PLL Filter) <sup>\*</sup>For emulation and normal operation, pull up EMU1 and EMU0 with a dedicated 20-kΩ resistor. For boundary scan, pull down EMU1 and EMU0 with a dedicated 20-kΩ resistor. | SIGNAL | | PIN NO. | | <u> </u> | | |--------|-----|---------|------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | GJL | GLS | GLW† | TYPE‡ | DESCRIPTION | | | | | | | POWER-DOWN STATUS | | PD | AB2 | Y2 | Y2 | 0 | Power-down modes 2 or 3 (active if high) | | | | | | | EXPANSION BUS | | XCLKIN | A9 | C8 | C8 | I | Expansion bus synchronous host interface clock input | | XFCLK | B9 | A8 | A8 | 0 | Expansion bus FIFO interface clock output | | XD31 | D15 | C13 | C13 | | | | XD30 | B16 | A13 | A13 | ] | | | XD29 | A17 | C14 | C14 | | | | XD28 | B17 | B14 | B14 | ] | | | XD27 | D16 | B15 | B15 | ] | | | XD26 | A18 | C15 | C15 | ] | | | XD25 | B18 | A15 | A15 | ] | | | XD24 | D17 | B16 | B16 | 1 | | | XD23 | C18 | C16 | C16 | 1 | | | XD22 | A20 | A17 | A17 | 1 | Expansion bus data Used for transfer of data, address, and control Also controls initialization of DSP modes and expansion bus at reset via pullup/pulldown resistors | | XD21 | D18 | B17 | B17 | ] | | | XD20 | C19 | C17 | C17 | ] | | | XD19 | A21 | B18 | B18 | 1 | | | XD18 | D19 | A19 | A19 | 1 | | | XD17 | C20 | C18 | C18 | 1 | (Note: Reserved boot configuration fields should be pulled down.) | | XD16 | B21 | B19 | B19 | I/O/Z | - XCE[3:0] memory type | | XD15 | A22 | C19 | C19 | 1/0/2 | <ul> <li>XBLAST polarity</li> </ul> | | XD14 | D20 | B20 | B20 | 1 | <ul> <li>XW/R polarity</li> <li>Asynchronous or synchronous host operation</li> </ul> | | XD13 | B22 | A21 | A21 | | Arbitration mode (internal or external) | | XD12 | E25 | C21 | C21 | | - FIFO mode | | XD11 | F24 | D20 | D20 | | <ul><li>Little endian/big endian</li><li>Boot mode</li></ul> | | XD10 | E26 | B22 | B22 | ] | Socialisas | | XD9 | F25 | D21 | D21 | ] | | | XD8 | G24 | E20 | E20 | 1 | | | XD7 | H23 | E21 | E21 | ] | | | XD6 | F26 | D22 | D22 | | | | XD5 | G25 | F20 | F20 | | | | XD4 | J23 | F21 | F21 | ] | | | XD3 | G26 | E22 | E22 | ] | | | XD2 | H25 | G20 | G20 | ] | | | XD1 | J24 | G21 | G21 | ] | | | XD0 | K23 | G22 | G22 | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CVDD) and ground (VSS) pins removed (see the GLS/GLW BGA package bottom view). $\ddagger$ I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground # TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS104 - OCTOBER 1999 | SIGNAL | | PIN NO. | | | | | | | | | | |-----------|---------------------------|---------|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | GJL | GLS | GLW† | TYPE‡ | DESCRIPTION | | | | | | | | | EXPANSION BUS (CONTINUED) | | | | | | | | | | | | XCE3 | F2 | D2 | D2 | | | | | | | | | | XCE2 | E1 | B1 | B1 | 0/7 | Expansion bus I/O port memory space enables | | | | | | | | XCE1 | F3 | D3 | D3 | O/Z | Enabled by bits 28, 29, and 30 of the word address Only one asserted during any I/O port data access | | | | | | | | XCE0 | E2 | C2 | C2 | | | | | | | | | | XBE3/XA5 | C7 | C5 | C5 | | | | | | | | | | XBE2/XA4 | D8 | A4 | A4 | I/O/Z | Expansion bus multiplexed byte-enable control/address signals | | | | | | | | XBE1/XA3 | A6 | B5 | B5 | 1/0/2 | Act as byte enable for host port operation Act as address for I/O port operation | | | | | | | | XBE0/XA2 | C8 | C6 | C6 | | | | | | | | | | XOE | <b>A</b> 7 | A6 | A6 | O/Z | Expansion bus I/O port output enable | | | | | | | | XRE | C9 | C7 | C7 | O/Z | Expansion bus I/O port read enable | | | | | | | | XWE/XWAIT | D10 | B7 | B7 | O/Z | Expansion bus I/O port write enable and host port wait signals | | | | | | | | XCS | A10 | C9 | C9 | 1 | Expansion bus host port chip-select input | | | | | | | | XAS | D9 | B6 | B6 | I/O/Z | Expansion bus host port address strobe | | | | | | | | XCNTL | B10 | В9 | В9 | I | Expansion bus host control. XCNTL selects between expansion bus address or data register | | | | | | | | XW/R | D11 | B8 | B8 | I/O/Z | Expansion bus host port write/read enable. XW/R polarity selected at reset | | | | | | | | XRDY | A5 | C4 | C4 | I/O/Z | Expansion bus host port ready (active low) and I/O port ready (active high) | | | | | | | | XBLAST | B6 | B4 | B4 | I/O/Z | Expansion bus host port burst last-polarity selected at reset | | | | | | | | XBOFF | B11 | A10 | A10 | Ι | Expansion bus back off | | | | | | | | XHOLD | B5 | A2 | A2 | I/O/Z | Expansion bus hold request | | | | | | | | XHOLDA | D7 | B3 | B3 | I/O/Z | Expansion bus hold acknowledge | | | | | | | | | | E | /IIF – CON | ITROL SIG | GNALS COMMON TO ALL TYPES OF MEMORY | | | | | | | | CE3 | AB25 | Y21 | Y21 | | | | | | | | | | CE2 | AA24 | W20 | W20 | O/Z | Memory space enables | | | | | | | | CE1 | AB26 | AA22 | AA22 | O/Z | Enabled by bits 24 and 25 of the word address Only one asserted during any external data access | | | | | | | | CE0 | AA25 | W21 | W21 | | , , | | | | | | | | BE3 | Y24 | V20 | V20 | | Byte-enable control | | | | | | | | BE2 | W23 | V21 | V21 | O/Z | Decoded from the two lowest bits of the internal address | | | | | | | | BE1 | AA26 | W22 | W22 | 0,2 | Byte-write enables for most types of memory Out he dissetting a second at the CDDAM and describe the second of the company compa | | | | | | | | BE0 | Y25 | U20 | U20 | | Can be directly connected to SDRAM read and write mask signal (SDQM) | | | | | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (VSS) pins removed (see the GLS/GLW BGA package bottom view). ‡ I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | | PIN NO. | | Ī | | |----------------|------|---------|------------|----------|---------------------------------| | SIGNAL<br>NAME | GJL | GLS | GLWT | TYPE‡ | DESCRIPTION | | | | | | <u> </u> | EMIF – ADDRESS | | EA21 | J25 | H20 | H20 | | | | EA20 | J26 | H21 | H21 | 1 | | | EA19 | L23 | H22 | H22 | 1 | | | EA18 | K25 | J20 | J20 | 1 | | | EA17 | L24 | J21 | J21 | 1 | | | EA16 | L25 | K21 | K21 | 1 | | | EA15 | M23 | K20 | K20 | ] | | | EA14 | M24 | K22 | K22 | | | | EA13 | M25 | L21 | L21 | ] | | | EA12 | N23 | L20 | L20 | 0/7 | External address (word address) | | EA11 | P24 | L22 | L22 | O/Z | External address (word address) | | EA10 | P23 | M20 | M20 | ] | | | EA9 | R25 | M21 | M21 | ] | | | EA8 | R24 | N22 | N22 | ] | | | EA7 | R23 | N20 | N20 | 1 | | | EA6 | T25 | N21 | N21 | ] | | | EA5 | T24 | P21 | P21 | ] | | | EA4 | U25 | P20 | P20 | | | | EA3 | T23 | R22 | R22 | ] | | | EA2 | V26 | R21 | R21 | | | | | _ | | | _ | EMIF – DATA | | ED31 | AD8 | Y6 | Y6 | | | | ED30 | AC9 | AA6 | AA6 | | | | ED29 | AF7 | AB6 | AB6 | | | | ED28 | AD9 | Y7 | <b>Y</b> 7 | | | | ED27 | AC10 | AA7 | AA7 | | | | ED26 | AE9 | AB8 | AB8 | | | | ED25 | AF9 | Y8 | Y8 | | | | ED24 | AC11 | AA8 | AA8 | | | | ED23 | AE10 | AA9 | AA9 | I/O/Z | External data | | ED22 | AD11 | Y9 | Y9 | " " " " | | | ED21 | AE11 | AB10 | AB10 | | | | ED20 | AC12 | Y10 | Y10 | | | | ED19 | AD12 | AA10 | AA10 | | | | ED18 | AE12 | AA11 | AA11 | | | | ED17 | AC13 | Y11 | Y11 | | | | ED16 | AD14 | AB12 | AB12 | | | | ED15 | AC14 | Y12 | Y12 | | | | ED14 | AE15 | AA12 | AA12 | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (VSS) pins removed (see the GLS/GLW BGA package bottom view). $\ddagger$ I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground # TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS104 - OCTOBER 1999 | | | | | Ignai D | | |-------------|-----------|---------|---------|----------|----------------------------------------------------| | SIGNAL | | PIN NO. | | TYPE‡ | DESCRIPTION | | NAME | GJL | GLS | GLW† | | | | | | | | EMIF | F – DATA (CONTINUED) | | ED13 | AD15 | AA13 | AA13 | | | | ED12 | AC15 | Y13 | Y13 | | | | ED11 | AE16 | AB13 | AB13 | | | | ED10 | AD16 | Y14 | Y14 | | | | ED9 | AE17 | AA14 | AA14 | | | | ED8 | AC16 | AA15 | AA15 | | | | ED7 | AF18 | Y15 | Y15 | I/O/Z | External data | | ED6 | AE18 | AB15 | AB15 | 1,0,2 | EXISTRAL GALLA | | ED5 | AC17 | AA16 | AA16 | | | | ED4 | AD18 | Y16 | Y16 | | | | ED3 | AF20 | AB17 | AB17 | | | | ED2 | AC18 | AA17 | AA17 | | | | ED1 | AD19 | Y17 | Y17 | | | | ED0 | AF21 | AA18 | AA18 | | | | | | | EMIF | - ASYNO | CHRONOUS MEMORY CONTROL | | ARE | V24 | T21 | T21 | O/Z | Asynchronous memory read enable | | AOE | V25 | R20 | R20 | O/Z | Asynchronous memory output enable | | AWE | U23 | T22 | T22 | O/Z | Asynchronous memory write enable | | ARDY | W25 | T20 | T20 | I | Asynchronous memory ready input | | | EMIF – SY | YNCHRON | OUS DRA | AM (SDRA | M)/SYNCHRONOUS BURST SRAM (SBSRAM) CONTROL | | SDA10 | AE21 | AA19 | AA19 | O/Z | SDRAM address 10 (separate for deactivate command) | | SDCAS/SSADS | AE22 | AB21 | AB21 | O/Z | SDRAM column-address strobe/SBSRAM address strobe | | SDRAS/SSOE | AF22 | Y19 | Y19 | O/Z | SDRAM row-address strobe/SBSRAM output enable | | SDWE/SSWE | AC20 | AA20 | AA20 | O/Z | SDRAM write enable/SBSRAM write enable | | | | | | EMI | F – BUS ARBITRATION | | HOLD | Y26 | V22 | V22 | I | Hold request from the host | | HOLDA | V23 | U21 | U21 | 0 | Hold-request-acknowledge to the host | | | | | | | TIMERS | | TOUT1 | J4 | F2 | F2 | 0 | Timer 1 or general-purpose output | | TINP1 | G2 | F3 | F3 | I | Timer 1 or general-purpose input | | TOUT0 | F1 | D1 | D1 | 0 | Timer 0 or general-purpose output | | TINP0 | H4 | E2 | E2 | I | Timer 0 or general-purpose input | | | | | | DMA AC | CTION COMPLETE STATUS | | DMAC3 | Y3 | V3 | V3 | | | | DMAC2 | AA2 | W2 | W2 | | DMA setion complete | | DMAC1 | AB1 | AA1 | AA1 | 0 | DMA action complete | | DMAC0 | ААЗ | WЗ | W3 | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (V<sub>SS</sub>) pins removed (see the GLS/GLW BGA package bottom view). <sup>‡</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | CICNAL | 1 | PIN NO. | | O.g.i.u. | | |----------------|-------|----------|----------|--------------|------------------------------------------------------------------------| | SIGNAL<br>NAME | GJL | GLS | GLWT | TYPE‡ | DESCRIPTION | | | 1 402 | <u> </u> | | L<br>ICHANNE | L<br>L BUFFERED SERIAL PORT 0 (McBSP0) | | CLKS0 | M4 | K3 | K3 | 1 | External clock source (as opposed to internal) | | CLKR0 | M2 | L2 | L2 | I/O/Z | Receive clock | | CLKX0 | МЗ | K1 | K1 | I/O/Z | Transmit clock | | DR0 | R2 | M2 | M2 | ı | Receive data | | DX0 | P4 | M3 | M3 | O/Z | Transmit data | | FSR0 | N3 | M1 | M1 | I/O/Z | Receive frame sync | | FSX0 | N4 | L3 | L3 | I/O/Z | Transmit frame sync | | | I | | MULT | ICHANNE | L BUFFERED SERIAL PORT 1 (McBSP1) | | CLKS1 | G1 | E1 | E1 | Ţ | External clock source (as opposed to internal) | | CLKR1 | J3 | G2 | G2 | I/O/Z | Receive clock | | CLKX1 | H2 | G3 | G3 | I/O/Z | Transmit clock | | DR1 | L4 | H1 | H1 | I | Receive data | | DX1 | J1 | H2 | H2 | O/Z | Transmit data | | FSR1 | J2 | НЗ | H3 | I/O/Z | Receive frame sync | | FSX1 | K4 | G1 | G1 | I/O/Z | Transmit frame sync | | | М | JLTICHAN | INEL BUF | FERED S | ERIAL PORT 2 (McBSP2) ('C6202/'C6202B/'C6203 ONLY) | | CLKS2 | R3 | N1 | - | - 1 | External clock source (as opposed to internal) | | CLKR2 | T2 | N2 | - | I/O/Z | Receive clock | | CLKX2 | R4 | N3 | - | I/O/Z | Transmit clock | | DR2 | V1 | R2 | - | - | Receive data | | DX2 | T4 | R1 | - | O/Z | Transmit data | | FSR2 | U2 | P3 | - | I/O/Z | Receive frame sync | | FSX2 | T3 | P2 | _ | I/O/Z | Transmit frame sync | | | _ | | | | RESERVED FOR TEST | | RSV0 | L3 | J2 | J2 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV1 | G3 | E3 | E3 | - 1 | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV2 | A12 | B11 | B11 | - 1 | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV3 | C15 | B13 | B13 | 0 | Reserved (leave unconnected, <i>do not</i> connect to power or ground) | | RSV4 | D12 | C10 | C10 | 0 | Reserved (leave unconnected, <i>do not</i> connect to power or ground) | | | | | ADI | DITIONAL | RESERVED FOR TEST ('C6204 ONLY) | | RSV5 | _ | | N1 | I | Reserved (leave unconnected) | | RSV6 | | _ | N2 | 1/0 | Reserved (leave unconnected) | | RSV7 | _ | _ | N3 | 1/0 | Reserved (leave unconnected) | | RSV8 | | _ | R2 | I | Reserved (leave unconnected) | | RSV9 | _ | _ | R1 | 0 | Reserved (leave unconnected) | | RSV10 | _ | _ | P3 | 1/0 | Reserved (leave unconnected) | | RSV11 | _ | _ | P2 | 1/0 | Reserved (leave unconnected) | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CVDD) and ground (VSS) pins removed (see the GLS/GLW BGA package bottom view). $\ddagger$ I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | | 1 | DINI NG | | Jigila | i Descriptions (Continued) | |------------------|------|------------|------------|--------|----------------------------| | SIGNAL<br>NAME | | PIN NO. | | TYPE‡ | DESCRIPTION | | NAIVIE | GJL | GLS | GLW† | | CURRILY VOLTAGE RING | | | A11 | A3 | A3 | I | SUPPLY VOLTAGE PINS | | | A16 | A3<br>A7 | A7 | 1 | | | | B7 | A16 | A16 | ł | | | | B8 | A20 | A20 | ł | | | | B19 | D4 | D4 | 1 | | | | B20 | D6 | D6 | - | | | | C6 | D7 | D7 | | | | | C10 | D9 | D9 | 1 | | | | C14 | D10 | D10 | 1 | | | | C17 | D13 | D13 | 1 | | | | C21 | D14 | D14 | 1 | | | | G4 | D16 | D16 | | | | | G23 | D17 | D17 | | | | | НЗ | D19 | D19 | 1 | | | | H24 | F1 | F1 | 1 | | | | K3 | F4 | F4 | 1 | | | | K24 | F19 | F19 | 1 | | | | L1 | F22 | F22 | 1 | | | | L26 | G4 | G4 | 1 | | | DV <sub>DD</sub> | N24 | G19 | G19 | s | 3.3-V supply voltage (I/O) | | | P3 | J4 | J4 | 1 | | | | T1 | J19 | J19 | 1 | | | | T26 | K4 | K4 | 1 | | | | U3 | K19 | K19 | 1 | | | | U24 | L1 | L1 | 1 | | | | W3 | M22 | M22 | ] | | | | W24 | N4 | N4 | ] | | | | Y4 | N19 | N19 | | | | | Y23 | P4 | P4 | | | | | AD6 | P19 | P19 | | | | | AD10 | T4 | T4 | 1 | | | | AD13 | T19 | T19 | | | | | AD17 | U1 | U1 | ] | | | | AD21 | U4 | U4 | ] | | | | AE7 | U19 | U19 | ] | | | | AE8 | U22 | U22 | ] | | | | AE19 | W4 | W4 | ] | | | | AE20 | W6 | W6 | ] | | | | AF11 | <b>W</b> 7 | <b>W</b> 7 | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (V<sub>SS</sub>) pins removed (see the GLS/GLW BGA package bottom view). <sup>‡</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | | PIN NO. | | | Descriptions (Continued) | | |------------------|------|---------|------|-------|----------------------------------------------------------------|--| | NAME | GJL | GLS | GLW† | TYPE‡ | DESCRIPTION | | | | 1 | | | SUPPL | I<br>Y VOLTAGE PINS (CONTINUED) | | | | AF16 | W9 | W9 | | | | | | _ | W10 | W10 | | | | | | _ | W13 | W13 | | | | | | _ | W14 | W14 | | | | | | _ | W16 | W16 | | | | | $DV_{DD}$ | _ | W17 | W17 | s | 3.3-V supply voltage (I/O) | | | | _ | W19 | W19 | | | | | | _ | AB5 | AB5 | | | | | | _ | AB9 | AB9 | | | | | | _ | AB14 | AB14 | | | | | | _ | AB18 | AB18 | | | | | | A1 | E7 | E7 | | | | | | A2 | E8 | E8 | | | | | | АЗ | E10 | E10 | | | | | | A24 | E11 | E11 | | | | | | A25 | E12 | E12 | | | | | | A26 | E13 | E13 | | | | | | B1 | E15 | E15 | | | | | | B2 | E16 | E16 | | | | | | В3 | F7 | _ | | | | | | B24 | F8 | _ | | | | | | B25 | F9 | _ | | | | | | B26 | F11 | _ | | | | | | C1 | F12 | _ | | | | | | C2 | F14 | _ | | 1.5-V supply voltage (core) ('C6202B, 'C6203, and 'C6204 only) | | | CV <sub>DD</sub> | С3 | F15 | | S | 1.8-V supply voltage (core) ('C6202 only) | | | | C4 | F16 | _ | | | | | | C23 | G5 | G5 | | | | | | C24 | G6 | _ | | | | | | C25 | G17 | _ | | | | | | C26 | G18 | G18 | | | | | | D3 | H5 | H5 | | | | | | D4 | H6 | | | | | | | D5 | H17 | | | | | | | D22 | H18 | H18 | | | | | | D23 | J6 | _ | | | | | | D24 | J17 | _ | | | | | | E4 | K5 | K5 | | | | | | E23 | K18 | K18 | | | | | | AB4 | L5 | L5 | | | | <sup>&</sup>lt;sup>†</sup>The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (V<sub>SS</sub>) pins removed (see the GLS/GLW BGA package bottom view). <sup>‡</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | CIC+!+! | IAL PIN NO. | | | | Descriptions (Continued) | |-----------------|-------------|------------|------------|-------|----------------------------------------------------------------| | SIGNAL<br>NAME | GJL | GLS | GLW† | TYPE‡ | DESCRIPTION | | | GUL | GLO | GLWI | SUPPL | <br>_Y VOLTAGE PINS (CONTINUED) | | | AB23 | L6 | _ | | | | | AC3 | L17 | _ | | | | | AC4 | L18 | L18 | | | | | AC5 | M5 | M5 | | | | | AC22 | M6 | _ | | | | | AC23 | M17 | _ | | | | | AC24 | M18 | M18 | | | | | AD1 | N5 | N5 | | | | | AD2 | N18 | N18 | | | | | AD3 | P6 | - | | | | | AD4 | P17 | - | | | | | AD23 | R5 | R5 | | | | | AD24 | R6 | - | | | | | AD25 | R17 | | | | | | AD26 | R18 | R18 | | | | | AE1 | T5 | T5 | | | | | AE2 | T6 | _ | | 1.5-V supply voltage (core) ('C6202B, 'C6203, and 'C6204 only) | | CVDD | AE3 | T17 | _ | s | 1.8-V supply voltage (core) ('C6202 only) | | | AE24 | T18 | T18 | | | | | AE25 | U7 | _ | | | | | AE26 | U8 | _ | | | | | AF1 | U9 | _ | | | | | AF2 | U11 | _ | | | | | AF3 | U12 | _ | | | | | AF24 | U14 | _ | | | | | AF25 | U15 | | | | | | AF26 | U16 | | | | | | | V7 | V7 | | | | | _ | V8 | V8 | | | | | | V10 | V10 | | | | | | V11 | V11 | | | | | <u> </u> | V12 | V12 | | | | | <u> </u> | V13 | V13 | | | | | <u> </u> | V15 | V15 | | | | | | V16 | V16 | | CROUND DING | | | A4 | A1 | A1 | | GROUND PINS | | | A4<br>A8 | A1<br>A5 | A1<br>A5 | ł | | | V <sub>SS</sub> | A13 | A12 | A12 | GND | Ground pins | | | A13 | A12<br>A18 | A12<br>A18 | - | | | | J A14 | AIO | A 10 | | | The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CVDD) and ground (VSS) pins removed (see the GLS/GLW BGA package bottom view). $\ddagger$ I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | | _ | | | Signa | I Descriptions (Continued) | | | | |----------|------------------|---------|------|-------|----------------------------|--|--|--| | SIGNAL | | PIN NO. | | TYPE‡ | DESCRIPTION | | | | | NAME | GJL | GLS | GLW† | | | | | | | | | | | G | ROUND PINS (CONTINUED) | | | | | | A15 | A22 | A22 | | | | | | | | A19 | B2 | B2 | | | | | | | | A23 | B21 | B21 | | | | | | | | B4 | C1 | C1 | | | | | | | | B12 | C3 | C3 | | | | | | | | B13 | C20 | C20 | | | | | | | | B14 | C22 | C22 | | | | | | | | B23 | D5 | D5 | | | | | | | | C5 | D8 | D8 | | | | | | | | C11 <sup>-</sup> | D11 | D11 | | | | | | | | C16 | D12 | D12 | | | | | | | | C22 | D15 | D15 | | | | | | | | D1 | D18 | D18 | | | | | | | | D2 | E4 | E4 | | | | | | | | D6 | E5 | E5 | | | | | | | | D21 | E6 | E6 | | | | | | | | D25 | E9 | E9 | 1 | | | | | | | D26 | E14 | E14 | | | | | | | | E3 | E17 | E17 | | | | | | | V | E24 | E18 | E18 | GND | Ground pins | | | | | $V_{SS}$ | F4 | E19 | E19 | GIND | Glound pins | | | | | | F23 | F5 | F5 | | | | | | | | H1 | F6 | _ | | | | | | | | H26 | F10 | _ | | | | | | | | K1 | F13 | - | 1 | | | | | | | K26 | F17 | _ | 1 | | | | | | | M1 | F18 | F18 | 1 | | | | | | | M26 | H4 | H4 | 1 | | | | | | | N1 | H19 | H19 | 1 | | | | | | | N2 | J1 | J1 | 1 | | | | | | | N25 | J5 | J5 | 1 | | | | | | | N26 | J18 | J18 | 1 | | | | | | | P1 | J22 | J22 | 1 | | | | | | | P2 | K6 | - | [ | | | | | | | P25 | K17 | - | 1 | | | | | | | P26 | L4 | L4 | 1 | | | | | | | R1 | L19 | L19 | 1 | | | | | | | R26 | M4 | M4 | 1 | | | | | | | U1 | M19 | M19 | 1 | | | | | | | U26 | N6 | _ | 1 | | | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (V<sub>SS</sub>) pins removed (see the GLS/GLW BGA package bottom view). <sup>□</sup> For the 'C6202 GJL package, the C11 pin is ground (VSS). See CLKMODE1 (C11) description for all other 'C62x devices GJL packages. <sup>‡</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | | | DIN NO | | Signal | l Descriptions (Continued) | |----------------|------|---------|------------|--------|----------------------------| | SIGNAL<br>NAME | | PIN NO. | ouv+ | TYPE‡ | DESCRIPTION | | IVAIVIE | GJL | GLS | GLW† | | POLIND DING (CONTINUED) | | | W1 | N17 | _ | G | ROUND PINS (CONTINUED) | | | W26 | P1 | <br>P1 | | | | | AA4 | P5 | P5 | | | | | AA23 | P18 | P18 | | | | | AB3 | P22 | P22 | | | | | AB24 | R4 | R4 | | | | | AC1 | R19 | R19 | | | | | AC2 | U5 | U5 | | | | | AC6 | U6 | _ | | | | | AC21 | U10 | _ | | | | | AC25 | U13 | _ | | | | | AC26 | U17 | _ | | | | | AD5 | U18 | U18 | | | | | AD22 | V4 | V4 | | | | | AE4 | V5 | V5 | | | | | AE13 | V6 | V6 | | | | | AE14 | V9 | V9 | | | | | AE23 | V14 | V14 | | | | | AF4 | V17 | V17 | | | | <b>.</b> , | AF8 | V18 | V18 | OND | | | $V_{SS}$ | AF10 | V19 | V19 | GND | Ground pins | | | AF12 | W5 | <b>W</b> 5 | | | | | AF13 | W8 | W8 | | | | | AF14 | W11 | W11 | | | | | AF15 | W12 | W12 | | | | | AF17 | W15 | W15 | | | | | AF19 | W18 | W18 | | | | | AF23 | Y1 | Y1 | | | | | _ | Y3 | Y3 | | | | | _ | Y20 | Y20 | | | | | _ | Y22 | Y22 | | | | | _ | AA2 | AA2 | | | | | _ | AA21 | AA21 | | | | | _ | AB1 | AB1 | | | | | | AB3 | AB3 | | | | | | AB7 | AB7 | | | | | | AB11 | AB11 | | | | | | AB16 | AB16 | | | | | | AB20 | AB20 | | | | | _ | AB22 | AB22 | | | <sup>†</sup> The GLW BGA package ('C6204 only) is a subset of the GLS package ('C6202/02B/03), with the inner row of core supply voltage (CV<sub>DD</sub>) and ground (V<sub>SS</sub>) pins removed (see the GLS/GLW BGA package bottom view). <sup>‡</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground ### development support TI offers an extensive line of development tools for the 'C6000 generation of DSPs, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules. The following products support development of 'C6000-based applications: ### **Software Development Tools:** Assembly optimizer Assembler/Linker Simulator Optimizing ANSI C compiler Application algorithms C/Assembly debugger and code profiler ### **Hardware Development Tools:** Extended development system (XDS™) emulator (supports 'C6000 multiprocessor system debug) EVM (Evaluation Module) The *TMS320 DSP Development Support Reference Guide* (SPRU011) contains information about development-support products for all TMS320 family member devices, including documentation. See this document for further information on TMS320 documentation or any TMS320 support products from Texas Instruments. An additional document, the *TMS320 Third-Party Support Reference Guide* (SPRU052), contains information about TMS320-related products from other companies in the industry. To receive TMS320 literature, contact the Literature Response Center at 800/477-8924. See Table 2 for a complete listing of development-support tools for the 'C6000. For information on pricing and availability, contact the nearest TI field sales office or authorized distributor. Table 2. TMS320C6000 Development-Support Tools | DEVELOPMENT TOOL | PLATFORM | PART NUMBER | |------------------------------------------------|---------------------|----------------| | | Software | | | C Compiler/Assembler/Linker/Assembly Optimizer | Win32™ | TMDX3246855-07 | | C Compiler/Assembler/Linker/Assembly Optimizer | SPARC™ Solaris™ | TMDX3246555-07 | | Simulator | Win32 | TMDS3246851-07 | | Simulator | SPARC Solaris | TMDS3246551-07 | | XDS510™ Debugger/Emulation Software | Win32, Windows NT™ | TMDX324016X-07 | | | Hardware | | | XDS510 Emulator <sup>†</sup> | PC | TMDS00510 | | XDS510WS™ Emulator‡ | SCSI | TMDS00510WS | | | Software/Hardware | | | EVM Evaluation Kit | PC/Win95/Windows NT | TMDX3260A6201 | | EVM Evaluation Kit (including TMDX3246855-07) | PC/Win95/Windows NT | TMDX326006201 | <sup>†</sup> Includes XDS510 board and JTAG emulation cable. TMDX324016X-07 C-source Debugger/Emulation software is not included. XDS, XDS510, and XDS510WS are trademarks of Texas Instruments Incorporated. Win32 and Windows NT are trademarks of Microsoft Corporation. SPARC is a trademark of SPARC International, Inc. Solaris is a trademark of Sun Microsystems, Inc. <sup>‡</sup> Includes XDS510WS box, SCSI cable, power supply, and JTAG emulation cable. # TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS104 - OCTOBER 1999 ### device and development-support tool nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all TMS320 devices and support tools. Each TMS320 member has one of three prefixes: TMX, TMP, or TMS. Texas Instruments recommends two of three possible prefix designators for support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS). Device development evolutionary flow: TMX Experimental device that is not necessarily representative of the final device's electrical specifications TMP Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification TMS Fully qualified production device Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully qualified development-support product TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies. Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, GJL), the temperature range (for example, blank is the default commercial temperature range), and the device speed range in megahertz (for example, -300 is 300 MHz). Figure 4 provides a legend for reading the complete device name for any TMS320 family member. Figure 4. TMS320 Device Nomenclature (Including TMS320C6202, 'C6202B, 'C6203, and 'C6204) ## TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS104 - OCTOBER 1999 ### documentation support Extensive documentation supports all TMS320 family generations of devices from product announcement through applications development. The types of documentation available include: data sheets, such as this document, with design specifications; complete user's reference guides for all devices; technical briefs; development-support tools; and hardware and software applications. The following is a brief, descriptive list of support documentation specific to the 'C6x devices: The *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189) describes the 'C6000 CPU architecture, instruction set, pipeline, and associated interrupts. The *TMS320C6000 Peripherals Reference Guide* (literature number SPRU190) describes the functionality of the peripherals available on 'C6x devices, such as the external memory interface (EMIF), host-port interface (HPI), multichannel buffered serial ports (McBSPs), direct-memory-access (DMA), enhanced direct-memory-access (EDMA) controller, expansion bus (XB), clocking and phase-locked loop (PLL); and power-down modes. This guide also includes information on internal data and program memories. The *TMS320C6000 Programmer's Guide* (literature number SPRU198) describes ways to optimize C and assembly code for 'C6x devices and includes application program examples. The TMS320C6x C Source Debugger User's Guide (literature number SPRU188) describes how to invoke the 'C6x simulator and emulator versions of the C source debugger interface and discusses various aspects of the debugger, including: command entry, code execution, data management, breakpoints, profiling, and analysis. The TMS320C6x Peripheral Support Library Programmer's Reference (literature number SPRU273) describes the contents of the 'C6x peripheral support library of functions and macros. It lists functions and macros both by header file and alphabetically, provides a complete description of each, and gives code examples to show how they are used. *TMS320C6000 Assembly Language Tools User's Guide* (literature number SPRU186) describes the assembly language tools (assembler, linker, and other tools used to develop assembly language code), assembler directives, macros, common object file format, and symbolic debugging directives for the 'C6000 generation of devices. The *TMS320C6x Evaluation Module Reference Guide* (literature number SPRU269) provides instructions for installing and operating the 'C6x evaluation module. It also includes support software documentation, application programming interfaces, and technical reference material. *TMS320C62x Multichannel Evaluation Module User's Guide* (literature number SPRU285) provides instructions for installing and operating the 'C62x multichannel evaluation module. It also includes support software documentation, application programming interfaces, and technical reference material. TMS320C62x Multichannel Evaluation Module Technical Reference (SPRU308) provides provides technical reference information for the 'C62x multichannel evaluation module (McEVM). It includes support software documentation, application programming interface references, and hardware descriptions for the 'C62x McEVM. *TMS320C6000 DSP/BIOS User's Guide* (literature number SPRU303) describes how to use DSP/BIOS tools and APIs to analyze embedded real-time DSP applications. Code Composer User's Guide (literature number SPRU296) explains how to use the Code Composer development environment to build and debug embedded real-time DSP applications. Code Composer Studio Tutorial (literature number SPRU301) introduces the Code Composer Studio integrated development environment and software tools. ### documentation support (continued) The *TMS320C6000 Technical Brief* (literature number SPRU197) gives an introduction to the 'C62x/C67x devices, associated development tools, and third-party support. The *How to Begin Development and Migrate Across the TMS320C6202/6202B/6203/6204 DSPs* application report (literature number SPRA603) describes the migration concerns and identifies the similarites and differences between the 'C6202, 'C6202B, 'C6203, and 'C6204 'C6000 DSP devices. A series of DSP textbooks is published by Prentice-Hall and John Wiley & Sons to support DSP research and education. The TMS320 newsletter, *Details on Signal Processing*, is published quarterly and distributed to update TMS320 customers on product information. The TMS320 DSP bulletin board service (BBS) provides access to information pertaining to the TMS320 family, including documentation, source code, and object code for many DSP algorithms and utilities. The BBS can be reached at 281/274-2323. Information regarding TI DSP products is also available on the Worldwide Web at http://www.ti.com uniform resource locator (URL). ### clock PLL All of the internal 'C62x clocks are generated from a single source through the CLKIN pin. This source clock either drives the PLL, which generates the internal CPU clock, or bypasses the PLL to become the CPU clock. To use the PLL to generate the CPU clock, the filter circuit shown in Figure 5 must be properly designed. To configure the 'C6202/'C6202B/'C6203/'C6204 PLL clock for proper operation, see Figure 5, Table 3, Table 4, Table 5, Table 6, Table 7, and Table 8. To minimize the clock jitter, a single clean power supply should power both the 'C62x device and the external clock oscillator circuit. The minimum CLKIN rise and fall times should also be observed. See the *input and output clocks* electrical section for input clock timing requirements. - NOTES: A. The 'C6202/'C6202B/'C6203/'C6204 PLL can generate CPU clock frequencies in the range of 130 MHz to the device's maximum clock rate (for example, the 'C6203 range is 130 MHz to 300 MHz). For frequencies below 130 MHz, the PLL should be configured to operate in bypass mode. - B. For CLKMODE x1, the PLL is bypassed and all six external PLL components can be removed. For this case, the PLLV terminal has to be connected to a clean 3.3-V supply and the PLLG and PLLF terminals should be tied together. - C. The 3.3-V supply for the EMI filter (and PLLV) must be from the same 3.3-V power plane supplying the I/O voltage, DV<sub>DD</sub>. - D. EMI filter manufacturer TDK part number ACF451832-153-T Figure 5. 'C6202/'C6202B/'C6203/'C6204 PLL Block Diagram ## clock PLL (continued) Table 3. TMS320C6202/'02B/'03/'04 GLS/GLW Packages PLL Multiply and Bypass (x1) Options† | | | | n BGA ('C6202/'02B/'03<br>8 mm BGA ('C6204 on | • • | | | | |---------------|----------------|---------------|-----------------------------------------------|-------------------------------|-----------------|--|--| | DIT (DIN NO.) | CLKMODES (A14) | CLVMODE1 (AO) | CLVMODEO (B10) | DEVICES AND PLL CLOCK OPTIONS | | | | | BIT (PIN NO.) | CLKMODE2 (A14) | CLKMODE1 (A9) | CLKMODE0 (B12) | 'C6202, 'C6204‡ | 'C6202B, 'C6203 | | | | | 0 | 0 | 0 | Bypass (x1) | Bypass (x1) | | | | | 0 | 0 | 1 | x4 | x4 | | | | | 0 | 1 | 0 | Bypass (x1) | x8 | | | | Value | 0 | 1 | 1 | x4 | x10 | | | | value | 1 | 0 | 0 | Bypass (x1) | x6 | | | | | 1 | 0 | 1 | x4 | x9 | | | | | 1 | 1 | 0 | Bypass (x1) | x7 | | | | | 1 | 1 | 1 | x4 | x11 | | | <sup>†</sup>f(CPU Clock) = f(CLKIN) x (PLL mode) Table 4. TMS320C6202/'02B/'03 GJL Package PLL Multiply and Bypass (x1) Options†§ | | | GJL PACKAGE 2 | 27 x 27 mm BGA | | | | |---------------|--------------------|------------------|------------------|--------------------------------------|------------------|--| | DIT (DIN NO.) | OLKMODES (N/A) \$# | CLKMODE1 (C11)§¶ | OLIVIADDES (D45) | DEVICES AND PLL CLOCK OPTIONS | | | | BIT (PIN NO.) | CLKMODE2 (N/A)¶# | CERMODET (CTT)3 | CLKMODE0 (B15) | 'C6202¶ | 'C6202B, 'C6203¶ | | | | | 0 | 0 | Bypass (x1) | Bypass (x1) | | | | | 0 | 1 | x4 | x4 | | | Value | N/A# | 1 | 0 | N/A<br>CLKMODE1 pin | х8 | | | | | 1 | 1 | (C11) Must Be<br>Grounded <b>§</b> # | x10 | | <sup>†</sup> f(CPU Clock) = f(CLKIN) x (PLL mode) Table 5. TMS320C6202 PLL Component Selection Table | CLKMODE | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>(CLKOUT1)<br>RANGE (MHz) | CLKOUT2<br>RANGE<br>(MHz) | <b>R1</b><br>(Ω) | C1<br>(nF) | C2<br>(pF) | TYPICAL<br>LOCK TIME<br>(μs) | |---------|-------------------------|----------------------------------------------------|---------------------------|------------------|------------|------------|------------------------------| | x4 | 32.5–62.5 | 130–250 | 65–125 | 60.4 | 27 | 560 | 75 | Under some operating conditions, the maximum PLL lock time may vary as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 µs, the maximum value may be as long as 250 µs. <sup>‡</sup> For the 'C6202 GLS and 'C6204 GLW packages, the CLKMODE2 (A14) and CLKMODE1 (A9) pins are internally unconnected. <sup>§</sup> Note: The C11 pin is CLKMODE1 on the 'C6202B/'03 GJL package and a ground pin (V<sub>SS</sub>) for the 'C6202 GJL package. If a 'C6202 GJL package is placed in a 'C6202B/'03 GJL board with the CLKMODE1 pin pulled to the non-default state (default is GND), current is drawn through the pullup (3.3 V/ 20 kΩ or 165 μA). If a 'C6202 GJL package is placed in a 'C6202B/'03 board with the C11 pin directly connected to the V<sub>CC</sub> plane for the PLL mode, a ground/power is shorted through the package. For more detailed information on device compatibility, see the *How to Begin Development and Migrate Across the TMS320C6202/6202B/6203/6204 DSPs* application report (literature number SPRA603). <sup>¶</sup>CLKMODE2 and CLKMODE1 pins are not available on the 'C6202 GJL package. The CLKMODE2 pin is not available on the 'C6202B/'C6203 GJL package. <sup>#</sup> N/A = Not Applicable ### clock PLL (continued) Table 6. TMS320C6202B PLL Component Selection Table | CLKMODE‡ | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>RANGE (MHz) | CLKOUT2<br>RANGE<br>(MHz) | R1<br>(Ω) | C1<br>(nF) | C2<br>(pF) | TYPICAL<br>LOCK TIME<br>(μs) | |----------|-------------------------|---------------------------------------|---------------------------|-----------|------------|------------|------------------------------| | x4 | 32.5–62.5 | | | | | | | | x6 | 21.7–41.7 | | | | | | | | x7 | 18.6–35.7 | | | | | | | | x8 | 16.3–31.3 | 130–250 | 65–125 | 60.4 | 27 | 560 | 75 | | x9 | 14.4–27.8 | | | | | | | | x10 | 13–25 | | | | | | | | x11 | 11.8–22.7 | ] | | | | | | <sup>†</sup> Under some operating conditions, the maximum PLL lock time may vary as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 $\mu$ s, the maximum value may be as long as 250 $\mu$ s. ### Table 7. TMS320C6203 PLL Component Selection Table 1 | CLKMODE‡ | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>RANGE (MHz) | CLKOUT2<br>RANGE<br>(MHz) | R1<br>(Ω) | C1<br>(nF) | C2<br>(pF) | TYPICAL<br>LOCK TIME<br>(μs) | |----------|-------------------------|---------------------------------------|---------------------------|-----------|------------|------------|------------------------------| | x4 | 32.5–75 | | | | | | | | x6 | 21.7–50 | | | | | | | | x7 | 18.6–42.9 | ] | | | | | | | x8 | 16.3–37.5 | 130–300 | 65–150 | 60.4 | 27 | 560 | 75 | | x9 | 14.4–33.3 | | | | | | | | x10 | 13–30 | ] | | | | | | | x11 | 11.8–27.3 | | | | | | | <sup>†</sup> Under some operating conditions, the maximum PLL lock time may vary as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 $\mu$ s, the maximum value may be as long as 250 $\mu$ s. ### Table 8. TMS320C6204 PLL Component Selection Table<sup>†</sup> | CLKMODE | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>RANGE (MHz) | CLKOUT2<br>RANGE<br>(MHz) | R1<br>(Ω) | C1<br>(nF) | C2<br>(pF) | TYPICAL<br>LOCK TIME<br>(μs) | |---------|-------------------------|---------------------------------------|---------------------------|-----------|------------|------------|------------------------------| | x4 | 32.5-50 | 130–200 | 65–100 | 60.4 | 27 | 560 | 75 | <sup>†</sup> Under some operating conditions, the maximum PLL lock time may vary as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 $\mu$ s, the maximum value may be as long as 250 $\mu$ s. ### power-supply sequencing For 'C6202B, 'C6203, and 'C6204 devices only, the 1.5-V supply powers the core and the 3.3-V supply powers the I/O buffers. For the 'C6202 device only, the 1.8-V supply powers the core and the 3.3-V supply powers the I/O buffers. For internal device reliability, there are no specific sequencing requirements between the core supply and the I/O supply. The only constraint is that neither supply should be powered on for extended periods of time if the other supply is below the valid operating voltage. System-level issues, such as bus contention, may require supply sequencing to be implemented. In this case, the core supply should be powered up first, or at the same time as the I/O buffers. This is to ensure that the I/O buffers have valid inputs from the core before the output buffers are powered up, thus preventing bus contention with other chips on the board. <sup>‡</sup> CLKMODE x1, x4, x6, x7, x8, x9, x10, and x11 apply to the GLS device. The GJL device is restricted to x1, x4, x8, and x10 multiply factors. <sup>‡</sup>CLKMODE x1, x4, x6, x7, x8, x9, x10, and x11 apply to the GLS device. The GJL device is restricted to x1, x4, x8, and x10 multiply factors. | absolute maximum ratings over operating case temperature range (unless otherwise | noted)† | |----------------------------------------------------------------------------------|----------------| | Supply voltage range, CV <sub>DD</sub> (see Note 1) | ).3 V to 2.3 V | | Supply voltage range, DV <sub>DD</sub> (see Note 1) | –0.3 V to 4 V | | Input voltage range | –0.3 V to 4 V | | Output voltage range | –0.3 V to 4 V | | Operating case temperature range, T <sub>C</sub> | 0°C to 90°C | | Storage temperature range, T <sub>stg</sub> | 5°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to VSS ### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------|---------------------------------------|----------------------------------|-------|------|-------|-------------| | CVaa | Supply voltage (CORE) | 'C6202B, 'C6203, and 'C6204 only | 1.425 | 1.5 | 1.575 | V | | CVDD | Supply vollage (CORE) | 'C6202 only | 1.71 | 1.8 | 1.89 | <b>&gt;</b> | | $DV_{DD}$ | OV <sub>DD</sub> Supply voltage (I/O) | | | 3.30 | 3.46 | > | | $V_{SS}$ | Supply ground | | 0 | 0 | 0 | > | | $V_{IH}$ | High-level input voltage | | 2.0 | | | ٧ | | $V_{IL}$ | Low-level input voltage | | | | 0.8 | <b>V</b> | | ЮН | High-level output current | | | | -8 | mA | | loL | Low-level output current | | | | 8 | mA | | TC | Operating case temperature | | 0 | | 90 | °C | # TMS320C6202, TMS320C6202B, TMS320C6203, TMS320C6204 FIXED-POINT DIGITAL SIGNAL PROCESSORS SPRS104 - OCTOBER 1999 # electrical characteristics over recommended ranges of supply voltage and operating case temperature (unless otherwise noted) | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |-------|------------------------------------------|----------------------------------|---------------------|-----|-----|-----|------| | VOH | High-level output voltage | $DV_{DD} = MIN, I_{OH} = M$ | IAX | 2.4 | | | ٧ | | VOL | Low-level output voltage | $DV_{DD} = MIN, I_{OL} = M$ | AX | | | 0.6 | ٧ | | Ц | Input current <sup>†</sup> | $V_I = V_{SS}$ to $DV_{DD}$ | | | | ±10 | uA | | loz | Off-state output current | $V_O = DV_{DD}$ or 0 V | | | | ±10 | uA | | | Supply current, CPU + CPU memory access‡ | 'C6202, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | 520 | | mΑ | | lane. | | 'C6202B, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | IDD2V | | 'C6203, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | | | mΑ | | | | 'C6204, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | | Complete company to princh and at | 'C6202, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | 390 | | mΑ | | lane. | | 'C6202B, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | IDD2V | Supply current, peripherals‡ | 'C6203, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | | | 'C6204, CV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | | | 'C6202, DV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | 70 | | mΑ | | | Supply current, I/O pins‡ | 'C6202B, DV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | IDD3V | Supply current, I/O pins+ | 'C6203, DV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mΑ | | | | 'C6204, DV <sub>DD</sub> = NOM, | CPU clock = 200 MHz | | TBD | | mA | | Ci | Input capacitance | | | | | 10 | pF | | Со | Output capacitance | | | | | 10 | pF | <sup>†</sup>TMS and TDI are not included due to internal pullups. TRST is not included due to internal pulldown. <sup>‡</sup> Measured with average activity (50% high / 50% low power). For more detailed information on CPU/peripheral/I/O activity, see the *TMS320C6000 Power Consumption Summary* application report (literature number SPRA486). ### PARAMETER MEASUREMENT INFORMATION <sup>†</sup> Typical distributed load circuit capacitance Figure 6. Test Load Circuit ## signal transition levels All input and output timing parameters are referenced to 1.5 V for both "0" and "1" logic levels. Figure 7. Input and Output Voltage Reference Levels for ac Timing Measurements ### INPUT AND OUTPUT CLOCKS ## timing requirements for CLKIN (PLL used)†‡§ (see Figure 8) | NO. | | -200 | -200 | | -250 | | -300 | | |-----|------------------------------------------|--------|------|-------|------|----------|------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 1 | t <sub>C</sub> (CLKIN) Cycle time, CLKIN | 5 * M | | 4 * M | | 3.33 * M | | ns | | 2 | tw(CLKINH) Pulse duration, CLKIN high | h 0.4C | | 0.4C | | 0.4C | | ns | | 3 | tw(CLKINL) Pulse duration, CLKIN lov | 0.4C | | 0.4C | | 0.4C | | ns | | 4 | tt(CLKIN) Transition time, CLKIN | | 5 | | 5 | | 5 | ns | $<sup>\</sup>overline{^{\dagger}}$ The reference points for the rise and fall transitions are measured at 20% and 80%, respectively, of V<sub>IH</sub>. # timing requirements for CLKIN [PLL bypassed (x1)]†§ (see Figure 8) | NO. | | | -200 | | -250 | | -300 | | UNIT | |-----|------------------------|----------------------------|-------|-----|-------|-----|-------|-----|------| | NO. | | | MIN | MAX | MIN | MAX | MIN | MAX | | | 1 | <sup>t</sup> c(CLKIN) | Cycle time, CLKIN | 5 | | 4 | | 3.33 | | ns | | 2 | <sup>t</sup> w(CLKINH) | Pulse duration, CLKIN high | 0.45C | | 0.45C | | 0.45C | | ns | | 3 | tw(CLKINL) | Pulse duration, CLKIN low | 0.45C | | 0.45C | | 0.45C | | ns | | 4 | tt(CLKIN) | Transition time, CLKIN | | 0.6 | | 0.6 | | 0.6 | ns | The reference points for the rise and fall transitions are measured at 20% and 80%, respectively, of VIH. C = CLKIN cycle time in ns. For example, when CLKIN frequency is 10 MHz, use C = 100 ns. Figure 8. CLKIN Timings <sup>‡</sup> M = the PLL multiplier factor (x4, x6, x7, x8, x9, x10, or x11) For more detail, see the clock PLL section. C = CLKIN cycle time in ns. For example, when CLKIN frequency is 10 MHz, use C = 100 ns. # **INPUT AND OUTPUT CLOCKS (CONTINUED)** # timing requirements for XCLKIN† (see Figure 9) | NO. | NO. | | -200<br>-250<br>-300 | | UNIT | |-----|-------------------------|-----------------------------|----------------------|-----|------| | | | | MIN | MAX | | | 1 | <sup>t</sup> c(XCLKIN) | Cycle time, XCLKIN | 4P | | ns | | 2 | <sup>t</sup> w(XCLKINH) | Pulse duration, XCLKIN high | 1.8P | | ns | | 3 | <sup>t</sup> w(XCLKINL) | Pulse duration, XCLKIN low | 1.8P | · | ns | $<sup>\</sup>overline{\dagger}$ P = 1/CPU clock frequency in ns. Figure 9. XCLKIN Timings # **INPUT AND OUTPUT CLOCKS (CONTINUED)** # switching characteristics for CLKOUT2<sup>†</sup> (see Figure 10) | NO. | PARAMETER | | -200<br>-250<br>-300 | | UNIT | |-----|-----------------------|------------------------------|----------------------|----------|------| | | | | MIN | MAX | | | 1 | <sup>t</sup> c(CKO2) | Cycle time, CLKOUT2 | 2P - 0.7 | 2P + 0.7 | ns | | 2 | <sup>t</sup> w(CKO2H) | Pulse duration, CLKOUT2 high | P - 0.7 | P + 0.7 | ns | | 3 | <sup>t</sup> w(CKO2L) | Pulse duration, CLKOUT2 low | P - 0.7 | P + 0.7 | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. Figure 10. CLKOUT2 Timings # switching characteristics for XFCLK<sup>†‡</sup> (see Figure 11) | NO. | PARAMETER | | -2i<br>-2i<br>-3i | UNIT | | |-----|-----------------------|----------------------------|-------------------|-----------------|----| | | | | MIN | MAX | | | 1 | <sup>t</sup> c(XFCK) | Cycle time, XFCLK | D * P - 0.7 | D * P + 0.7 | ns | | 2 | <sup>t</sup> w(XFCKH) | Pulse duration, XFCLK high | (D/2) * P – 0.7 | (D/2) * P + 0.7 | ns | | 3 | tw(XFCKL) | Pulse duration, XFCLK low | (D/2) * P – 0.7 | (D/2) * P + 0.7 | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. <sup>‡</sup> D = 8, 6, 4, or 2; FIFO clock divide ratio, user-programmable Figure 11. XFCLK Timings ### **ASYNCHRONOUS MEMORY TIMING** ## timing requirements for asynchronous memory cycles†\$\( \) (see Figure 12 – Figure 15) | NO. | | | | | UNIT | |-----|-----------------------------|---------------------------------------|----------------------|-----|------| | | | | MIN N | ИАХ | | | 3 | <sup>t</sup> su(EDV-AREH) | Setup time, EDx valid before ARE high | 0.5 | | ns | | 4 | <sup>†</sup> h(AREH-EDV) | Hold time, EDx valid after ARE high | 3.5 | | ns | | 6 | <sup>t</sup> su(ARDYH-AREL) | Setup time, ARDY high before ARE low | -[(RST - 3) * P - 5] | | ns | | 7 | <sup>†</sup> h(AREL-ARDYH) | Hold time, ARDY high after ARE low | (RST - 3) * P + 3 | | ns | | 9 | <sup>t</sup> su(ARDYL-AREL) | Setup time, ARDY low before ARE low | -[(RST - 3) * P - 5] | | ns | | 10 | th(AREL-ARDYL) | Hold time, ARDY low after ARE low | (RST – 3) * P + 3 | | ns | | 11 | <sup>t</sup> w(ARDYH) | Pulse width, ARDY high | 2P | | ns | | 15 | t <sub>su(ARDYH-AWEL)</sub> | Setup time, ARDY high before AWE low | -[(WST - 3) * P - 5] | | ns | | 16 | <sup>t</sup> h(AWEL-ARDYH) | Hold time, ARDY high after AWE low | (WST - 3) * P + 3 | | ns | | 18 | <sup>t</sup> su(ARDYL-AWEL) | Setup time, ARDY low before AWE low | -[(WST - 3) * P - 5] | | ns | | 19 | <sup>†</sup> h(AWEL-ARDYL) | Hold time, ARDY low after AWE low | (WST - 3) * P + 3 | | ns | <sup>†</sup> To ensure data setup time, simply program the strobe width wide enough. ARDY is internally synchronized. If ARDY does meet setup or hold time, it may be recognized in the current cycle or the next cycle. Thus, ARDY can be an asynchronous input. # switching characteristics for asynchronous memory cycles<sup>द#</sup> (see Figure 12 – Figure 15) | NO. | | PARAMETER | | -200<br>-250<br>-300 | | UNIT | |-----|-----------------------------|------------------------------------------------------|------------|----------------------|--------|------| | | | | MIN | TYP | MAX | | | 1 | tosu(SELV-AREL) | Output setup time, select signals valid to ARE low | RS * P – 1 | | | ns | | 2 | <sup>t</sup> oh(AREH-SELIV) | Output hold time, ARE high to select signals invalid | RH * P – 1 | | | ns | | 5 | <sup>t</sup> w(AREL) | Pulse width, ARE low | | RST * P | | ns | | 8 | <sup>†</sup> d(ARDYH-AREH) | Delay time, ARDY high to ARE high | 3P | | 4P + 5 | ns | | 12 | <sup>t</sup> osu(SELV-AWEL) | Output setup time, select signals valid to AWE low | WS * P - 1 | | | ns | | 13 | <sup>t</sup> oh(AWEH-SELIV) | Output hold time, AWE high to select signals invalid | WH * P – 1 | | | ns | | 14 | <sup>†</sup> w(AWEL) | Pulse width, AWE low | WST * P | | ns | | | 17 | <sup>†</sup> d(ARDYH-AWEH) | Delay time, ARDY high to AWE high | 3P | · | 4P + 5 | ns | <sup>‡</sup>RS = Read Setup, RST = Read Strobe, RH = Read Hold, WS = Write Setup, WST = Write Strobe, WH = Write Hold. These parameters are programmed via the EMIF CE space control registers. <sup>‡</sup>RS = Read Setup, RST = Read Strobe, RH = Read Hold, WS = Write Setup, WST = Write Strobe, WH = Write Hold. These parameters are programmed via the EMIF CE space control registers. <sup>§</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. <sup>¶</sup>The sum of RS and RST (or WS and WST) must be a minimum of 4 in order to use ARDY input to extend strobe width. <sup>§</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. $<sup>\</sup>P$ The sum of RS and R<u>ST (or WS an</u>d WST) m<u>ust be</u> a minimum of 4 in order to use ARDY input to extend <u>stro</u>be width. <sup>#</sup> Select signals include: CEx, BE[3:0], EA[21:2], AOE; and for writes, include ED[31:0], with the exception that CEx can stay active for an additional 7P ns following the end of the cycle. ## **ASYNCHRONOUS MEMORY TIMING (CONTINUED)** Figure 12. Asynchronous Memory Read Timing (ARDY Not Used) Figure 13. Asynchronous Memory Read Timing (ARDY Used) # **ASYNCHRONOUS MEMORY TIMING (CONTINUED)** Figure 14. Asynchronous Memory Write Timing (ARDY Not Used) Figure 15. Asynchronous Memory Write Timing (ARDY Used) ## SYNCHRONOUS-BURST MEMORY TIMING ## timing requirements for synchronous-burst SRAM cycles (see Figure 16) | NO. | | | -200 | | -250 | | -300 | | UNIT | |-----|-----------------------------|------------------------------------------------|------|-----|------|-----|------|-----|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | ONIT | | 7 | t <sub>su</sub> (EDV-CKO2H) | Setup time, read EDx valid before CLKOUT2 high | 2.5 | | 2 | | 1.7 | | ns | | 8 | th(CKO2H-EDV) | Hold time, read EDx valid after CLKOUT2 high | 1.5 | | 1.5 | | 1.5 | | ns | # switching characteristics for synchronous-burst SRAM cycles<sup>†‡</sup> (see Figure 16 and Figure 17) | NO. | | DADAMETED | -200 | | -250 | | -300 | | UNIT | |-----|-----------------------------|----------------------------------------------------------------|---------|-----|---------|-----|---------|-----|------| | NO. | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | 1 | tosu(CEV-CKO2H) | Output setup time, CEx valid before CLKOUT2 high | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 2 | toh(CKO2H-CEV) | Output hold time, CEx valid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | | 3 | tosu(BEV-CKO2H) | Output setup time, BEx valid before CLKOUT2 high | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 4 | <sup>t</sup> oh(CKO2H-BEIV) | Output hold time, BEx invalid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | | 5 | tosu(EAV-CKO2H) | Output setup time, EAx valid before CLKOUT2 high | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 6 | <sup>t</sup> oh(CKO2H-EAIV) | Output hold time, EAx invalid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | | 9 | tosu(ADSV-CKO2H) | Output setup time,<br>SDCAS/SSADS valid before<br>CLKOUT2 high | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 10 | <sup>t</sup> oh(CKO2H-ADSV) | Output hold time, SDCAS/SSADS valid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | | 11 | tosu(OEV-CKO2H) | Output setup time, SDRAS/SSOE valid before CLKOUT2 high | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 12 | <sup>t</sup> oh(CKO2H-OEV) | Output hold time, SDRAS/SSOE valid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | | 13 | tosu(EDV-CKO2H) | Output setup time, EDx valid before CLKOUT2 high§ | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 14 | <sup>t</sup> oh(CKO2H-EDIV) | Output hold time, EDx invalid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | | 15 | tosu(WEV-CKO2H) | Output setup time, SDWE/SSWE valid before CLKOUT2 high | P – 0.5 | | P + 0.2 | | P + 0.1 | | ns | | 16 | <sup>t</sup> oh(CKO2H-WEV) | Output hold time, SDWE/SSWE valid after CLKOUT2 high | P – 4 | | P-3 | | P – 2.3 | | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. <sup>\$\</sup>frac{1}{5}\text{DCAS/SSADS}\$, \$\frac{1}{5}\text{DRAS/SSOE}\$, and \$\frac{1}{5}\text{DWE/SSWE}\$ operate as \$\frac{1}{5}\text{SADS}\$, \$\frac{1}{5}\text{SOE}\$, respectively, during \$\frac{1}{5}\text{SBRAM}\$ accesses. <sup>§</sup> For the first write in a series of one or more consecutive adjacent writes, the write data is generated one CLKOUT2 cycle early to accommodate the ED enable time. ## SYNCHRONOUS-BURST MEMORY TIMING (CONTINUED) † SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SSADS, SSOE, and SSWE, respectively, during SBSRAM accesses. Figure 16. SBSRAM Read Timing † SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SSADS, SSOE, and SSWE, respectively, during SBSRAM accesses. Figure 17. SBSRAM Write Timing ## SYNCHRONOUS DRAM TIMING ## timing requirements for synchronous DRAM cycles (see Figure 18) | NO. | | -2 | 00 | -2 | 50 | -30 | 00 | UNIT | | |-----|---------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------|--| | NO. | | MIN | MAX | MIN | MAX | MIN | MAX | | | | 7 | t <sub>su(EDV-CKO2H)</sub> Setup time, read EDx valid before CLKOUT2 high | 1 | | 0.5 | | 0.5 | | ns | | | 8 | th(CKO2H-EDV) Hold time, read EDx valid after CLKOUT2 high | 3 | | 3 | | 2 | | ns | | # switching characteristics for synchronous DRAM cycles†‡ (see Figure 18–Figure 23) | NO. | | PARAMETER | -200 | | -250 | | -300 | | UNIT | |-----|--------------------------------|----------------------------------------------------------------|---------|-----|---------|-----|---------|-----|------| | NO. | <br> | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | 1 | <sup>t</sup> osu(CEV-CKO2H) | Output setup time, CEx valid before CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 2 | <sup>t</sup> oh(CKO2H-CEV) | Output hold time, CEx valid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 3 | <sup>t</sup> osu(BEV-CKO2H) | Output setup time, BEx valid before CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 4 | <sup>t</sup> oh(CKO2H-BEIV) | Output hold time, BEx invalid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 5 | <sup>t</sup> osu(EAV-CKO2H) | Output setup time, EAx valid before CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 6 | <sup>t</sup> oh(CKO2H-EAIV) | Output hold time, EAx invalid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 9 | <sup>t</sup> osu(CASV-CKO2H) | Output setup time,<br>SDCAS/SSADS valid before<br>CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 10 | <sup>t</sup> oh(CKO2H-CASV) | Output hold time, SDCAS/SSADS valid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 11 | <sup>t</sup> osu(EDV-CKO2H) | Output setup time, EDx valid before CLKOUT2 high§ | P – 1 | | Р | | P + 0.6 | | ns | | 12 | <sup>t</sup> oh(CKO2H-EDIV) | Output hold time, EDx invalid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 13 | <sup>t</sup> osu(WEV-CKO2H) | Output setup time, SDWE/SSWE valid before CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 14 | <sup>t</sup> oh(CKO2H-WEV) | Output hold time, SDWE/SSWE valid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 15 | <sup>t</sup> osu(SDA10V-CKO2H) | Output setup time, SDA10 valid before CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 16 | <sup>t</sup> oh(CKO2H-SDA10IV) | Output hold time, SDA10 invalid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | | 17 | <sup>t</sup> osu(RASV-CKO2H) | Output setup time, SDRAS/SSOE valid before CLKOUT2 high | P – 1 | | Р | | P + 0.6 | | ns | | 18 | <sup>t</sup> oh(CKO2H-RASV) | Output hold time, SDRAS/SSOE valid after CLKOUT2 high | P – 3.5 | | P – 2.5 | | P – 1.8 | | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. † SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. <sup>§</sup> For the first write in a series of one or more consecutive adjacent writes, the write data is generated one CLKOUT2 cycle early to accommodate the ED enable time. ## SYNCHRONOUS DRAM TIMING (CONTINUED) † SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. Figure 18. Three SDRAM READ Commands † SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. Figure 19. Three SDRAM WRT Commands ## **SYNCHRONOUS DRAM TIMING (CONTINUED)** † SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. Figure 20. SDRAM ACTV Command †SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. Figure 21. SDRAM DCAB Command # **SYNCHRONOUS DRAM TIMING (CONTINUED)** <sup>†</sup> SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. Figure 22. SDRAM REFR Command <sup>†</sup>SDCAS/SSADS, SDRAS/SSOE, and SDWE/SSWE operate as SDCAS, SDRAS, and SDWE, respectively, during SDRAM accesses. Figure 23. SDRAM MRS Command ## **HOLD/HOLDA TIMING** # timing requirements for the HOLD/HOLDA cycles† (see Figure 24) | NO. | | -20<br>-25<br>-30<br>MIN | 50 | UNIT | |-----|-----------------------------------------------------|--------------------------|----|------| | 3 | toh(HOLDAL-HOLD Hold time, HOLD low after HOLDA low | Р | | ns | $<sup>\</sup>dot{T}P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. ## switching characteristics for the HOLD/HOLDA cycles<sup>†‡</sup> (see Figure 24) | NO. | PARAMETER | | | | UNIT | |-----|-----------------------------|----------------------------------------------------|-----|---------|------| | | | | MIN | MIN MAX | | | 1 | <sup>t</sup> R(HOLDL-EMHZ) | Response time, HOLD low to EMIF Bus high impedance | 4P | § | ns | | 2 | <sup>t</sup> d(EMHZ-HOLDAL) | Delay time, EMIF Bus high impedance to HOLDA low | 0 | 2P | ns | | 4 | <sup>t</sup> R(HOLDH-EMLZ) | Response time, HOLD high to EMIF Bus low impedance | 3P | 7P | ns | | 5 | <sup>t</sup> d(EMLZ-HOLDAH) | Delay time, EMIF Bus low impedance to HOLDA high | 0 | 2P | ns | $\dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. ‡ EMIF Bus consists of CE[3:0], BE[3:0], ED[31:0], EA[21:2], ARE, AOE, AWE, SDCAS/SSADS, SDRAS/SSOE, SDWE/SSWE, and SDA10. <sup>§</sup> All pending EMIF transactions are allowed to complete before HOLDA is asserted. The worst case for this is an asynchronous read or write with external ARDY used or a minimum of eight consecutive SDRAM reads or writes when RBTR8 = 1. If no bus transactions are occurring, then the minimum delay time can be achieved. Also, bus hold can be indefinitely delayed by setting NOHOLD = 1. † EMIF Bus consists of CE[3:0], BE[3:0], ED[31:0], EA[21:2], ARE, AOE, AWE, SDCAS/SSADS, SDRAS/SSOE, SDWE/SSWE, and SDA10. Figure 24. HOLD/HOLDA Timing ### **RESET TIMING** ## timing requirements for reset<sup>†</sup> (see Figure 25) | NO. | NO. | | -20<br>-25<br>-30 | 0 | UNIT | |-----|-----------------------|-------------------------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 1 | 1 t <sub>w(RST)</sub> | Width of the RESET pulse (PLL stable)‡ | 10P | | ns | | ' | | Width of the RESET pulse (PLL needs to sync up)§ | 250 | | μs | | 10 | t <sub>su(XD)</sub> | Setup time, XD configuration bits valid before RESET high¶ | 5P | | ns | | 11 | <sup>t</sup> h(XD) | Hold time, XD configuration bits valid after RESET high ¶ | 5P | | ns | $<sup>\</sup>dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics during reset<sup>†#</sup> (see Figure 25) | NO. | D. PARAMETER | | -20<br>-25<br>-30 | 50 | UNIT | |-----|-----------------------------|-------------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 2 | <sup>†</sup> d(RSTL-CKO2IV) | Delay time, RESET low to CLKOUT2 invalid | Р | | ns | | 3 | <sup>t</sup> d(RSTH-CKO2V) | Delay time, RESET high to CLKOUT2 valid | | 4P | ns | | 4 | <sup>t</sup> d(RSTL-HIGHIV) | Delay time, RESET low to high group invalid | Р | | ns | | 5 | <sup>t</sup> d(RSTH-HIGHV) | Delay time, RESET high to high group valid | | 4P | ns | | 6 | <sup>†</sup> d(RSTL-LOWIV) | Delay time, RESET low to low group invalid | Р | | ns | | 7 | <sup>t</sup> d(RSTH-LOWV) | Delay time, RESET high to low group valid | | 4P | ns | | 8 | <sup>†</sup> d(RSTL-ZHZ) | Delay time, RESET low to Z group high impedance | Р | | ns | | 9 | <sup>†</sup> d(RSTH-ZV) | Delay time, RESET high to Z group valid | | 4P | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. Low group consists of: $\begin{array}{l} \mathsf{IACK}, \, \mathsf{INUM[3:0]}, \, \mathsf{DMAC[3:0]}, \, \mathsf{PD}, \, \mathsf{TOUT0}, \, \mathsf{and} \, \, \mathsf{TOUT1} \\ \mathsf{EA[21:2]}, \, \, \mathsf{ED[31:0]}, \, \, \overline{\mathsf{CE[3:0]}}, \, \, \overline{\mathsf{BE[3:0]}}, \, \, \overline{\mathsf{ARE}}, \, \, \overline{\mathsf{AWE}}, \, \, \overline{\mathsf{AOE}}, \, \, \overline{\mathsf{SDCAS/SSADS}}, \, \, \overline{\mathsf{SDRAS/SSOE}}, \, \, \overline{\mathsf{SDWE/SSWE}}, \\ \end{array}$ Z group consists of: SDA10, CLKX0, CLKX1, CLKX2, FSX0, FSX1, FSX2, DX0, DX1, DX2, CLKR0, CLKR1, CLKR2, FSR0, FSR1, FSR2, XCE[3:0], XBE[3:0]/XA[5:2], XOE, XRE, XWE/XWAIT, XAS, XW/R, XRDY, XBLAST, XHOLD, and XHOLDA <sup>‡</sup> This parameter applies to CLKMODE x1 when CLKIN is stable, and applies to CLKMODE x4, x6, x7, x8, x9, x10, and x11 when CLKIN and PLL <sup>§</sup> This parameter applies to CLKMODE x4, x6, x7, x8, x9, x10, and x11 only (It does not apply to CLKMODE x1). The RESET signal is not connected internally to the clock PLL circuit. The PLL, however, may need up to 250 µs to stabilize following device power up or after PLL configuration has been changed. During that time, RESET must be asserted to ensure proper device operation. See the clock PLL section for PLL lock times. $\P$ XD[31:0] are the boot configuration pins during device reset. <sup>#</sup> High group consists of: XFCLK, HOLDA # **RESET TIMING (CONTINUED)** CLKOUT1 10-RESET CLKOUT2 HIGH GROUPT [ 6 LOW GROUP† [ 8 † High group consists of: z groupt [ XD[31:0]‡ XFCLK, HOLDA Low group consists of: Z group consists of: SDA10, CLKX0, CLKX1, CLKX2, FSX0, FSX1, FSX2, DX0, DX1, DX2, CLKR0, CLKR1, CLKR2, FSR0, FSR1, FSR2, XCE[3:0], XBE[3:0]/XA[5:2], XOE, XRE, XWE/XWAIT, XAS, XW/R, XRDY, XBLAST, XHOLD, **Boot Configuration** and XHOLDA. ‡ XD[31:0] are the boot configuration pins during device reset. Figure 25. Reset Timing ## **EXTERNAL INTERRUPT TIMING** ## timing requirements for interrupt response cycles<sup>†</sup> (see Figure 26) | NO. | | | -200<br>-250<br>-300 | | | |-----|-------------------------------------------------------|----|----------------------|----|--| | | | | | | | | 2 | t <sub>W(ILOW)</sub> Width of the interrupt pulse low | 2P | | ns | | | 3 | tw(IHIGH) Width of the interrupt pulse high | 2P | | ns | | $<sup>^{\</sup>dagger}P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics during interrupt response cycles<sup>†</sup> (see Figure 26) | NO. | PARAMETER | | -200<br>-250<br>-300 | | UNIT | |-----|-------------------------------|-------------------------------------------|----------------------|---------|------| | | | | MIN | IIN MAX | | | 1 | <sup>†</sup> R(EINTH – IACKH) | Response time, EXT_INTx high to IACK high | 9P | | ns | | 4 | td(CKO2L-IACKV) | Delay time, CLKOUT2 low to IACK valid | 0 | 10 | ns | | 5 | td(CKO2L-INUMV) | Delay time, CLKOUT2 low to INUMx valid | 0 | 10 | ns | | 6 | td(CKO2L-INUMIV) | Delay time, CLKOUT2 low to INUMx invalid | 0 | 10 | ns | $\dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. Figure 26. Interrupt Timing ### **EXPANSION BUS SYNCHRONOUS FIFO TIMING** ## timing requirements for synchronous FIFO interface (see Figure 27, Figure 28, and Figure 29) | NO. | | | -20<br>-29<br>-30 | 50 | UNIT | |-----|-----------------------------|----------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 5 | t <sub>su</sub> (XDV-XFCKH) | Setup time, read XDx valid before XFCLK high | 2.5 | | ns | | 6 | <sup>t</sup> h(XFCKH-XDV) | Hold time, read XDx valid after XFCLK high | 2 | | ns | ## switching characteristics for synchronous FIFO interface (see Figure 27, Figure 28, and Figure 29) | NO. | | PARAMETER | 'C6202<br>'C6202 | , | 'C6202<br>'C6202<br>'C620<br>'C620<br>'C620 | 2B-300<br>3-250<br>3-300 | UNIT | |-----|----------------------------------------------------------------|--------------------------------------------------|------------------|-----|---------------------------------------------|--------------------------|------| | | | | MIN | MAX | MIN | MAX | | | 1 | td(XFCKH-XCEV) | Delay time, XFCLK high to XCEx valid | 1.5 | 5.2 | 1.5 | 4.5 | ns | | 2 | td(XFCKH-XAV) | Delay time, XFCLK high to XBE[3:0]/XA[5:2] valid | 1.5 | 5.2 | 1.5 | 4.5 | ns | | 3 | td(XFCKH-XOEV) | Delay time, XFCLK high to XOE valid | 1.5 | 5.2 | 1.5 | 4.5 | ns | | 4 | td(XFCKH-XREV) | Delay time, XFCLK high to XRE valid | 1.5 | 5.2 | 1.5 | 4.5 | ns | | 7 | td(XFCKH-XWEV) | Delay time, XFCLK high to XWE/XWAIT‡ valid | 1.5 | 5.2 | 1.5 | 4.5 | ns | | 8 | t <sub>d</sub> (XFCKH-XDV) Delay time, XFCLK high to XDx valid | | | 5.2 | | 4.5 | ns | | 9 | td(XFCKH-XDIV) | Delay time, XFCLK high to XDx invalid | 1.5 | | 1.5 | | ns | TELESCOPINA TELESC <sup>‡</sup> XWE/XWAIT operates as the write enable signal XWE during synchronous FIFO accesses. <sup>†</sup> FIFO read (glueless) mode only available in XCE3 Figure 27. FIFO Read Timing (Glueless Read Mode) <sup>‡</sup> XBE[3:0]/XA[5:2] operates as address signals XA[5:2] during synchronous FIFO accesses. <sup>§</sup> XWE/XWAIT operates as the write enable signal XWE during synchronous FIFO accesses. ## **EXPANSION BUS SYNCHRONOUS FIFO TIMING (CONTINUED)** <sup>†</sup> XBE[3:0]/XA[5:2] operates as address signals XA[5:2] during synchronous FIFO accesses. Figure 28. FIFO Read Timing Figure 29. FIFO Write Timing <sup>‡</sup> XWE/XWAIT operates as the write enable signal XWE during synchronous FIFO accesses. <sup>†</sup> XBE[3:0]/XA[5:2] operates as address signals XA[5:2] during synchronous FIFO accesses. ‡ XWE/XWAIT operates as the write enable signal XWE during synchronous FIFO accesses. ### **EXPANSION BUS ASYNCHRONOUS PERIPHERAL TIMING** ## timing requirements for asynchronous peripheral cycles†‡\$¶ (see Figure 30–Figure 33) | NO. | | | -200<br>-250<br>-300 | UNIT | |-----|-----------------------------|---------------------------------------|----------------------|------| | | | | MIN MAX | 1 | | 3 | t <sub>su(XDV-XREH)</sub> | Setup time, XDx valid before XRE high | 4 | ns | | 4 | <sup>t</sup> h(XREH-XDV) | Hold time, XDx valid after XRE high | 1 | ns | | 6 | t <sub>su(XRDYH-XREL)</sub> | Setup time, XRDY high before XRE low | -[(RST - 3) * P - 5] | ns | | 7 | th(XREL-XRDYH) | Hold time, XRDY high after XRE low | (RST - 3) * P + 3 | ns | | 9 | t <sub>su(XRDYL-XREL)</sub> | Setup time, XRDY low before XRE low | -[(RST - 3) * P - 5] | ns | | 10 | <sup>t</sup> h(XREL-XRDYL) | Hold time, XRDY low after XRE low | (RST - 3) * P + 3 | ns | | 11 | <sup>t</sup> w(XRDYH) | Pulse width, XRDY high | 2P | ns | | 15 | t <sub>su(XRDYH-XWEL)</sub> | Setup time, XRDY high before XWE low | -[(WST - 3) * P - 5] | ns | | 16 | <sup>t</sup> h(XWEL-XRDYH) | Hold time, XRDY high after XWE low | (WST - 3) * P + 3 | ns | | 18 | t <sub>su(XRDYL-XWEL)</sub> | Setup time, XRDY low before XWE low | -[(WST - 3) * P - 5] | ns | | 19 | <sup>t</sup> h(XWEL-XRDYL) | Hold time, XRDY low after XWE low | (WST - 3) * P + 3 | ns | <sup>†</sup>To ensure data setup time, simply program the strobe width wide enough. XRDY is internally synchronized. If XRDY does meet setup or hold time, it may be recognized in the current cycle or the next cycle. Thus, XRDY can be an asynchronous input. ## switching characteristics for asynchronous peripheral cyclesद# (see Figure 30–Figure 33) | NO. | | PARAMETER | | -200<br>-250<br>-300 | | | |-----|------------------------------|-----------------------------------------------------|------------|----------------------|--------|----| | | | | MIN | TYP | MAX | | | 1 | t <sub>osu</sub> (SELV-XREL) | Output setup time, select signals valid to XRE low | RS * P – 1 | | | ns | | 2 | toh(XREH-SELIV) | Output hold time, XRE low to select signals invalid | RH * P – 1 | | | ns | | 5 | tw(XREL) | Pulse width, XRE low | | RST * P | | ns | | 8 | <sup>†</sup> d(XRDYH-XREH) | Delay time, XRDY high to XRE high | 3P | | 4P + 5 | ns | | 12 | tosu(SELV-XWEL) | Output setup time, select signals valid to XWE low | WS * P - 1 | | | ns | | 13 | toh(XWEH-SELIV) | Output hold time, XWE low to select signals invalid | WH * P – 1 | | | ns | | 14 | tw(XWEL) | Pulse width, XWE low | | WST * P | | ns | | 17 | <sup>t</sup> d(XRDYH-XWEH) | Delay time, XRDY high to XWE high | 3P | | 4P + 5 | ns | <sup>‡</sup>RS = Read Setup, RST = Read Strobe, RH = Read Hold, WS = Write Setup, WST = Write Strobe, WH = Write Hold. These parameters are programmed via the XBUS XCE space control registers. <sup>‡</sup>RS = Read Setup, RST = Read Strobe, RH = Read Hold, WS = Write Setup, WST = Write Strobe, WH = Write Hold. These parameters are programmed via the XBUS XCE space control registers. P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. <sup>¶</sup>The sum of RS and RST (or WS and WST) must be a minimum of 4 in order to use XRDY input to extend strobe width. P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. $<sup>\</sup>P$ The sum of RS and RST (or WS and WST) must be a minimum of 4 in order to use XRDY input to extend strobe width. <sup>#</sup>Select signals include: XCEx, XBE[3:0], XA[5:2], XOE; and for writes, include XD[31:0], with the exception that XCEx can stay active for an additional 7P ns following the end of the cycle. ## **EXPANSION BUS ASYNCHRONOUS PERIPHERAL TIMING (CONTINUED)** <sup>†</sup> XBE[3:0]/XA[5:2] operates as address signals XA[5:2] during expansion bus asynchronous peripheral accesses. Figure 30. Expansion Bus Asynchronous Peripheral Read Timing (XRDY Not Used) TRE[3:0]/XA[5:2] operates as address signals XA[5:2] during expansion bus asynchronous peripheral accesses. Figure 31. Expansion Bus Asynchronous Peripheral Read Timing (XRDY Used) <sup>‡</sup> XWE/XWAIT operates as the write enable signal XWE during expansion bus asynchronous peripheral accesses. <sup>§</sup> XRDY operates as active-high ready input during expansion bus asynchronous peripheral accesses. <sup>‡</sup> XWE/XWAIT operates as the write enable signal XWE during expansion bus asynchronous peripheral accesses. <sup>§</sup> XRDY operates as active-high ready input during expansion bus asynchronous peripheral accesses. ## **EXPANSION BUS ASYNCHRONOUS PERIPHERAL TIMING (CONTINUED)** - † XBE[3:0]/XA[5:2] operates as address signals XA[5:2] during expansion bus asynchronous peripheral accesses. ‡ XWE/XWAIT operates as the write enable signal XWE during expansion bus asynchronous peripheral accesses. - § XRDY operates as active-high ready input during expansion bus asynchronous peripheral accesses. Figure 32. Expansion Bus Asynchronous Peripheral Write Timing (XRDY Not Used) - † XBE[3:0]/XA[5:2] operates as address signals XA[5:2] during expansion bus asynchronous peripheral accesses. - ‡ XWE/XWAIT operates as the write enable signal XWE during expansion bus asynchronous peripheral accesses. - § XRDY operates as active-high ready input during expansion bus asynchronous peripheral accesses. Figure 33. Expansion Bus Asynchronous Peripheral Write Timing (XRDY Used) ## **EXPANSION BUS SYNCHRONOUS HOST PORT TIMING** ## timing requirements with external device as bus master (see Figure 34 and Figure 35) | NO. | | | -20<br>-2!<br>-30 | 50 | UNIT | |-----|------------------------------|---------------------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 1 | t <sub>su(XCSV-XCKIH)</sub> | Setup time, XCS valid before XCLKIN high | 4 | | ns | | 2 | th(XCKIH-XCS) | Hold time, XCS valid after XCLKIN high | 2.3 | | ns | | 3 | t <sub>su(XAS-XCKIH)</sub> | Setup time, XAS valid before XCLKIN high | 4 | | ns | | 4 | <sup>†</sup> h(XCKIH-XAS) | Hold time, XAS valid after XCLKIN high | 2.3 | | ns | | 5 | t <sub>su(XCTL-XCKIH)</sub> | Setup time, XCNTL valid before XCLKIN high | 4 | | ns | | 6 | th(XCKIH-XCTL) | Hold time, XCNTL valid after XCLKIN high | 2.3 | | ns | | 7 | t <sub>su</sub> (XWR-XCKIH) | Setup time, XW/R valid before XCLKIN high <sup>†</sup> | 4 | | ns | | 8 | <sup>†</sup> h(XCKIH-XWR) | Hold time, XW/R valid after XCLKIN high <sup>†</sup> | 2.3 | | ns | | 9 | <sup>t</sup> su(XBLTV-XCKIH) | Setup time, XBLAST valid before XCLKIN high‡ | 4 | | ns | | 10 | th(XCKIH-XBLTV) | Hold time, XBLAST valid after XCLKIN high <sup>‡</sup> | 2.3 | | ns | | 16 | t <sub>su(XBEV-XCKIH)</sub> | Setup time, XBE[3:0]/XA[5:2] valid before XCLKIN high\$ | 4 | | ns | | 17 | <sup>†</sup> h(XCKIH-XBEV) | Hold time, XBE[3:0]/XA[5:2] valid after XCLKIN high\$ | 2.3 | | ns | | 18 | t <sub>su(XD-XCKIH)</sub> | Setup time, XDx valid before XCLKIN high | 4 | | ns | | 19 | th(XCKIH-XD) | Hold time, XDx valid after XCLKIN high | 2.3 | | ns | <sup>&</sup>lt;sup>†</sup> XW/R input/output polarity selected at boot. # switching characteristics with external device as bus master¶ (see Figure 34 and Figure 35) | NO. | | PARAMETER | - | 200<br>250<br>300 | UNIT | |-----|-----------------------------|----------------------------------------------------|--------|-------------------|------| | | | | MIN | MAX | | | 11 | <sup>†</sup> d(XCKIH-XDLZ) | Delay time, XCLKIN high to XDx low impedance | 5 | | ns | | 12 | td(XCKIH-XDV) | Delay time, XCLKIN high to XDx valid | | 15.5 | ns | | 13 | td(XCKIH-XDIV) | Delay time, XCLKIN high to XDx invalid | 5 | | ns | | 14 | td(XCKIH-XDHZ) | Delay time, XCLKIN high to XDx high impedance | | 18 | ns | | 15 | td(XCKIH-XRY) | Delay time, XCLKIN high to XRDY valid <sup>#</sup> | 5 | 15.5 | ns | | 20 | <sup>†</sup> d(XCKIH-XRYLZ) | Delay time, XCLKIN high to XRDY low impedance | 5 | 15.5 | ns | | 21 | td(XCKIH-XRYHZ) | Delay time, XCLKIN high to XRDY high impedance# | 2P + 5 | 3P + 15.5 | ns | $<sup>\</sup>P$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. <sup>‡</sup> XBLAST input polarity selected at boot. <sup>§</sup> XBE[3:0]/XA[5:2] operates as byte enables XBE[3:0] during host-port accesses. <sup>#</sup>XRDY operates as active-low ready input/output during host-port accesses. <sup>†</sup> XW/R input/output polarity selected at boot Figure 34. External Host as Bus Master—Read <sup>‡</sup>XBE[3:0]/XA[5:2] operates as byte enables XBE[3:0] during host-port accesses. <sup>§</sup> XBLAST input polarity selected at boot $<sup>\</sup>P$ XRDY operates as active-low ready input/output during host-port accesses. # **EXPANSION BUS SYNCHRONOUS HOST PORT TIMING (CONTINUED)** <sup>&</sup>lt;sup>†</sup> XW/R input/output polarity selected at boot Figure 35. External Host as Bus Master—Write <sup>‡</sup> XBE[3:0]/XA[5:2] operates as byte enables XBE[3:0] during host-port accesses. <sup>\$</sup> XBLAST input polarity selected at boot <sup>¶</sup>XRDY operates as active-low ready input/output during host-port accesses. ## **EXPANSION BUS SYNCHRONOUS HOST PORT TIMING (CONTINUED)** ## timing requirements with 'C62x as bus master (see Figure 36, Figure 37, and Figure 38) | NO. | | | -2:<br>-2:<br>-3: | 50 | UNIT | |-----|-----------------------------|--------------------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 9 | t <sub>su(XDV-XCKIH)</sub> | Setup time, XDx valid before XCLKIN high | 4 | | ns | | 10 | th(XCKIH-XDV) | Hold time, XDx valid after XCLKIN high | 2.3 | | ns | | 11 | t <sub>su(XRY-XCKIH)</sub> | Setup time, XRDY valid before XCLKIN high <sup>†</sup> | 4 | | ns | | 12 | th(XCKIH-XRY) | Hold time, XRDY valid after XCLKIN high <sup>†</sup> | 2.3 | | ns | | 14 | t <sub>su(XBFF-XCKIH)</sub> | Setup time, XBOFF valid before XCLKIN high | 4 | | ns | | 15 | th(XCKIH-XBFF) | Hold time, XBOFF valid after XCLKIN high | 2.3 | | ns | <sup>&</sup>lt;sup>†</sup> XRDY operates as active-low ready input/output during host-port accesses. ## switching characteristics with 'C62x as bus master (see Figure 36, Figure 37, and Figure 38) | NO. | | PARAMETER | | | | |-----|----------------------------|----------------------------------------------------|-----|------|----| | | | | MIN | MAX | | | 1 | td(XCKIH-XASV) | Delay time, XCLKIN high to XAS valid | 5 | 15.5 | ns | | 2 | td(XCKIH-XWRV) | Delay time, XCLKIN high to XW/R valid <sup>‡</sup> | 5 | 15.5 | ns | | 3 | td(XCKIH-XBLTV) | Delay time, XCLKIN high to XBLAST valid§ | 5 | 15.5 | ns | | 4 | td(XCKIH-XBEV) | Delay time, XCLKIN high to XBE[3:0]/XA[5:2] valid¶ | 5 | 15.5 | ns | | 5 | td(XCKIH-XDLZ) | Delay time, XCLKIN high to XDx low impedance | 5 | | ns | | 6 | td(XCKIH-XDV) | Delay time, XCLKIN high to XDx valid | | 15.5 | ns | | 7 | td(XCKIH-XDIV) | Delay time, XCLKIN high to XDx invalid | 5 | | ns | | 8 | <sup>†</sup> d(XCKIH-XDHZ) | Delay time, XCLKIN high to XDx high impedance | | 18 | ns | | 13 | td(XCKIH-XWTV) | Delay time, XCLKIN high to XWE/XWAIT valid# | 5 | 15.5 | ns | <sup>‡</sup> XW/R input/output polarity selected at boot. <sup>§</sup> XBLAST output polarity is always active low. $<sup>\</sup>P{\hspace{-0.1cm}\overline{\hspace{0.1cm} \hspace{0.1cm} \underline{\hspace{0.1cm} \hspace{0.1cm} XBE[3:0]\hspace{0.1cm}}\hspace{0.1cm} \hspace{0.1cm} \hspace{0.1$ <sup>#</sup> XWE/XWAIT operates as XWAIT output signal during host-port accesses. <sup>&</sup>lt;sup>†</sup> XW/R input/output polarity selected at boot <sup>†</sup>XW/R input/output polarity selected at boot Figure 37. 'C62x as Bus Master-Write <sup>‡</sup>XBLAST output polarity is always active low. <sup>§</sup> XBE[3:0]/XA[5:2] operates as byte enables XBE[3:0] during host-port accesses. ¶ XWE/XWAIT operates as XWAIT output signal during host-port accesses. <sup>‡</sup>XBLAST output polarity is always active low $<sup>\</sup>sqrt[8]{XBE[3:0]}/XA[5:2]$ operates as byte enables $\sqrt[3]{XBE[3:0]}$ during host-port accesses. <sup>¶</sup>XWE/XWAIT operates as XWAIT output signal during host-port accesses. - <sup>†</sup> XW/R input/output polarity selected at boot - ‡ XBLAST output polarity is always active low. - $\frak{NBE[3:0]}\/XA[5:2]$ operates as byte enables $\frak{NBE[3:0]}\/XBE[3:0]$ during host-port accesses. - ¶ Internal arbiter enabled - # External arbiter enabled - This diagram illustrates XBOFF timing. Bus arbitration timing is shown in Figure 41 and Figure 42. Figure 38. 'C62x as Bus Master—BOFF Operation|| ## **EXPANSION BUS ASYNCHRONOUS HOST PORT TIMING** # timing requirements with external device as asynchronous bus master<sup>†</sup> (see Figure 39 and Figure 40) | NO. | NO. | | -20<br>-2!<br>-30 | 50 | UNIT | |-----|----------------------------|----------------------------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 1 | <sup>t</sup> w(XCSL) | Pulse duration, XCS low | 4P | | ns | | 2 | <sup>t</sup> w(XCSH) | Pulse duration, XCS high | 4P | | ns | | 3 | <sup>t</sup> su(XSEL-XCSL) | Setup time, expansion bus select signals‡ valid before XCS low | 2 | | ns | | 4 | <sup>t</sup> h(XCSL-XSEL) | Hold time, expansion bus select signals‡ valid after XCS low | 2 | | ns | | 10 | <sup>t</sup> h(XRYL-XCSL) | Hold time, XCS low after XRDY low | Р | | ns | | 11 | t <sub>su(XBEV-XCSH)</sub> | Setup time, XBE[3:0]/XA[5:2] valid before XCS high§ | 2 | | ns | | 12 | th(XCSH-XBEV) | Hold time, XBE[3:0]/XA[5:2] valid after XCS high§ | 2 | | ns | | 13 | t <sub>su(XDV-XCSH)</sub> | Setup time, XDx valid before XCS high | 2 | | ns | | 14 | <sup>t</sup> h(XCSH-XDV) | Hold time, XDx valid after XCS high | 2 | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics with external device as asynchronous bus master (see Figure 39 and Figure 40) | NO. | | PARAMETER | -20<br>-25<br>-30 | 50 | UNIT | |-----|---------------------------|--------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 5 | <sup>†</sup> d(XCSL-XDLZ) | Delay time, XCS low to XDx low impedance | 0 | | ns | | 6 | <sup>t</sup> d(XCSH-XDIV) | Delay time, XCS high to XDx invalid | 0 | 12 | ns | | 7 | <sup>t</sup> d(XCSH-XDHZ) | Delay time, XCS high to XDx high impedance | | 12 | ns | | 8 | <sup>†</sup> d(XRYL-XDV) | Delay time, XRDY low to XDx valid | 0 | 4 | ns | | 9 | td(XCSH-XRYH) | Delay time, XCS high to XRDY high | 0 | 12 | ns | <sup>‡</sup> Expansion bus select signals include XCNTL and XR/W. <sup>\$\</sup>overline{XBE[3:0]}/XA[5:2] operates as byte enables \overline{XBE[3:0]} during host-port accesses. ## **EXPANSION BUS ASYNCHRONOUS HOST PORT TIMING (CONTINUED)** $<sup>1 \</sup>times \overline{XBE[3:0]}/XA[5:2]$ operates as byte enables $\overline{XBE[3:0]}$ during host-port accesses. Figure 39. External Device as Asynchronous Master—Read <sup>†</sup> XBE[3:0]/XA[5:2] operates as byte enables XBE[3:0] during host-port accesses. Figure 40. External Device as Asynchronous Master—Write <sup>‡</sup>XW/R input/output polarity selected at boot <sup>‡</sup>XW/R input/output polarity selected at boot ### **XHOLD/XHOLDA TIMING** ## timing requirements for expansion bus arbitration (internal arbiter enabled)† (see Figure 41) | NO. | | | -2:<br>-2:<br>-3: | 50 | UNIT | |-----|-----------------------------|------------------------------------------------|-------------------|-----|------| | | | | MIN | MAX | | | 3 | <sup>t</sup> oh(XHDAH-XHDH) | Output hold time, XHOLD high after XHOLDA high | Р | | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics for expansion bus arbitration (internal arbiter enabled)<sup>†‡</sup> (see Figure 41) | NO. PARAMETER | | -20<br>-25<br>-30 | 50 | UNIT | | |---------------|----------------------------|--------------------------------------------------|-----|------|----| | | | | MIN | MAX | | | 1 | <sup>†</sup> R(XHDH-XBHZ) | Response time, XHOLD high to XBus high impedance | 3P | § | ns | | 2 | <sup>†</sup> d(XBHZ-XHDAH) | Delay time, XBus high impedance to XHOLDA high | 0 | 2P | ns | | 4 | <sup>†</sup> R(XHDL-XHDAL) | Response time, XHOLD low to XHOLDA low | 3P | · | ns | | 5 | <sup>†</sup> d(XHDAL-XBLZ) | Delay time, XHOLDA low to XBus low impedance | 0 | 2P | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. <sup>§</sup> All pending XBus transactions are allowed to complete before XHOLDA is asserted. <sup>&</sup>lt;sup>†</sup> XBus consists of XBE[3:0]/XA[5:2], XAS, XW/R, and XBLAST. Figure 41. Expansion Bus Arbitration—Internal Arbiter Enabled <sup>‡</sup> XBus consists of XBE[3:0]/XA[5:2], XAS, XW/R, and XBLAST. ## **XHOLD/XHOLDA TIMING (CONTINUED)** # switching characteristics for expansion bus arbitration (internal arbiter disabled)<sup>†</sup> (see Figure 42) | NO. | | PARAMETER | | -200<br>-250<br>-300 | | | |-----|----------------------------|-----------------------------------------------------------|----|----------------------|----|--| | | | | | MAX | | | | 1 | <sup>t</sup> d(XHDAH-XBLZ) | Delay time, XHOLDA high to XBus low impedance‡ | 2P | 2P + 10 | ns | | | 2 | <sup>t</sup> d(XBHZ-XHDL) | Delay time, XBus high impedance to XHOLD low <sup>‡</sup> | 0 | 2P | ns | | $<sup>\</sup>overline{}^{\dagger}P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. <sup>‡</sup> XBus consists of XBE[3:0]/XA[5:2], XAS, XW/R, and XBLAST. <sup>†</sup> XBus consists of XBE[3:0]/XA[5:2], XAS, XW/R, and XBLAST. Figure 42. Expansion Bus Arbitration—Internal Arbiter Disabled ### **MULTICHANNEL BUFFERED SERIAL PORT TIMING** # timing requirements for McBSP†‡ (see Figure 43) | NO. | | | -20<br>-25<br>-30 | UNIT | | | |---------------------|----------------------------|-------------------------------------------------------|-------------------|------|-----|----| | | | | | MIN | MAX | | | 2 | <sup>†</sup> c(CKRX) | Cycle time, CLKR/X | CLKR/X ext | 2P§ | | ns | | 3 | <sup>t</sup> w(CKRX) | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P-1¶ | | ns | | 5 t <sub>su(F</sub> | t <sub>su</sub> (FRH-CKRL) | Saturations automatic ESD high hadara CLVD law | CLKR int | 9 | | 20 | | | | Setup time, external FSR high before CLKR low | CLKR ext | 1 | | ns | | 6 | <sup>t</sup> h(CKRL-FRH) | Hold time, external FSR high after CLKR low | CLKR int | 6 | | 20 | | | | | CLKR ext | 3 | | ns | | 7 | | CLKR int | CLKR int | 8 | | 20 | | ′ | <sup>t</sup> su(DRV-CKRL) | Setup time, DR valid before CLKR low | CLKR ext | 0 | | ns | | 8 | | Hald times DD valid after CLKD law | CLKR int | 3 | | | | l ° | <sup>t</sup> h(CKRL-DRV) | Hold time, DR valid after CLKR low | CLKR ext | 3 | | ns | | 10 | | Satura times automat ESV high before CLVV law | CLKX int | 9 | | | | | t <sub>su</sub> (FXH-CKXL) | Setup time, external FSX high before CLKX low | CLKX ext | 1 | | ns | | 11 | t | (XI -FXH) Hold time, external FSX high after CLKX low | CLKX int | 6 | | | | _ '' | th(CKXL-FXH) | Floid time, external F3A high after GENA low | CLKX ext | 3 | · | ns | <sup>†</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted. ‡ P = 1/CPU clock frequency in ns. <sup>§</sup> The maximum McBSP bit rate is 100 MHz; therefore, the minimum CLKR/X clock cycle is either twice the CPU cycle time (2P), or 10 ns (100 MHz), whichever value is larger. For example, when running parts at 250 MHz (P = 4 ns), use 10 ns as the minimum CLKR/X clock cycle (by setting the appropriate CLKGDV ratio or external clock source). When running parts at 100 MHz (P = 10 ns), use 2P = 20 ns (50 MHz) as the minimum CLKR/X clock cycle. <sup>¶</sup> The minimum CLKR/X pulse duration is either (P-1) or 4 ns, whichever is larger. For example, when running parts at 250 MHz (P=4 ns), use 4 ns as the minimum CLKR/X pulse duration. When running parts at 100 MHz (P=10 ns), use (P-1)=9 ns as the minimum CLKR/X pulse duration. ## **MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED)** ## switching characteristics for McBSP<sup>†‡</sup> (see Figure 43) | NO. | PARAMETER | | | -20<br>-25<br>-30 | UNIT | | |-----|-----------------------------|------------------------------------------------------------------------------------|------------|-------------------|--------|----| | | | | | MIN | MAX | | | 1 | <sup>t</sup> d(CKSH-CKRXH) | Delay time, CLKS high to CLKR/X high for internal CLKR/X generated from CLKS input | | 4 | 10 | ns | | 2 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | CLKR/X int | 2P <b>§</b> ¶ | | ns | | 3 | tw(CKRX) | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X int | C – 1# | C + 1# | ns | | 4 | <sup>t</sup> d(CKRH-FRV) | Delay time, CLKR high to internal FSR valid | CLKR int | -2 | 3 | ns | | 9 | | (H-FXV) Delay time, CLKX high to internal FSX valid | CLKX int | -2 | 3 | no | | " | td(CKXH-FXV) | | CLKX ext | 3 | 9 | ns | | 12 | | Disable time, DX high impedance following last data bit from | CLKX int | -1 | 4 | 20 | | 12 | <sup>t</sup> dis(CKXH-DXHZ) | CLKX high | CLKX ext | 3 | 9 | ns | | 13 | | Delay time. CLKY high to DV valid | CLKX int | -1 | 4 | no | | 13 | <sup>†</sup> d(CKXH-DXV) | Delay time, CLKX high to DX valid | CLKX ext | 3 | 9 | ns | | 1.1 | | Delay time, FSX high to DX valid | FSX int | -1 | 3 | | | 14 | <sup>t</sup> d(FXH-DXV) | ONLY applies when in data delay 0 (XDATDLY = 00b) mode. | FSX ext | 3 | 9 | ns | <sup>†</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $^{\#}C = H \text{ or } L$ S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) = sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the 100 MHz limit. <sup>‡</sup> Minimum delay times also represent minimum output hold times. <sup>§</sup> P = 1/CPU clock frequency in ns. The maximum McBSP bit rate is 100 MHz; therefore, the minimum CLKR/X clock cycle is either twice the CPU cycle time (2P), or 10 ns (100 MHz), whichever value is larger. For example, when running parts at 250 MHz (P = 4 ns), use 10 ns as the minimum CLKR/X clock cycle (by setting the appropriate CLKGDV ratio or external clock source). When running parts at 100 MHz (P = 10 ns), use 2P = 20 ns (50 MHz) as the minimum CLKR/X clock cycle. ## MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) Figure 43. McBSP Timings # MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) # timing requirements for FSR when GSYNC = 1 (see Figure 44) | NO. | | -25 | -200<br>-250<br>-300 | | |-----|-----------------------------------------------------------------|-----|----------------------|----| | | | MIN | MAX | | | 1 | t <sub>su(FRH-CKSH)</sub> Setup time, FSR high before CLKS high | 4 | | ns | | 2 | t <sub>h</sub> (CKSH-FRH) Hold time, FSR high after CLKS high | 4 | | ns | Figure 44. FSR Timing When GSYNC = 1 ## MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) ## timing requirements for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = 0<sup>†‡</sup> (see Figure 45) | NO. | NO. | | -200<br>-250<br>-300 | | | | | |-----|----------------------------------------------------------------|-----|----------------------|--------|-------|----|--| | | | | MASTER | | SLAVE | | | | | | MIN | MAX | MIN | MAX | | | | 4 | t <sub>su(DRV-CKXL)</sub> Setup time, DR valid before CLKX low | 12 | | 2 – 3P | | ns | | | 5 | th(CKXL-DRV) Hold time, DR valid after CLKX low | 4 | | 5 + 6P | | ns | | <sup>†</sup>P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = $0^{++}$ (see Figure 45) | NO. | PARAMETER | | | UNIT | | | | |-----|----------------------------|-----------------------------------------------------------------------|-------|---------|--------|---------|----| | ''' | | | | MASTER§ | | SLAVE | | | | | | MIN | MAX | MIN | MAX | | | 1 | <sup>t</sup> h(CKXL-FXL) | Hold time, FSX low after CLKX low¶ | T-2 | T + 3 | | | ns | | 2 | <sup>†</sup> d(FXL-CKXH) | Delay time, FSX low to CLKX high# | L – 2 | L + 3 | | | ns | | 3 | <sup>t</sup> d(CKXH-DXV) | Delay time, CLKX high to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | 6 | tdis(CKXL-DXHZ) | Disable time, DX high impedance following last data bit from CLKX low | L-2 | L + 3 | | | ns | | 7 | <sup>†</sup> dis(FXH-DXHZ) | Disable time, DX high impedance following last data bit from FSX high | | | P + 3 | 3P + 17 | ns | | 8 | <sup>†</sup> d(FXL-DXV) | Delay time, FSX low to DX valid | | | 2P + 2 | 4P + 17 | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the 100 MHz limit. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup>S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S <sup>¶</sup>FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). # MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) Figure 45. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 ## **MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED)** # timing requirements for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = 0<sup>†‡</sup> (see Figure 46) | NO. | NO. | | -200<br>-250<br>-300 | | | | | |-----|-----------------------------------------------------------------|-----|----------------------|--------|-------|----|--| | | | | MASTER | | SLAVE | | | | | | MIN | MAX | MIN | MAX | | | | 4 | t <sub>su(DRV-CKXH)</sub> Setup time, DR valid before CLKX high | 12 | | 2 – 3P | | ns | | | 5 | th(CKXH-DRV) Hold time, DR valid after CLKX high | 4 | | 5 + 6P | | ns | | <sup>†</sup>P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = $0^{+\ddagger}$ (see Figure 46) | NO. | PARAMETER | | | UNIT | | | | |-----|-----------------------------|-----------------------------------------------------------------------|-------|---------|--------|---------|----| | | | | | MASTERS | | SLAVE | | | | | | | MAX | MIN | MAX | | | 1 | <sup>†</sup> h(CKXL-FXL) | Hold time, FSX low after CLKX low¶ | L-2 | L+3 | | | ns | | 2 | <sup>†</sup> d(FXL-CKXH) | Delay time, FSX low to CLKX high# | T – 2 | T + 3 | | | ns | | 3 | <sup>†</sup> d(CKXL-DXV) | Delay time, CLKX low to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | 6 | <sup>t</sup> dis(CKXL-DXHZ) | Disable time, DX high impedance following last data bit from CLKX low | -2 | 4 | 3P + 3 | 5P + 17 | ns | | 7 | <sup>†</sup> d(FXL-DXV) | Delay time, FSX low to DX valid | H – 2 | H + 4 | 2P + 2 | 4P + 17 | ns | $<sup>\</sup>dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the 100 MHz limit. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>‡</sup>For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup>S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S <sup>¶</sup>FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. <sup>#</sup>FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). # MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) Figure 46. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 ## MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) ## timing requirements for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = 1<sup>†‡</sup> (see Figure 47) | NO. | NO. | | -200<br>-250<br>-300 | | | | | |-----|-----------------------------------------------------------------|-----|----------------------|--------|-------|----|--| | | | | MASTER | | SLAVE | | | | | | MIN | MAX | MIN | MAX | | | | 4 | t <sub>su(DRV-CKXH)</sub> Setup time, DR valid before CLKX high | 12 | | 2 – 3P | | ns | | | 5 | th(CKXH-DRV) Hold time, DR valid after CLKX high | 4 | | 5 + 6P | | ns | | <sup>†</sup>P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = $1^{++}$ (see Figure 47) | NO. | PARAMETER | | | UNIT | | | | |-----|-----------------------------|------------------------------------------------------------------------|-------|---------|--------|---------|----| | ''' | | | | MASTER§ | | SLAVE | | | | | | MIN | MAX | MIN | MAX | | | 1 | <sup>t</sup> h(CKXH-FXL) | Hold time, FSX low after CLKX high <sup>¶</sup> | T-2 | T + 3 | | | ns | | 2 | <sup>†</sup> d(FXL-CKXL) | Delay time, FSX low to CLKX low# | H – 2 | H + 3 | | | ns | | 3 | <sup>†</sup> d(CKXL-DXV) | Delay time, CLKX low to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | 6 | <sup>t</sup> dis(CKXH-DXHZ) | Disable time, DX high impedance following last data bit from CLKX high | H-2 | H + 3 | | | ns | | 7 | <sup>t</sup> dis(FXH-DXHZ) | Disable time, DX high impedance following last data bit from FSX high | | | P+3 | 3P + 17 | ns | | 8 | <sup>†</sup> d(FXL-DXV) | Delay time, FSX low to DX valid | | | 2P + 2 | 4P + 17 | ns | $<sup>\</sup>dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the 100 MHz limit. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup> S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S <sup>¶</sup> FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. <sup>#</sup>FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). # MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) Figure 47. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 ## **MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED)** ## timing requirements for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = 11 (see Figure 48) | NO. | | | -200<br>-250<br>-300 | | | | UNIT | |-----|---------------------------------------------------------------|---|----------------------|-----|--------|-----|------| | | | P | MASTER | | SLAVE | | | | | | N | MIN | MAX | MIN | MAX | | | 4 | t <sub>su(DRV-CKXL)</sub> Setup time, DR valid before CLKX lo | W | 12 | | 2 – 3P | | ns | | 5 | th(CKXL-DRV) Hold time, DR valid after CLKX low | | 4 | | 5 + 6P | | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. # switching characteristics for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = $1^{++}$ (see Figure 48) | NO. | PARAMETER | | | UNIT | | | | |-----|-----------------------------|------------------------------------------------------------------------|---------|-------|--------|---------|----| | | | | MASTERS | | SLAVE | | | | | | | MIN | MAX | MIN | MAX | | | 1 | <sup>†</sup> h(CKXH-FXL) | Hold time, FSX low after CLKX high¶ | H – 2 | H + 3 | | | ns | | 2 | <sup>†</sup> d(FXL-CKXL) | Delay time, FSX low to CLKX low# | T – 2 | T + 1 | | | ns | | 3 | <sup>†</sup> d(CKXH-DXV) | Delay time, CLKX high to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | 6 | <sup>t</sup> dis(CKXH-DXHZ) | Disable time, DX high impedance following last data bit from CLKX high | -2 | 4 | 3P + 3 | 5P + 17 | ns | | 7 | <sup>†</sup> d(FXL-DXV) | Delay time, FSX low to DX valid | L-2 | L + 4 | 2P + 2 | 4P + 17 | ns | $<sup>\</sup>dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKGDV should be set appropriately to ensure the McBSP bit rate does not exceed the 100 MHz limit. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup>S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S <sup>¶</sup>FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. <sup>#</sup>FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). # MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED) Figure 48. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 ## DMAC, TIMER, POWER-DOWN TIMING ## switching characteristics for DMAC outputs† (see Figure 49) | NO. | | PARAMETER | -20<br>-25<br>-30 | UNIT | | |-----|---|-------------------------------------------------|-------------------|------|----| | | | | MIN | MAX | | | | 1 | t <sub>w(DMACH)</sub> Pulse duration, DMAC high | 2P-3 | | ns | $<sup>\</sup>dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. Figure 49. DMAC Timing # timing requirements for timer inputs<sup>†</sup> (see Figure 50) | NO. | | | -200<br>-250<br>-300 | | UNIT | |-----|-----------------------|---------------------------|----------------------|-----|------| | | | | MIN | MAX | | | 1 | <sup>t</sup> w(TINPH) | Pulse duration, TINP high | 2P | | ns | | 2 | <sup>t</sup> w(TINPL) | Pulse duration, TINP low | 2P | | ns | $<sup>\</sup>dagger P = 1/CPU$ clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. ## switching characteristics for timer outputs<sup>†</sup> (see Figure 50) | NO. | PARAMETER | | -200<br>-250<br>-300 | | UNIT | |-----|-----------------------|---------------------------|----------------------|-----|------| | | | | MIN | MAX | | | 3 | <sup>t</sup> w(TOUTH) | Pulse duration, TOUT high | 2P-3 | | ns | | 4 | <sup>t</sup> w(TOUTL) | Pulse duration, TOUT low | 2P-3 | | ns | $<sup>\</sup>dagger$ P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. Figure 50. Timer Timing ## DMAC, TIMER, POWER-DOWN TIMING (CONTINUED) # switching characteristics for power-down outputs† (see Figure 51) | NO. | PARAMETER | -20<br>-25<br>-30 | 0 | UNIT | |-----|---------------------------------------------|-------------------|-----|------| | | | MIN | MAX | | | 1 | t <sub>W(PDH)</sub> Pulse duration, PD high | 2P | | ns | † P = 1/CPU clock frequency in ns. For example, when running parts at 250 MHz, use P = 4 ns. PD \_\_\_\_\_\_1 Figure 51. Power-Down Timing ## **JTAG TEST-PORT TIMING** # timing requirements for JTAG test port (see Figure 52) | NO. | | | -200<br>-250<br>-300 | | UNIT | |-----|----------------------------|------------------------------------------------|----------------------|-----|------| | | | | MIN | MAX | | | 1 | <sup>t</sup> c(TCK) | Cycle time, TCK | 50 | | ns | | 3 | <sup>t</sup> su(TDIV-TCKH) | Setup time, TDI/TMS/TRST valid before TCK high | 10 | | ns | | 4 | th(TCKH-TDIV) | Hold time, TDI/TMS/TRST valid after TCK high | 9 | | ns | ## switching characteristics for JTAG test port (see Figure 52) | NO. | PARAMETER | | -200<br>-250<br>-300 | | |-----|------------------------------------------------|-----|----------------------|----| | | | MIN | MAX | | | 2 | td(TCKL-TDOV) Delay time, TCK low to TDO valid | 0 | 15 | ns | Figure 52. JTAG Test-Port Timing ### **MECHANICAL DATA** ## GJL (S-PBGA-N352) ### **PLASTIC BALL GRID ARRAY** - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Thermally enhanced plastic package with heat slug (HSL). - Flip chip application only - Possible protrusion in this area, but within 3,50 max package height specification - Falls within JEDEC MO-151/AAL-1 ### thermal resistance characteristics (S-PBGA package) | NO | | °C/W | Air Flow LFPM† | |----|---------------------------------------|------|----------------| | 1 | RΘ <sub>JC</sub> Junction-to-case | 0.47 | N/A | | 2 | RΘ <sub>JA</sub> Junction-to-free air | 14.2 | 0 | | 3 | RΘ <sub>JA</sub> Junction-to-free air | 12.3 | 100 | | 4 | RΘ <sub>JA</sub> Junction-to-free air | 10.2 | 250 | | 5 | RΘ <sub>JA</sub> Junction-to-free air | 8.6 | 500 | †LFPM = Linear Feet Per Minute ### **MECHANICAL DATA** ### GLS (S-PBGA-N384) ### **PLASTIC BALL GRID ARRAY** - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Thermally enhanced plastic package with heat slug (HSL) - D. Flip chip application only ## thermal resistance characteristics (S-PBGA package) | NO | | °C/W | Air Flow LFPM† | |----|---------------------------------------|------|----------------| | 1 | R⊕ <sub>JC</sub> Junction-to-case | 0.85 | N/A | | 2 | R⊕JA Junction-to-free air | 21.6 | 0 | | 3 | R⊕ <sub>JA</sub> Junction-to-free air | 17.9 | 100 | | 4 | R⊕JA Junction-to-free air | 14.2 | 250 | | 5 | R⊕ <sub>JA</sub> Junction-to-free air | 11.8 | 500 | <sup>†</sup>LFPM = Linear Feet Per Minute ### **MECHANICAL DATA** ## GLW (S-PBGA-N340) ## PLASTIC BALL GRID ARRAY (CAVITY DOWN) NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Thermally enhanced plastic package with heat slug (HSL)