# PWR-SMP402 1-Watt Buck Regulator IC 20-72 VDC Input Non-isolated DC Output # **Product Highlights** # Integrated Power Switch and CMOS Controller - Output power > 1 W from 48 VDC input - · Adjustable output voltage - · Integrated solution minimizes overall size # High-voltage, Low-capacitance MOSFET Output - · Designed for ISDN T1 telecommunications applications - Low capacitance allows for high frequency operation ## **High-voltage Buck Regulator** - · Internal pre-regulator self-powers the IC on start-up - · Designed for low power consumption - · Minimum external parts required # **Built-In Self-protection Circuits** - Undervoltage lockout - · Thermal shutdown - · Input polarity/level sense Figure 1. Typical Application. # Description The PWR-SMP402, intended for non-isolated ISDN telecommunications power supply applications, combines a high voltage power MOSFET switch with a switchmode power system controller in a monolithic integrated circuit. Few external components are required to implement a low cost power supply which meets stringent ISDN specifications. High frequency operation reduces total power supply size. The P-channel power MOSFET switch features include high voltage, low $R_{DSiON}$ , and low capacitance. Lower capacitance results in a reduction in gate drive power, and also facilitates higher frequency operation. The controller section of the PWR-SMP402 contains all the blocks required to drive and control the power stage: start-up pre-regulator circuit, oscillator, bandgap reference, error amplifier, gate driver and level shift. Protection features include undervoltage lockout, thermal shutdown, and input polarity and level sensing. The PWR-SMP402 is available in a 16-pin plastic SOIC package. Figure 2. Pin Configuration. | ORDERING INFORMATION | | | | | | |----------------------|-------------|---------------|--|--|--| | PART<br>NUMBER | PACKAGE | TEMP<br>RANGE | | | | | PWR-SMP402TNC | 16-pin SOIC | 0 to 70°C | | | | # **Pin Functional Description** #### Pin 1: V<sub>IN</sub> is the high-voltage input to the switching regulator. This is the Source connection of the P-Channel power MOSFET pass transistor. #### Pin 2: ${ m V_{LS}}$ is an internal supply for the level shift circuit that drives the P-Channel MOSFET. A capacitor should be placed between ${ m V_{LS}}$ and ${ m V_{IN}}$ for bypassing. ${ m V_{LS}}$ is normally 10 V below ${ m V_{IN}}$ . #### Pin 3: The power supply can be shut down by pulling **ENABLE** low. #### Pin 4: **D GND** is the common return point for the logic portions of the circuit. #### Pin 5: A GND is the common return point. $R_{\rm EXT}$ and $C_{\rm EXT}$ are directly connected to this point. #### Pin 6: The SENSE+ input monitors the polarity and level of the input voltage for ISDN emergency standby sensing. #### Pin 7: The SENSE-input monitors the polarity and level of the input voltage for ISDN emergency standby sensing. #### Pin 8: A 20.5 k $\Omega$ resistor connected between $\mathbf{R}_{\text{EXT}}$ and A GND sets the internal bias currents including oscillator charge and discharge currents. #### Pin 9: The oscillator frequency can be programmed by selecting the value of the capacitor connected between $\mathbf{C}_{\text{EXT}}$ and A GND. #### Pin 10: V<sub>BIAS</sub> can be connected to the output 5 V rail of the converter to reduce power dissipation. The internal 5 V regulator is cut off when the output is in regulation. #### Pin 11: **EA OUT** is the error amplifier output pin for connection to the external compensation network. #### Pin 12: **EA IN** is the error amplifier negative input for connection to the feedback and compensation networks. #### Pin 13: $V_s$ is the internal supply voltage. This pin is brought out for external bypassing. #### Pin 14 The LEVEL output indicates when the input voltage is in its normal operating range. ### Pin 15: The **POLARITY** output is used to notify a microprocessor of an emergency standby condition for ISDN applications. ## Pin 16: **OUT** is the Drain connection of the P-Channel pass transistor. Figure 3. Functional Block Diagram. # **Functional Description** ## **High Voltage Regulator** The high-voltage regulator provides the bias current required by the controller and driver circuitry. The pre-regulator consists of a high voltage MOSFET, a gate bias current source, and an error amplifier. The error amplifier regulates $V_s$ to approximately 5 volts by controlling the gate of the MOSFET. In 5 V output applications, the control circuitry may also be operated by connecting the $V_{BLAS}$ pin to the output 5 V rail of the converter to reduce power dissipation. The internal 5 V regulator is cut off automatically when the converter output is in regulation. Only the supply current for the level shift stage ( $\approx 50\,\mu\text{A}$ ) and the AC switching currents for the P-Channel output device are drawn from the $V_{IN}$ supply under this condition. If unused, $V_{BLAS}$ must be hardwired to A GND to disable the automatic switchover during powerup. $V_{LS}$ is the level-shift supply for driving the gate of the internal P-channel MOSFET. The voltage at $V_{LS}$ is approximately $10\,V$ below $V_{LS}$ . $V_s$ is the supply voltage for the controller and driver circuitry. External bypass capacitors connected to $V_{LS}$ and $V_s$ are required for filtering and reducing noise. #### **UV** Lockout During powerup, the Undervoltage Lockout circuit keeps the P-channel output transistor in the off state until the internal $V_s$ supply is in regulation and the voltage sensed by the input monitor circuit is within the normal operation range (>20 V). ## **Band Gap Reference** V<sub>RFF</sub> is the 1.25 V reference voltage generated by the temperature-compensated bandgap reference and buffer. This voltage is used for setting thresholds for the error amplifier and over temperature circuit. #### Oscillator The oscillator frequency can be adjusted by changing the external $C_{\rm EXT}$ capacitor. This capacitor is charged and discharged by switched constant current sources. The voltage switch points are determined by hysteresis built into a comparator. The period of the waveform is determined by values of the current sources which set the rising and falling slopes of the sawtooth waveform. Maximum duty cycle is equal to the ratio of the charge time to the period. Clock and blanking signals are synthesized from the comparator output for use by the modulator. ## **Error Amplifier** The error amplifier consists of a high performance operational amplifier with the non-inverting input connected to the internal bandgap reference voltage. The output of the error amplifier directly controls the duty cycle of the power switch. #### **Pulse Width Modulator** The pulse width modulator implements a voltage-mode control loop, and generates the digital driver signal which controls the power switch. The duty cycle of the driver signal will change as a function of input voltage and load. Increasing the duty cycle causes the power supply output voltage to go up. Conversely, decreasing the duty cycle causes the output voltage to go down. The pulse width modulator compares the control voltage (error amplifier output) with the sawtooth voltage generated by the oscillator to produce the required duty cycle. ## Thermal Shutdown Temperature protection is provided by a precision analog circuit that turns the power switch off when the junction gets too hot (typically 140°C). The device will automatically reset and turn back on again when the junction has cooled past the hysteresis temperature level. ## Input Polarity and Level Sense The input monitor circuitry checks the input voltage polarity. The inputs to the circuit are SENSE+ and SENSE-, low impedance input nodes biased at approximately 1.5 V and externally connected by dropping resistors to the high-voltage input. POLARITY is a logic-level output that indicates the input voltage polarity. When the input voltage is normal, POLARITY is high, and when the input voltage is reversed, POLARITY is low. This output is only valid after the output voltage is in regulation. The LEVEL output indicates the input voltage level as defined by the two sensing resistors $R_{s+}$ and $R_{s-}$ . It is valid only after the output voltage is in regulation. Since the internal undervoltage lockout is set at 20 V, it is recommended that the LEVEL input be set at no less than 24 V for proper operation. #### Enable The power supply can be shut down by pulling the ENABLE pin low. It is internally pulled up to $V_s$ with a $100~\mu A$ (nominal) current source. However, it is recommended that this pin be tied to $V_s$ if it is unused. # **P-Channel Output Transistor** The output MOSFET is a 90 V pass transistor capable of supplying >200 mA. To minimize switching noise and EMI, it is important to keep the path from OUT through the output diode, the input storage capacitor, and into $V_{\rm IN}$ as short as possible. Figure 4. Non-isolated ISDN Regulator Circuit. # **General Circuit Operation** The buck regulator power supply circuit shown in Figure 4 will produce a 5 volt, 1 watt power supply that will operate over a 20 to 72 VDC input voltage range. The output voltage is selected by the resistor divider ratio formed by R5 and R6. The maximum output voltage is limited to 50% of the minimum DC input voltage by the maximum duty cycle and the voltage drop across the switch when it is on $$V_{O} = 1.25 \times \frac{R_5 + R_6}{R_6}$$ The P-channel switch inside the integrated circuit, D1, L1, and C2 form the buck regulator power processing path. The P-channel switch and D1 chop the DC input voltage with a duty cycle that changes the average voltage to be equal to the output voltage and L1 and C2 form the low pass filter that extracts the average value and rejects the AC components of the switching waveform. R4. R5. and C4 are the frequency compensation components for the output error amplifier and affect the stability of the control loop. The values of these components are related to the low pass filter elements L1 and C2. C11 sets the oscillator frequency. The frequency is inversely proportional to the capacitance value and is nominally 200 kHz when using a 120 pF capacitor. R3 sets the internal current sources within the integrated circuit. The value of R3 is fixed. C3 and C5 are bypass capacitors that supply transient currents within the integrated circuit. C5 bypasses the P-channel gate drive circuit. C1 is the input filter capacitor. C1 averages the pulsing current that flows through the P-channel switch to reduce the EMI feedback to the DC voltage source. C1 also stores energy to sustain the output voltage for short interruptions in the DC input voltage. R1 and R2 are used to sense the polarity of the input voltage for ISDN applications. A reversed battery voltage indicates emergency standby battery operation. The POLARITY signal allows the control logic in the integrated circuit to notify the load when this occurs. The input voltage at which LEVEL notifies the load that an undervoltage condition occurs can be selected by the values of R1 and R2. The circuit also has an enable input that allows the output voltage to be turned off with a logic signal. This signal is normally generated by the logic circuitry in the load circuit, and turns off non-essential loads and/or functions when an emergency battery condition exists. | ABSOLUTE MAX | IMUM RATINGS! | |----------------------------------------------------|-------------------------------------------------------------------------| | V <sub>IN</sub> Voltage90 V | Junction Temperature150°C | | Drain-Source Voltage (V <sub>IN</sub> to OUT)90 V | Lead Temperature <sup>(2)</sup> | | V <sub>BIAS</sub> Voltage | Power Dissipation1.0 W | | SENSE Current±200 µA | Thermal Impedance ( $\theta_{JA}$ )100°C/W | | OUT Current250 mA | | | Logic Input Voltage0.3 V to V <sub>s</sub> + 0.3 V | | | Storage Temperature65 to 165°C | 1. Unless noted, all voltages referenced to A GND, T <sub>A</sub> =25°C | | Ambient Temperature | 2. 1/16" from case for 5 seconds. | | Specification Syn | Symbol | | | Test<br>Limits | | | |---------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|------|-----| | | | $R_{EXT} = 20.5 \text{ k}\Omega$ , $C_{EXT} = 120 \text{ pF}$<br>$R_{S_{+}}$ , $R_{S_{-}} = 1.2 \text{ M}\Omega$ , $T_{A} = 0 \text{ to } 70 ^{\circ}\text{C}$ | MIN | TYP | мах | | | OSCILLATOR | | | | | | | | Output<br>Frequency | f <sub>osc</sub> | C <sub>EXT</sub> = 30 to 300 pF | 50 | | 500 | kHz | | Initial<br>Accuracy | $\Delta f_{ m osc}$ | | 170 | 200 | 230 | kHz | | PULSE WIDTH M | ODULAT | OR | | | | | | Duty<br>Cycle | DC | | 0-50 | 0-60 | | % | | ERROR AMPLIF | <b>ER</b> | | | | | | | Threshold<br>Voltage | V <sub>REF</sub> | | 1.25 | | 1.35 | V | | Gain-Bandwidth<br>Product | | | | 0.5 | | MHz | | DC<br>Gain | A <sub>vol</sub> | | 60 | 80 | | dB | | Output<br>Impedance | Z <sub>out</sub> | | | 1 | | kΩ | | CIRCUIT PROTE | CTION | | | | | | | Thermal Shutdown<br>Temperature | 1 | | 120 | 140 | | °C | | Thermal Shutdown<br>Hysteresis | | | | 15 | | °C | | Specification | Symbol | Test Conditions,<br>Unless Otherwise Specified:<br>$V_{IN} = 48 \text{ V}, V_{BIAS} = 5 \text{ V}, \text{ GNDs} = 0 \text{ V}$<br>$R_{EXT} = 20.5 \text{ k}\Omega, C_{EXT} = 120 \text{ pF}$<br>$R_{S+}, R_{S-} = 1.2 \text{ M}\Omega, T_A = 0 \text{ to } 70^{\circ}\text{C}$ | | Test<br>Limits | | | Units | |-------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|-----|----------|-------| | | | | | MIN | TYP | MAX | | | LOGIC | LOGIC | | | | | | | | Input Current<br>High | I <sub>IH</sub> | | | | 10 | 50 | μΑ | | Input Current<br>Low | I <sub>IL</sub> | | | | 100 | 500 | μА | | Input Voltage<br>High | V <sub>IH</sub> | | | | | 3.0 | V | | Input Voltage<br>Low | V <sub>IL</sub> | | | | | | V | | Output Voltage<br>High | V <sub>OH</sub> | I <sub>OH</sub> = -0.5 mA | | 3.5 | | † | V | | Output Voltage<br>Low | V <sub>OL</sub> | I <sub>oL</sub> = 0.5 mA | | | | 0.4 | V | | SENSE INPUTS | | | | | | 1 | | | POLARITY<br>Threshold Voltage | | See Figure 5 | | | 0 | | ٧ | | LEVEL<br>Threshold Current | | See Figure 5 | | | 23 | | μА | | LEVEL<br>Current Hysteresis | | See Figure 5 | | | 3 | : | μА | | LEVEL<br>Bias Voltage | | See Figure 5 | | | 1.7 | | V | | OUTPUT | | | | | | | | | ON-State<br>Resistance | R <sub>DS(ON)</sub> | I <sub>оит</sub> = -100 mA | $T_{j} = 25^{\circ}C$ $T_{j} = 115^{\circ}C$ | | | 12<br>20 | Ω | | ON-State<br>Current | I <sub>D(ON)</sub> | See Note 1 | | 200 | | _ | mA | | OFF-State<br>Current | l <sub>oss</sub> | OUT = 72 V, T <sub>A</sub> = 115°C | | | 10 | 50 | μА | | Breakdown<br>Voltage | BV <sub>oss</sub> | I <sub>OUT</sub> = -100 μA, T <sub>A</sub> = 25°C | | 90 | | | V | | Specification Symbol | Symbol | Test Conditions, Unless Otherwise Specified: V <sub>IN</sub> = 48 V, V <sub>BIAS</sub> = 5 V, GNDs = 0V | Test<br>Limits | | | Units | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------|-----|------|--------------------------------| | | $R_{EXT} = 20.5 \text{ k}\Omega, C_{EXT} = 120 \text{ pF}$<br>$R_{S+}, R_{S-} = 1.2 \text{ M}\Omega, T_{A} = 0 \text{ to } 70^{\circ}\text{C}$ | MIN | TYP | MAX | | | | SUPPLY | | | | | | Clarid<br>Carolina<br>Carolina | | HV Regulator<br>Voltage | V <sub>IN</sub> | | 20 | | 72 | ٧ | | Off-line Supply | Off-line Supply Current | V <sub>BIAS</sub> = A GND | | | 2.5 | mA | | | | V <sub>BIAS</sub> = 5 V | | | 1.5 | | | V <sub>BIAS</sub> Supply<br>Voltage | V <sub>BIAS</sub> | | 4.75 | | 5.25 | ٧ | | V <sub>BIAS</sub> Supply<br>Current | I <sub>BIAS</sub> | | | 1 | | mA | ## NOTES: 1. At low output currents (< 20 mA), the part may operate in blocking oscillation mode, resulting in large output ripple. | INPUT VOLTAGE CONDITION | POLARITY | LEVEL | |---------------------------------|----------|-------| | Negative voltage, level too low | 0 | 0 | | Negative voltage, correct level | 0 | 1 | | Positive voltage, level too low | 1 | 0 | | Positive voltage, correct level | 1 | 1 | Figure 5. LEVEL/POLARITY Input-Output Truth Table.