

CY7C1051DV33

# 8-Mbit (512K x 16) Static RAM

#### Features

- High speed
- t<sub>AA</sub> = 10 ns
- Low active power
- I<sub>CC</sub> = 110 mA @ 10 ns
- Low CMOS standby power
- I<sub>SB2</sub> = 20 mA
- 2.0V data retention
- Automatic power-down when deselected
- · TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  features
- Available in lead-free 48-ball FBGA and 44-pin TSOP II packages

#### Functional Description<sup>[1]</sup>

The CY7C1051DV33 is a high-performance CMOS Static RAM organized as 512K words by 16 bits.

Write to the device by taking Chip Enable ( $\overline{CE}$ ) and Write Enable (WE) inputs LOW. If Byte LOW Enable (BLE) is LOW, then data from IO pins (IO<sub>0</sub>–IO<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub>–A<sub>18</sub>). If Byte HIGH Enable (BHE) is LOW, then data from IO pins (IO<sub>8</sub>–IO<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub>–A<sub>18</sub>).

Read from the device by taking Chip Enable ( $\overline{CE}$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing the Write Enable ( $\overline{WE}$ ) HIGH. If Byte LOW Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on IO<sub>0</sub>–IO<sub>7</sub>. If Byte HIGH Enable ( $\overline{BHE}$ ) is LOW, then data from memory will appear on IO<sub>8</sub> to IO<sub>15</sub>. See the "Truth Table" on page 8 for a complete description of Read and Write modes.

The input/output pins  $(IO_0-IO_{15})$  are placed in <u>a</u> high-impedance state when the device is de<u>selected (CE</u> HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or a Write operation (CE LOW, and WE LOW) is in progress.

The CY7C1051DV33 is available in a 44-pin TSOP II package with center power and ground (revolutionary) pinout, as well as a 48-ball fine-pitch ball grid array (FBGA) package.



1. For guidelines on SRAM system design, please refer to the "System Design Guidelines" Cypress application note, available on the internet at www.cypress.com.



### **Selection Guide**

|                              | –10 | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 10  | ns   |
| Maximum Operating Current    | 110 | mA   |
| Maximum CMOS Standby Current | 20  | mA   |

# Pin Configurations<sup>[2]</sup>



| TSC  | DP II |
|------|-------|
| (Тор | View) |



#### **Maximum Ratings**

| (Exceeding the maximum ratings may impair the useful life of the device. These are for user guidelines, they are not tested.)                |
|----------------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                                                            |
| Ambient Temperature with<br>Power Applied–55°C to +125°C                                                                                     |
| Supply Voltage on $V_{CC}$ to Relative $GND^{[3]}$ –0.5V to +4.6V                                                                            |
| DC Voltage Applied to Outputs in High-Z State <sup>[3]</sup> 0.3V to $V_{CC}$ + 0.3V DC Input Voltage <sup>[3]</sup> 0.3V to $V_{CC}$ + 0.3V |

| Current into Outputs (LOW)     | 20 mA    |
|--------------------------------|----------|
| Static Discharge Voltage       | >2001V   |
| (per MIL-STD-883, Method 3015) |          |
| Latch-up Current               | .>200 mA |

#### **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>cc</sub> |
|------------|------------------------|-----------------|
| Industrial | –40°C to +85°C         | $3.3V\pm0.3V$   |

#### DC Electrical Characteristics Over the Operating Range

| Devenueter                     | ameter Description Test Conditions              |                                                                                                                                                                                      | -10     |      | linit                 |      |
|--------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-----------------------|------|
| Parameter                      | Description                                     | Test Conditions                                                                                                                                                                      | -       | Min  | Мах                   | Unit |
| V <sub>OH</sub>                | Output HIGH Voltage                             | $V_{CC}$ = Min, $I_{OH}$ = -4.0 mA                                                                                                                                                   |         | 2.4  |                       | V    |
| V <sub>OL</sub>                | Output LOW Voltage                              | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA                                                                                                                                      |         |      | 0.4                   | V    |
| V <sub>IH</sub>                | Input HIGH Voltage                              |                                                                                                                                                                                      |         | 2.0  | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub> <sup>[3]</sup> | Input LOW Voltage                               |                                                                                                                                                                                      |         | -0.3 | 0.8                   | V    |
| I <sub>IX</sub>                | Input Leakage Current                           | $GND \leq V_I \leq V_{CC}$                                                                                                                                                           |         | –1   | +1                    | μA   |
| I <sub>OZ</sub>                | Output Leakage Current                          | $GND \le V_{OUT} \le V_{CC}$ , Output Disabled                                                                                                                                       |         | –1   | +1                    | μA   |
| I <sub>CC</sub>                | V <sub>CC</sub> Operating                       | $V_{CC}$ = Max, f = f <sub>MAX</sub> = 1/t <sub>RC</sub>                                                                                                                             | 100 MHz |      | 110                   | mA   |
|                                | Supply Current                                  |                                                                                                                                                                                      | 83 MHz  |      | 100                   |      |
|                                |                                                 |                                                                                                                                                                                      | 66 MHz  |      | 90                    |      |
|                                |                                                 |                                                                                                                                                                                      | 40 MHz  |      | 80                    |      |
| I <sub>SB1</sub>               | Automatic CE Power Down<br>Current — TTL Inputs | $\begin{array}{l} \text{Max } V_{CC}, \ \overline{CE} \geq V_{IH} \\ V_{IN} \geq V_{IH} \ \text{or} \ V_{IN} \leq V_{IL}, \ \text{f} = \text{f}_{MAX} \end{array}$                   |         |      | 40                    | mA   |
| I <sub>SB2</sub>               | Automatic CE Power Down<br>Current —CMOS Inputs | $ \begin{array}{l} \mbox{Max } V_{CC}, \ensuremath{\overline{CE}} \geq V_{CC} - 0.3 V, \\ V_{IN} \geq V_{CC} - 0.3 V \mbox{ or } V_{IN} \leq 0.3 V, \ensuremath{f} = 0 \end{array} $ |         |      | 20                    | mA   |

#### Capacitance<sup>[4]</sup>

| Parameter        | Description       | Test Conditions                                          | Max. | Unit |
|------------------|-------------------|----------------------------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz, V <sub>CC</sub> = 3.3V | 12   | pF   |
| C <sub>OUT</sub> | IO Capacitance    |                                                          | 12   | pF   |

#### Thermal Resistance<sup>[4]</sup>

| Parameter       | Description                                 | Test Conditions                                                         | FBGA Package | TSOP II Package | Unit |
|-----------------|---------------------------------------------|-------------------------------------------------------------------------|--------------|-----------------|------|
| $\Theta_{JA}$   | Thermal Resistance<br>(Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 28.31        | 51.43           | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case)    |                                                                         | 11.4         | 15.8            | °C/W |

Notes

<sup>3.</sup> V<sub>IL</sub> (min) = –2.0V and V<sub>IH</sub> (max) = V<sub>CC</sub> + 2.0V for pulse durations of less than 20 ns. 4. Tested initially and after any design or process changes that may affect these parameters



#### AC Test Loads and Waveforms<sup>[5]</sup>





#### AC Switching Characteristics<sup>[6]</sup> Over the Operating Range

| Parameter                         | Description                                   | -   | –10<br>Min Max |    |
|-----------------------------------|-----------------------------------------------|-----|----------------|----|
| Parameter                         | Description                                   | Min |                |    |
| Read Cycle                        |                                               | ·   |                |    |
| t <sub>power</sub> <sup>[7]</sup> | V <sub>CC</sub> (typical) to the first access | 100 |                | μS |
| t <sub>RC</sub>                   | Read Cycle Time                               | 10  |                | ns |
| t <sub>AA</sub>                   | Address to Data Valid                         |     | 10             | ns |
| t <sub>OHA</sub>                  | Data Hold from Address Change                 | 3   |                | ns |
| t <sub>ACE</sub>                  | CE LOW to Data Valid                          |     | 10             | ns |
| t <sub>DOE</sub>                  | OE LOW to Data Valid                          |     | 5              | ns |
| t <sub>LZOE</sub>                 | OE LOW to Low-Z                               | 0   |                | ns |
| t <sub>HZOE</sub>                 | OE HIGH to High-Z <sup>[8, 9]</sup>           |     | 5              | ns |
| t <sub>LZCE</sub>                 | CE LOW to Low-Z <sup>[9]</sup>                | 3   |                | ns |
| t <sub>HZCE</sub>                 | CE HIGH to High-Z <sup>[8, 9]</sup>           |     | 5              | ns |
| t <sub>PU</sub>                   | CE LOW to Power Up                            | 0   |                | ns |
| t <sub>PD</sub>                   | CE HIGH to Power Down                         |     | 10             | ns |
| t <sub>DBE</sub>                  | Byte Enable to Data Valid                     |     | 5              | ns |
| t <sub>LZBE</sub>                 | Byte Enable to Low-Z                          | 0   |                | ns |
| t <sub>HZBE</sub>                 | Byte Disable to High-Z                        |     | 6              | ns |

#### Notes

- Notes
  5. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c).
  6. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V.
  7. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
  8. t<sub>HZOE</sub>, t<sub>HZEE</sub>, t<sub>HZEE</sub> and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (d) of AC Test Loads. Transition is measured when the outputs enter a high impedance state.

- 9.
- At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.



#### AC Switching Characteristics<sup>[6]</sup> Over the Operating Range (continued)

| Parameter                       | Description                        | -   | -10<br>Min Max |    |
|---------------------------------|------------------------------------|-----|----------------|----|
|                                 | Description                        | Min |                |    |
| Write Cycle <sup>[10, 11]</sup> |                                    |     |                |    |
| t <sub>WC</sub>                 | Write Cycle Time                   | 10  |                | ns |
| t <sub>SCE</sub>                | CE LOW to Write End                | 7   |                | ns |
| t <sub>AW</sub>                 | Address Setup to Write End         | 7   |                | ns |
| t <sub>HA</sub>                 | Address Hold from Write End        | 0   |                | ns |
| t <sub>SA</sub>                 | Address Setup to Write Start       | 0   |                | ns |
| t <sub>PWE</sub>                | WE Pulse Width                     | 7   |                | ns |
| t <sub>SD</sub>                 | Data Setup to Write End            | 5   |                | ns |
| t <sub>HD</sub>                 | Data Hold from Write End           | 0   |                | ns |
| t <sub>LZWE</sub>               | WE HIGH to Low-Z <sup>[9]</sup>    | 3   |                | ns |
| t <sub>HZWE</sub>               | WE LOW to High-Z <sup>[8, 9]</sup> |     | 5              | ns |
| t <sub>BW</sub>                 | Byte Enable to End of Write        | 7   |                | ns |

#### Data Retention Characteristics Over the Operating Range

| Parameter                       | Description                          | Conditions <sup>[12]</sup>                                 | Min             | Max | Unit |
|---------------------------------|--------------------------------------|------------------------------------------------------------|-----------------|-----|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                            | 2.0             |     | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $V_{CC} = V_{DR} = 2.0V, \overline{CE} \ge V_{CC} - 0.3V,$ |                 | 20  | mA   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | $V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$            | 0               |     | ns   |
| t <sub>R</sub> <sup>[13]</sup>  | Operation Recovery Time              | ]                                                          | t <sub>RC</sub> |     | ns   |

#### **Data Retention Waveform**



Notes

<sup>10.</sup> The internal Write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the Write.

<sup>11.</sup> The minimum Write cycle time for Write Cycle No. 3 ( $\overline{WE}$  controlled,  $\overline{OE}$  LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

<sup>12.</sup> No inputs may exceed V<sub>CC</sub> + 0.3V 13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC</sub>(min)  $\geq$  50 µs or stable at V<sub>CC</sub>(min)  $\geq$  50 µs.



#### Switching Waveforms

Read Cycle No. 1<sup>[14, 15]</sup>



### Read Cycle No. 2 (OE Controlled)<sup>[15, 16]</sup>



Notes

14. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}$ ,  $\overline{BHE}$  or  $\overline{BHE}$  or both=  $V_{IL}$ . 15.  $\overline{WE}$  is HIGH for Read cycle.

<sup>16.</sup> Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



### Switching Waveforms (continued)

Write Cycle No. 1 (CE Controlled)<sup>[17, 18]</sup>



Write Cycle No. 2 (BLE or BHE Controlled)



**Notes** 17. Data I/O is high-impedance if  $\overline{OE}$  or  $\overline{BHE}$  or  $\overline{BLE}$  or both = V<sub>IH</sub>. 18. If  $\overline{CE}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

# Write Cycle No. 3 (WE Controlled, OE LOW)



#### **Truth Table**

| CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode                       | Power                      |
|----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | Х   | Х   | High-Z                             | High-Z                              | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | L   | L   | Data Out                           | Data Out                            | Read All Bits              | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | L   | Н   | Data Out                           | High-Z                              | Read Lower Bits Only       | Active (I <sub>CC</sub> )  |
| L  | L  | Н  | Н   | L   | High-Z                             | Data Out                            | Read Upper Bits Only       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | L   | Data In                            | Data In                             | Write All Bits             | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | L   | Н   | Data In                            | High-Z                              | Write Lower Bits Only      | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Н   | L   | High-Z                             | Data In                             | Write Upper Bits Only      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | Х   | Х   | High-Z                             | High-Z                              | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type             | Operating<br>Range |
|---------------|---------------------|--------------------|--------------------------|--------------------|
| 10            | CY7C1051DV33-10BAXI | 51-85106           | 48-ball FBGA (Pb-Free)   | Industrial         |
|               | CY7C1051DV33-10ZSXI | 51-85087           | 44-pin TSOP II (Pb-Free) |                    |

Please contact your local Cypress sales representative for availability of these parts.



#### Package Diagrams

В

#### Figure 1. 48-Ball FBGA (7.00 mm x 8.5 mm x 1.2 mm) (51-85106)

TOP VIEW



-7.00±0.10



51-85106-\*E



PRELIMINARY

Package Diagrams (continued)

Figure 2. 44-pin TSOP II (51-85087)



All products and company names mentioned in this document may be the trademarks of their respective holders.

#### Document #: 001-00063 Rev. \*C

© Cypress Semiconductor Corporation, 2006-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.



# **Document History Page**

| Document Title: CY7C1051DV33 8-Mbit (512K x 16) Static RAM<br>Document Number: 001-00063 |         |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|------------------------------------------------------------------------------------------|---------|------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| REV.                                                                                     | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| **                                                                                       | 342195  | See ECN    | PCI                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| *A                                                                                       | 380574  | See ECN    | SYT                | Redefined I <sub>CC</sub> values for Com'l and Ind'l temperature ranges I <sub>CC</sub> (Com'l): Changed from 110, 90 and 80 mA to 110, 100 and 95 mA for 8, 10 and 12 ns speed bins respectively I <sub>CC</sub> (Ind'l): Changed from 110, 90 and 80 mA to 120, 110 and 105 mA for 8, 10 and 12 ns speed bins respectively Changed the Capacitance values from 8 pF to 10 pF on Page # 3                                                                                                                                                                                                                                                                                     |  |
| *B                                                                                       | 485796  | See ECN    | NXR                | Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court"<br>Removed -8 and -12 Speed bins from product offering,<br>Removed Commercial Operating Range option,<br>Modified Maximum Ratings for DC input voltage from -0.5V to -0.3V and<br>$V_{CC}$ + 0.5V to $V_{CC}$ + 0.3V<br>Changed the Description of I <sub>IX</sub> from Input Load Current to<br>Input Leakage Current.<br>Changed t <sub>HZBE</sub> from 5 ns to 6 ns<br>Updated footnote #7 on High-Z parameter measurement<br>Added footnote #11<br>Updated the Ordering Information table and Replaced Package Name column<br>with Package Diagram. |  |
| *C                                                                                       | 866000  | See ECN    | NXR                | Changed ball E3 from V <sub>SS</sub> to NC in FBGA pin configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |