# PCI 9050-1 Data Book # PCI 9050-1 Data Book Version 2.1 October 2001 Website: http://www.plxtech.com Email: apps@plxtech.com Phone: 408 774-9060 800 759-3735 **FAX**: 408 774-2169 | © 2001 PLX Technology, Inc. All rights reserved. | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLX Technology, Inc. retains the right to make changes to this product at any time, without notice. Products may have minor variations to this publication, known as errata. PLX assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of PLX products. | | PLX Technology and the PLX logo are registered trademarks and PLXMon is a trademark of PLX Technology, Inc. Other brands and names are property of their respective owners. | | Order Number: 9050-SIL-DB-P1-2.1 | | Printed in the USA, October 2001 | | | | | ## **Contents** | Figures | • • • • • • • • • • • • • • • • • • • • | ix | |-----------|---------------------------------------------------------------------------------|------| | Tables . | | хi | | Register | s) | ciii | | Timing [ | Diagrams | χv | | Preface | x | vii | | | | | | | Supplemental Documentation | | | | Terms and Definitions | | | | Revision historyx | VIII | | 1. Introd | uction | -1 | | | | | | | 1.1. Company and Product Background | | | | 1.2. General Description | | | | 1.3. PCI 9050-1 Major Features 1.4. Pin Compatibility | | | | 1.5. PCI 9050-1 Comparison with Other PLX Chips | | | | peration | | | | 2.1. PCI Bus | | | | 2.1.1. PCI Bus Interface and Bus Cycles | | | | 2.1.1.1. PCI Target (Direct Slave) Command Codes. | | | | 2.1.1.2. Wait States—PCI Bus | | | | 2.1.1.3. PCI Bus Little Endian Mode | | | | 2.1.1.4. PCI Prefetchable Memory Mapping | | | | 2.1.1.5. PCI Target (Direct Slave) Accesses to an 8- or 16-Bit Local Bus Device | | | | 2.2.1. Introduction | | | | 2.2.1.1. Transactions | | | | 2.2.1.2. Basic Bus States. | | | | 2.2.2. Local Bus Signals Used in Timing Diagram | | | | 2.2.3. Local Bus Signals | | | | 2.2.3.1. Clock | 2-3 | | | 2.2.3.2. Address/Data | 2-3 | | | 2.2.3.2.1. LA[27:2] | | | | 2.2.3.2.2. LAD[31:0] | | | | 2.2.3.3. Control/Status | | | | 2.2.3.3.1. ADS#, ALE | | | | 2.2.3.3.2. LBE[3:0]# | | | | 2.2.3.3.3. LRDYi# | | | | 2.2.3.3.4. LW/H# | | | | 2.2.3.3.6. LLOCKo# | | | | 2.2.3.3.7. RD# | | | | 2.2.3.3.8. WR# | _ | | | 2.2.3.4. Local Bus Arbitration | | |------|------------------------------------------------------------------------------|------------------------| | | 2.2.3.4.1. LHOLD | | | | 2.2.3.4.2. LHOLDA | | | | 2.2.4. Local Bus Interface and Bus Cycles | | | | 2.2.4.1. Bus Cycles | | | | 2.2.4.2. Wait State Control. | | | | 2.2.4.2.1. Internal Wait State Generator | | | | 2.2.4.2.2. Ready Signaling | | | | 2.2.4.3. Burst Mode and Continuous Burst Mode (Bterm "Burst Terminate" Mode) | | | | 2.2.4.3.1. Burst and Bterm Modes | | | | 2.2.4.3.2. Burst-4 Lword Mode | | | | 2.2.4.3.2.1. Continuous Burst Mode (Bterm "Burst Terminate" Mode) | | | | 2.2.4.3.3. Partial Lword Accesses 2.2.4.4. Recovery States | | | | 2.2.4.5. Local Bus Read Accesses | | | | 2.2.4.6. Local Bus Write Accesses | | | | 2.2.5. Local Bus Big/Little Endian Mode | | | | 2.2.5.1. 32-Bit Local Bus—Big Endian Mode | | | | 2.2.5.2. 16-Bit Local Bus—Big Endian Mode | | | | 2.2.5.3. 8-Bit Local Bus—Big Endian Mode | | | | 2.3. Arbitration Timing Diagram | | | | 2.0.71101.141.01171.1119 2.149.4111.1111.1111.1111.1111.1111.1111 | | | _ | | _ | | 3. R | eset and Serial EEPROM Initialization | 3-1 | | | 3.1. Initialization | 3- | | | 3.2. Reset | _ | | | 3.2.1. PCI Bus RST# Input | | | | 3.2.2. Software Reset | | | | 3.2.3. Local Bus Output LRESET# | | | | 3.3. Serial EEPROM | | | | 3.3.1. Serial EEPROM Load Sequence | | | | 3.3.1.1. Serial EEPROM Load | | | | 3.3.1.2. Recommended Serial EEPROMs | | | | 3.4. Internal Registers | | | | 3.4.1. PCI Configuration Registers | | | | 3.4.2. PCI Bus Access to Internal Registers | | | | 3.5. Timing Diagrams | 3-6 | | | | | | 1 Di | irect Slave Operation | 1-1 | | T. D | nect slave operation | · · · · <del>-</del> · | | | 4.1. Overview | 4- | | | 4.2. Direct Data Transfer Mode | 4- | | | 4.2.1. Direct Slave Operation (PCI Master-to-Local Bus Access) | 4- | | | 4.2.1.1. Direct Slave Lock | 4- | | | 4.2.1.2. <i>PCI r2.1</i> Features Enable | 4-2 | | | 4.2.1.2.1. Direct Slave Delayed Read Mode Operation | | | | 4.2.1.2.2. 32000 PCI Clock Timeout | | | | 4.2.1.2.3. <i>PCI r2.1</i> 16- and 8-Clock Rule | | | | 4.2.1.3. Direct Slave Read Ahead Mode | | | | 4.2.1.4. Direct Slave Transfer | | | | 4.2.1.5. Direct Slave PCI-to-Local Address Mapping | | | | 4.2.1.5.1. Direct Slave Local Bus Initialization | | | | 4.2.1.5.2. Direct Slave Initialization | | | | 4.2.1.5.3. Direct Slave Example | | | | 4.2.1.5.4. Direct Slave Byte Enables (Non-Multiplexed Mode) | | | | 4.2.1.5.5. Direct Slave Byte Enables (Multiplexed Mode) | | | | 4.9 Doopopoo to EIE() Eull or Empty | | | | 4.4. Timing Diagrams | 4-8 | |----------|--------------------------------------------------------------|--------| | | 4.4.1. Serial EEPROM and Configuration Initialization | | | | 4.4.2. Non-Multiplexed Mode Local Bus | | | | 4.4.3. Big Endian Mode and Multiplexed Mode Local Bus | . 4-35 | | | | | | 5. Loc | cal Chip Select | 5-1 | | | 5.1. Overview | 5-1 | | | 5.2. Chip Select Base Address Registers | | | | 5.3. Procedure for Using Chip Select Base Address Registers | | | | 5.3.1. Chip Select Base Address Register Programming Example | | | | 5.4. Timing Diagram | 5-3 | | 6. PC | I/Local Interrupts and User I/O | 6-1 | | <b>.</b> | · | | | | 6.1. Overview | | | | 6.2. Interrupts. | | | | 6.2.1. PCI Interrupts (INTA#) | | | | 6.2.2. Local Interrupt Input (LINTi[2:1]) | | | | 6.2.3. All Modes PCI SERR# (PCINMI) | | | | 6.3. User I/O | | | | 6.4. Timing Diagrams | 6-3 | | 7. Red | gisters | 7-1 | | • | | | | | 7.1. Register Address Mapping | | | | 7.2. PCI Configuration Registers | | | | 7.3. Local Configuration Registers | | | | 7.3.1. Chip Select Registers | | | | 7.3.2. Control Registers | . 1-22 | | 8. Pin | n Descriptions | 8-1 | | | 8.1. Pin Summary | 0.4 | | | 8.1. Pin Summary | 8-1 | | | 8.2.1. NC Pins | | | | 8.2.2. Input Pins (Pin Type I) | | | | 8.2.3. Output Pins (Pin Type O) | | | | 8.2.4. I/O Pins (Pin Type I/O) | | | | 8.3. Pinout | | | | | | | 9. Ele | ectrical Specifications | 9-1 | | | 9.1. General Electrical Specifications | 9-1 | | | 9.2. Local Inputs | | | | 9.3. Local Outputs | | | 10. Pł | hysical Specifications | 10-1 | | | | | | | 10.1. Mechanical Layout | | | | 10.2. Typical Adapter Block Diagram | | | | 10.3. Pin Assignments | . 10-3 | #### **Contents** | A.1. Ordering Instructions | |------------------------------------------------------------------------| | A.2. United States and International Representatives, and Distributors | | A.3. Technical Support | ## **FIGURES** | 1-1. PCI 9050-1 Block Diagram | | |---------------------------------------------------------------|------| | 2-1. Local Bus Block Diagram | 2-2 | | 2-2. PCI 9050-1 Single Cycle Write | 2-6 | | 2-3. PCI 9050-1 Single Cycle Read | 2-6 | | 2-4. Wait States | 2-7 | | 2-5. Big/Little Endian—32-Bit Local Bus | 2-11 | | 2-6. Big/Little Endian—16-Bit Local Bus | 2-11 | | 2-7. Big/Little Endian—8-Bit Local Bus | 2-12 | | 3-1. Serial EEPROM Memory Map | | | 4-1. Direct Slave Delayed Read Mode | 4-2 | | 4-2. Direct Slave Read Ahead Mode | 4-3 | | 4-3. Direct Slave Write | 4-3 | | 4-4. Direct Slave Read | 4-4 | | 4-5. Local Bus Direct Slave Access | 4-5 | | 5-1. Chip Select Base Address and Range | 5-1 | | 5-2. Memory Map Example | | | 6-1. Interrupt and Error Sources | 6-1 | | 9-1. PCI 9050-1 Local Input Setup and Hold Waveform | 9-3 | | 9-2. PCI 9050-1 Local Output Delay | 9-4 | | 9-3. PCI 9050-1 ALE Output Delay (Min/Max) to the Local Clock | | | 10-1. Mechanical Dimensions and Package Outline | 10-1 | | 10-2. PCI 9050-1 Block Diagram | | | 10-3. Pin Assignments | | ## **TABLES** | Supplemental Documentation Abbreviations | xvii | |-------------------------------------------------------------------------|-------| | Data Assignment Conventions | xviii | | 1-1. PCI 9030, PCI 9052, and PCI 9050-1 Comparison | 1-4 | | 2-1. Direct Slave Command Codes | 2-1 | | 2-2. PCI Bus Little Endian Byte Lanes | 2-1 | | 2-3. LRDYi# Data Transfers, with PCI 9050-1 as Master Device | 2-4 | | 2-4. Local Bus Types | 2-5 | | 2-5. Local Address Space Bus Region Descriptor Internal Wait States | 2-8 | | 2-6. Burst and Bterm on the Local Bus | 2-8 | | 2-7. Burst-4 Lword Mode | 2-9 | | 2-8. Direct Slave Single and Burst Reads | 2-9 | | 2-9. Big/Little Endian Byte Number and Lane Cross-Reference | 2-10 | | 2-10. Lword Lane Transfer—32-Bit Local Bus | 2-11 | | 2-11. Upper Word Lane Transfer—16-Bit Local Bus | 2-11 | | 2-12. Lower Word Lane Transfer—16-Bit Local Bus | 2-11 | | 2-13. Upper Byte Lane Transfer—8-Bit Local Bus | 2-12 | | 2-14. Lower Byte Lane Transfer—8-Bit Local Bus | 2-12 | | 3-1. Serial EEPROM Guidelines | 3-1 | | 3-2. Serial EEPROM Register Load Sequence | 3-3 | | 4-1. Response to FIFO Full or Empty | 4-7 | | 5-1. Chip Select Base Address Register Signal Programming | 5-1 | | 7-1. PCI Configuration Registers | 7-1 | | 7-2. Local Configuration Registers | 7-2 | | 8-1. Pin Type Abbreviations | 8-1 | | 8-2. Input Pin Pull-Up and Pull-Down Resistor Recommendation Summary | 8-1 | | 8-3. Output Pin Pull-Up and Pull-Down Resistor Recommendation Summary | 8-2 | | 8-4. I/O Pin Pull-Up and Pull-Down Resistor Recommendation Summary | 8-2 | | 8-5. Power, Ground, and Unused Pins | 8-3 | | 8-6. Serial EEPROM Interface Pins | 8-3 | | 8-7. PCI System Bus Interface Pins | 8-4 | | 8-8. Local Bus Support Pins | 8-5 | | 8-9. Mode-Independent Local Bus Data Transfer Pins | 8-7 | | 8-10. Mode-Dependent Local Bus Data Transfer Pins | 8-8 | | 9-1. Absolute Maximum Ratings | 9-1 | | 9-2. Operating Ranges | 9-1 | | 9-3. Capacitance (Sample Tested Only) | 9-1 | | 9-4. Package Thermal Resistance | 9-1 | | 9-5. Electrical Characteristics over Operating Range | 9-2 | | 9-6. Clock Frequencies | 9-3 | | 9-7. AC Electrical Characteristics (Local Outputs) over Operating Range | 9-4 | | 9-8. ALE Operation | 9-5 | ## **REGISTERS** | 7-1. (PCIIDR; 00h) PCI Configuration ID | 7-3 | |-------------------------------------------------------------------------------------------|---------| | 7-2. (PCICR; 04h) PCI Command | | | 7-3. (PCISR; 06h) PCI Status | | | 7-4. (PCIREV; 08h) PCI Revision ID | | | 7-5. (PCICCR; 09-0Bh) PCI Class Code | | | 7-6. (PCICLSR; 0Ch) PCI Cache Line Size | | | 7-7. (PCILTR; 0Dh) PCI Bus Latency Timer | | | 7-8. (PCIHTR; 0Eh) PCI Header Type | | | 7-9. (PCIBISTR; 0Fh) PCI Built-In Self Test (BIST) | | | 7-10. (PCIBAR0; 10h) PCI Base Address 0 for Memory Accesses to Local Configuration Reg | jisters | | 7-11. (PCIBAR1; 14h) PCI Base Address 1 for I/O Accesses to Local Configuration Registers | s | | 7-12. (PCIBAR2; 18h) PCI Base Address 2 for Accesses to Local Address Space 0 | | | 7-13. (PCIBAR3; 1Ch) PCI Base Address 3 for Accesses to Local Address Space 1 | | | 7-14. (PCIBAR4; 20h) PCI Base Address 4 for Accesses to Local Address Space 2 | | | 7-15. (PCIBAR5; 24h) PCI Base Address 5 for Accesses to Local Address Space 3 | | | 7-16. (PCICIS; 28h) PCI Cardbus Information Structure Pointer | 7-9 | | 7-17. (PCISVID; 2Ch) PCI Subsystem Vendor ID | 7-9 | | 7-18. (PCISID; 2Eh) PCI Subsystem ID | 7-9 | | 7-19. (PCIERBAR; 30h) PCI Expansion ROM Base Address | 7-9 | | 7-20. (PCIILR; 3Ch) PCI Interrupt Line | 7-10 | | 7-21. (PCIIPR; 3Dh) PCI Interrupt Pin | 7-10 | | 7-22. (PCIMGR; 3Eh) PCI Minimum Grant | 7-10 | | 7-23. (PCIMLR; 3Fh) PCI Maximum Latency | 7-10 | | 7-24. (LAS0RR; 00h) Local Address Space 0 Range | | | 7-25. (LAS1RR; 04h) Local Address Space 1 Range | | | 7-26. (LAS2RR; 08h) Local Address Space 2 Range | 7-12 | | 7-27. (LAS3RR; 0Ch) Local Address Space 3 Range | 7-13 | | 7-28. (EROMRR; 10h) Expansion ROM Range | 7-13 | | 7-29. (LAS0BA; 14h) Local Address Space 0 Local Base Address (Remap) | | | 7-30. (LAS1BA; 18h) Local Address Space 1 Local Base Address (Remap) | | | 7-31. (LAS2BA; 1Ch) Local Address Space 2 Local Base Address (Remap) | | | 7-32. (LAS3BA; 20h) Local Address Space 3 Local Base Address (Remap) | | | 7-33. (EROMBA; 24h) Expansion ROM Local Base Address (Remap) | 7-15 | | 7-34. (LAS0BRD; 28h) Local Address Space 0 Bus Region Descriptors | | | 7-35. (LAS1BRD; 2Ch) Local Address Space 1 Bus Region Descriptors | 7-17 | | 7-36. (LAS2BRD; 30h) Local Address Space 2 Bus Region Descriptors | | | 7-37. (LAS3BRD; 34h) Local Address Space 3 Bus Region Descriptors | 7-19 | | 7-38. (EROMBRD; 38h) Expansion ROM Bus Region Descriptors | 7-20 | | 7-39. (CS0BASE; 3Ch) Chip Select 0 Base Address | 7-21 | | 7-40. (CS1BASE; 40h) Chip Select 1 Base Address | | | 7-41. (CS2BASE; 44h) Chip Select 2 Base Address | | | 7-42. (CS3BASE; 48h) Chip Select 3 Base Address | | | 7-43. (INTCSR; 4Ch) Interrupt Control/Status | | | 7-44. (CNTRL; 50h) User I/O, Direct Slave Response, Serial EEPROM, | = | | and Initialization Control | /-23 | ### **TIMING DIAGRAMS** | 2-1. | PCI 9050-1 Local Bus Arbitration | . 2-12 | |-------|----------------------------------------------------------------------------------------------------------|--------| | 3-1. | Initialization from Serial EEPROM | 3-6 | | 3-2. | PCI RST# Asserting Local Output LRESET# | 3-6 | | 3-3. | PCI Configuration Write to PCI Configuration Register | 3-7 | | 3-4. | PCI Configuration Read from PCI Configuration Register | 3-7 | | 3-5. | PCI Memory Write to Local Configuration Register | 3-8 | | 3-6. | PCI Memory Read from Local Configuration Register | 3-8 | | 4-1. | PCI 9050-1 Local Bus Arbitration | 4-8 | | 4-2. | Local LINTi[2:1] Asserting PCI Output INTA# | 4-8 | | 4-3. | USER[3:0] as Inputs | 4-9 | | 4-4. | USER[3:0] as Outputs | . 4-10 | | 4-5. | Chip Select [3:0]# | . 4-11 | | 4-6. | Initialization from Serial EEPROM | . 4-12 | | 4-7. | PCI RST# Asserting Local Output LRESET# | . 4-12 | | 4-8. | PCI Configuration Write to PCI Configuration Register | . 4-13 | | 4-9. | PCI Configuration Read from PCI Configuration Register | . 4-13 | | 4-10. | PCI Memory Write to Local Configuration Register | . 4-14 | | | PCI Memory Read from Local Configuration Register | | | 4-12. | Non-Multiplexed Mode, Direct Slave Single Write without Wait States (32-Bit Local Bus) | . 4-15 | | 4-13. | Non-Multiplexed Mode, Direct Slave Single Read without Wait States (32-Bit Local Bus) | . 4-16 | | | Non-Multiplexed Mode, Direct Slave Single Read with External (LRDYi#) Wait States (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Non-Burst Write with Wait States (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Non-Burst Write (8-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Non-Burst Read (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Non-Burst Read with Unaligned PCI Address (16-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Non-Burst Read with Prefetch (16-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Non-Burst Read with Continuous Prefetch (8-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Write with Delayed Local Bus (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Write with Wait States (16-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Write with BTERM# Disabled and Wait States (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Write with BTERM# Enabled (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Write with BTERM# Enabled (8-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Read with Prefetch of Four Lwords (32-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Read with Prefetch of Eight Lwords (16-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Burst Read with Prefetch of Four Lwords (8-Bit Local Bus) | | | | Non-Multiplexed Mode, Direct Slave Read with Read Ahead Mode Enabled (CNTRL[16]=1) | | | | Non-Multiplexed Mode, Direct Slave Burst Write with PCI Write Release Bus Mode Enabled (CNTRL[18]=1) | | | | Non-Multiplexed Mode, Direct Slave Burst Read with PCI Write Release Bus Mode Disabled (PCI Write Hold E | | | | Mode Enabled), PCI Read No Write Mode and PCI Read No Flush Mode (Read Ahead Mode) Enabled, P | CI | | | Read with Write Flush Mode Disabled, and PCI r2.1 Features Enabled (CNTRL[18:14]=01101) | | | | Multiplexed Mode, Direct Slave Single Write, Local Bus Big Endian (32-Bit) | | | | Multiplexed Mode, Direct Slave Single Read, Local Bus Big Endian (32-Bit) | | | | Multiplexed Mode, Direct Slave Burst Write, Local Bus Big Endian (32-Bit) | | | | Multiplexed Mode, Direct Slave Burst Read, Local Bus Big Endian (32-Bit) | | | | Multiplexed Mode, Direct Slave Burst Write, Local Bus Big Endian (16-Bit) | | | 4-37. | . Multiplexed Mode, Direct Slave Burst Read, Local Bus Big Endian (16-Bit) | . 4-40 | #### **Timing Diagrams** | 5-1. | Chip Select [3:0]# | 5-3 | |------|---------------------------------------------|-----| | 6-1. | Local LINTi[2:1] Asserting PCI Output INTA# | 6-3 | | 6-2. | USER[3:0] as Inputs | 6-4 | | 6-3 | USER(3:0) as Outputs | 6-5 | ### **PREFACE** The information contained in this document is subject to change without notice. Although an effort has been made to keep the information accurate, there may be misleading or even incorrect statements made herein. #### SUPPLEMENTAL DOCUMENTATION The following is a list of additional documentation to provide the reader with further information: - PCI Local Bus Specification, Revision 2.1, June 1, 1995 PCI Special Interest Group (PCI SIG) 5440 SW Westgate Drive #217, Portland, OR 97221 USA Tel: 800 433-5177 (domestic only) or 503 693-6232, Fax: 503 693-8344, http://www.pcisig.com - PCI Local Bus Specification, Revision 2.2, December 18, 1998 PCI Special Interest Group (PCI SIG) 5440 SW Westgate Drive #217, Portland, OR 97221 USA Tel: 800 433-5177 (domestic only) or 503 693-6232, Fax: 503 693-8344, http://www.pcisig.com - PCI Hot-Plug Specification, Revision 1.0 PCI Special Interest Group (PCI SIG) 5440 SW Westgate Drive #217, Portland, OR 97221 USA Tel: 800 433-5177 (domestic only) or 503 693-6232, Fax: 503 693-8344, http://www.pcisig.com Note: In this data book, shortened titles are given to the works listed above. The following table lists these abbreviations. #### **Supplemental Documentation Abbreviations** | Abbreviation | Document | |---------------|-------------------------------------------| | PCI r2.1 | PCI Local Bus Specification, Revision 2.1 | | PCI r2.2 | PCI Local Bus Specification, Revision 2.2 | | Hot-Plug r1.0 | PCI Hot-Plug Specification, Revision 1.0 | #### **TERMS AND DEFINITIONS** For other unfamiliar terms, refer to the index for text references. Direct Slave—External PCI Bus Master initiates Data write/read to/from the Non-Multiplexed mode or Multiplexed mode Local Bus. #### **Data Assignment Conventions** | Data Width | PCI 9050-1 Convention | |-------------------|-----------------------| | 1 byte (8 bits) | Byte | | 2 bytes (16 bits) | Word | | 4 bytes (32 bits) | Lword | #### **REVISION HISTORY** | Date | Revision | Comments | |---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1996 | 1.0 | Initial release | | 4/1996 | 1.01 | Information not available. | | 12/1999 | 1.02 | Applied minor format changes and corrected minor typographical errors. Changed title from "Data Sheet" to "Data Book". Added 800 phone number. Changed copyright date to 1999. Added primary title page, disclaimer and trademarks, part number, and list of Figures, Tables, and Timing Diagrams. Changed "negate" to "de-assert." Changed "field" to "bit" in register-related tables. Reorganized timing diagrams (Section 8) by type. Correct Figure 3-1 to state Spaces 0-3 for Local Base Address (Remap) for PCI-to-Local Address Space. Table 4-15, PCIBAR3[3], corrected reference to LAS1BRD. Section 7, resequenced content and added section headings. | | 6/2001 | 2.0 | Initial release of Version 2.0. Applied updates, including major revisions to "Bus Operation" section and adding two new sections, "Local Chip Selects" and "Interrupts." Deleted the "Functional Description" section and used its content (including major revisions) to create two new sections—"Reset and Serial EEPROM Initialization" and "Direct Slave Operation." Edited for readability. PCISR[11] renamed from "Target Abort" to "Signaled Target Abort." CNTRL[14] renamed from "PCI Read Mode" to "PCI r2.1 Features Enable." CNTRL[16] renamed from "Cached Read Mode" to "Read Ahead Mode." CNTRL[18] renamed from "PCI Write Mode" to "PCI Write Release Bus Mode Enable." Notation added to timing diagrams and pin descriptions to indicate that in Multiplexed mode, LAD[1:0] are valid address bits during the Address phase. Added pull-up resistor and EEPROM requirements to Section 8.1. | | 10/2001 | 2.1 | Updated pull-up resistor recommendations. Applied minor format changes and text clarifications. | ### PCI 9050-1 October 2001 Version 2.1 PCI Bus Target Interface Chip for Low-Cost Adapters ### 1 INTRODUCTION # 1.1 COMPANY AND PRODUCT BACKGROUND PLX Technology, Inc., is the leading supplier of high-speed, interconnect silicon and software solutions for the networking and communications industry. These include high-speed silicon, reference design tools that minimize design risk, and software for managing data throughout the PCI Bus, as well as third-party development tool support through the PLX Partner Program, further extending our complete solution. The PLX solution enables hardware designers and software developers to maximize system input/output (I/O), lower development costs, minimize system design risk, and accelerate time to market. PLX PCI I/O Accelerator chips and I/O Processor devices are designed in a wide variety of embedded PCI communication systems, including switches, routers, media gateways, base stations, access multiplexors, and remote access concentrators. PLX customers include many of the leading communications equipment companies, including 3Com, Cisco Systems, Compaq Computer, Ericsson, Hewlett-Packard, Intel, IBM, Lucent Technologies, Marconi, Nortel Networks, and Siemens. Founded in 1986, PLX has developed products based on the PCI industry standard since 1994. PLX is publicly-traded (NASDAQ: PLXT) and headquartered in Sunnyvale, California, USA, with operations in the United Kingdom, Japan, and China. #### 1.2 GENERAL DESCRIPTION The PCI 9050-1 provides a compact high performance PCI Bus Slave interface for adapter boards. The PCI 9050-1 is designed to connect a wide variety of Local Bus designs to the PCI Bus and allow relatively slow Local Bus designs to achieve 132 MB/s burst transfers on the PCI Bus. The PCI 9050-1 can be programmed to connect directly to the Non-Multiplexed mode or Multiplexed mode 8-, 16-, or 32-bit Local Bus. The 8- and 16-bit modes allow easy conversion of ISA designs to PCI. (Refer to Figure 1-1 on page 1-3.) The PCI 9050-1 contains Read and Write FIFOs to speed match the 32-bit wide, 33 MHz PCI Bus to a Local Bus, which may be narrower or slower. Up to five Local Address spaces and four Chip Select outputs are supported. #### 1.3 PCI 9050-1 MAJOR FEATURES **PCI** Local Bus Specification, Revision 2.1-Compliant. The PCI 9050-1 is compliant with PCI r2.1, supporting low cost slave adapters. This allows simple conversion of ISA adapters to PCI. Direct Slave (Target) Data Transfer Mode. The PCI 9050-1 supports Burst Memory-Mapped and single I/O-mapped accesses from the PCI-to-Local Bus. Read and Write FIFOs enable high-performance bursting on the Local and PCI Buses. The PCI Bus is always bursting; however, the Local Bus can be set to bursting or continuous single cycle. **Interrupt Generator.** The PCI 9050-1 can generate a PCI interrupt from two Local Bus interrupt inputs, or by software writing to an internal register bit. Clock. The PCI 9050-1 Local Bus interface runs from a local TTL-compatible clock and generates the necessary internal clocks. This clock runs asynchronously to the PCI clock, allowing the Local Bus to run at an independent rate from the PCI clock. The buffered PCI Bus clock (BCLKO) may be connected to the Local Bus clock (LCLK). **Programmable Local Bus Configurations.** The PCI 9050-1 supports 8-, 16-, or 32-bit Local Buses, which may be Non-Multiplexed or Multiplexed mode). In Non-Multiplexed mode, the PCI 9050-1 has four Local Byte Enables (LBE[3:0]#), 26 address lines (LA[27:2]), and 32, 16, or 8 data lines (LAD[31:0]). In Multiplexed mode, the PCI 9050-1 has four Local Byte Enables (LBE[3:0]#), and 28 address lines (LAD[27:0]), multiplexed with 32, 16, or 8 data lines (LAD[31:0]). **Read Ahead Mode.** The PCI 9050-1 supports Read Ahead mode, where prefetched data can be read from the PCI 9050-1 internal FIFO instead of the Local Bus. The address must be subsequent to the previous address and be 32-bit aligned (next address = current address + 4). **Bus Drivers.** All control, address, and data signals generated by the PCI 9050-1 directly drive the PCI and Local Buses, without external drivers. **Serial EEPROM Interface.** The PCI 9050-1 contains a three-wire serial EEPROM interface that provides the option of loading configuration information from a serial EEPROM device. This is useful for loading information unique to a particular adapter (*such as* Vendor ID and chip selects). Note: A programmed serial EEPROM is required. **Four Local Chip Selects.** The PCI 9050-1 provides up to four local chip selects. The base address and range of each chip select are independently programmable from the serial EEPROM or Host. **Five Local Address Spaces.** The base address and range of each local address space are independently programmable from the serial EEPROM or Host. **Big/Little Endian Byte Swapping.** The PCI 9050-1 supports Big and Little Endian byte ordering. The PCI 9050-1 also supports Big Endian Byte Lane mode to redirect the current Word or Byte lane during 16- or 8-bit Local Bus operation. **Local Bus Wait States.** In addition to the LRDYi# (local ready input) handshake signal for variable wait state generation, the PCI 9050-1 has an internal wait state generator (Read and Write address-to-data, data-to-data, and data-to-address). Read/Write Strobe Delay and Write Cycle Hold. Read and Write strobe (RD# and WR#, respectively) timings can be programmed independently for each Local Address Space. RD# and WR# strobe assertion at the beginning the cycle can be optionally delayed during address-to-data wait states. The Write Cycle Hold option extends data valid time for additional clock cycles beyond WR# strobe de-assertion. Programmable Prefetch Counter. The Local Bus Prefetch Counter can be programmed to 0 (no prefetch), 4, 8, 16, or Continuous (Prefetch Counter turned off) Prefetch mode. The prefetched data can be used as cached data if a consecutive address is used (must be Lword-aligned). **Direct Slave Delayed Read Mode.** The PCI 9050-1 supports *PCI r2.1* Delayed Read with: - PCI Read with Write Flush mode - PCI Read No Flush mode - PCI Read No Write mode - · PCI Write Release Bus mode **PCI Read/Write Retry Delay Timer.** The PCI 9050-1 has a programmable Direct Slave (PCI Target) Retry Delay timer, which, when expired, generates a RETRY to the PCI Bus. **PCI LOCK Mechanism.** The PCI 9050-1 supports Direct Slave LOCK sequences. A PCI Master can obtain exclusive access to the PCI 9050-1 device by locking to the PCI 9050-1. PCI Bus Transfers up to 132 MB/s. Low-Power CMOS in 160-pin Plastic QFP Package (PQFP). #### 1.4 PIN COMPATIBILITY The PCI 9050-1 is pin- and register-compatible with the PCI 9052. It uses the same PCI Device ID value of 9050h used by the PCI 9052. Software can distinguish the PCI 9050-1 from the PCI 9052 by using the PCI Revision ID register (PCIREV) value, which is 01h in the PCI 9050-1 and 02h in the PCI 9052. Figure 1-1. PCI 9050-1 Block Diagram #### 1.5 PCI 9050-1 COMPARISON WITH OTHER PLX CHIPS Table 1-1. PCI 9030, PCI 9052, and PCI 9050-1 Comparison | Feature | PCI 9030 | PCI 9052 | PCI 9050-1 | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------| | Pin Count and Type | 176 PQFP/180 μBGA | 160 PQFP | 160 PQFP | | Package Size | 27 x 27 mm | 31 x 31 mm | 31 x 31 mm | | Local Address Spaces | 5 | 5 | 5 | | PCI Initiator Mode | No | No | No | | Number of FIFOs | 2 | 2 | 2 | | FIFO Depth—PCI Target Write | 32 Lwords (128 bytes) | 16 Lwords (64 bytes) | 16 Lwords (64 bytes) | | FIFO Depth—PCI Target Read | 16 Lwords (64 bytes) | 8 Lwords (32 bytes) | 8 Lwords (32 bytes) | | LLOCKo# Pin for Lock Cycles | Yes | Yes | Yes | | WAITO# Pin for Wait State Generation | Yes | Yes | Yes | | BCLKO (BCLKo) Pin; Buffered PCI Clock | Yes | Yes | Yes | | ISA Interface | No | Yes | No | | Register Addresses | Identical to the PCI 9050<br>and PCI 9052, but contains<br>additional registers for<br>increased functionality | _ | _ | | Big Endian ⇔ Little Endian Conversion | Yes | Yes | Yes | | Direct Slave Delayed Read Transactions | Yes | Yes | Yes | | Direct Slave Delayed Write Transactions | Yes | No | No | | PCI Bus Power Management Interface r1.1 | Yes | No | No | | PCI r2.2 VPD Support | Yes | No | No | | Programmable Prefetch Counter | Yes | Yes | Yes | | Programmable Wait States | Yes | Yes | Yes | | Programmable Local Bus READY# Timeout | Yes | No | No | | Programmable GPIOs | 9 | 4 | 4 | | Additional Device and Vendor ID Registers | Yes | Yes | Yes | | Core and Local Bus V <sub>CC</sub> | 3.3V | 5V | 5V | | PCI Bus V <sub>CC</sub> | 3.3V | 5V | 5V | | 3.3V PCI Bus and Local Bus Signaling | Yes | No | No | | 5V Tolerant PCI Bus and Local Bus Signaling | Yes | Yes | Yes | | Serial EEPROM Support | 2K-, 4K-bit devices | 1K-bit devices | 1K-bit devices | | Serial EEPROM Read Control | Reads allowed via<br>VPD function and<br>Serial EEPROM Control<br>Register (CNTRL) | Reads allowed via<br>Serial EEPROM Control<br>Register (CNTRL) | Reads allowed via<br>Serial EEPROM Control<br>Register (CNTRL) | | Direct Slave Read Ahead Mode | Yes | Yes | Yes | | CompactPCI Hot Swap Capability | Ready | Capable | Capable | ### 2 BUS OPERATION This section discusses PCI and Local Bus operation. #### 2.1 PCI BUS #### 2.1.1 PCI Bus Interface and Bus Cycles The PCI 9050-1 is compliant with *PCI r2.1*. Refer to it for specific PCI Bus functions as a Direct Slave Interface chip. # 2.1.1.1 PCI Target (Direct Slave) Command Codes As a Target, the PCI 9050-1 allows access to the PCI 9050-1 internal registers and the Local Bus, using the commands listed in Table 2-1. All Read or Write accesses to the PCI 9050-1 can be Byte, Word, or Lword (32-bit data). All Memory commands are aliased to basic Memory commands. All PCI 9050-1 I/O accesses are decoded to an Lword boundary. **Note:** If no PCI Byte Enables (C/BE[3:0]#) are asserted with an I/O Command access, the PCI 9050-1 issues a Target Abort. Table 2-1. Direct Slave Command Codes | Command Type | Code (C/BE[3:0]#) | |-----------------------------|-------------------| | I/O Read | 0010 (2h) | | I/O Write | 0011 (3h) | | Memory Read | 0110 (6h) | | Memory Write | 0111 (7h) | | Configuration Read | 1010 (Ah) | | Configuration Write | 1011 (Bh) | | Memory Read Multiple | 1100 (Ch) | | Memory Read Line | 1110 (Eh) | | Memory Write and Invalidate | 1111 (Fh) | #### 2.1.1.2 Wait States—PCI Bus The PCI Bus Master throttles IRDY# and the PCI Bus Slave throttles TRDY# to insert PCI Bus wait state(s). #### 2.1.1.3 PCI Bus Little Endian Mode The PCI Bus is a Little Endian Bus (*that is*, the address is invariant and data is Lword-aligned to the lowermost byte lane). Table 2-2. PCI Bus Little Endian Byte Lanes | Byte Number | Byte Lane | |-------------|-----------| | 0 | AD[7:0] | | 1 | AD[15:8] | | 2 | AD[23:16] | | 3 | AD[31:24] | # 2.1.1.4 PCI Prefetchable Memory Mapping PCI Memory Address spaces assigned to the PCI 9050-1 for its Local Address spaces can be mapped as either prefetchable or non-prefetchable memory within the system. Configuration software (PCI BIOS) checks the PCI 9050-1 PCI Configuration register Prefetchable bit(s) (PCIBARx[3], where x is the number of the PCIBAR register) to determine whether the Target memory is prefetchable. This value of this bit(s) is set according to Local Configuration register settings (as configured by serial EEPROM values) at boot time. When set to 1, the Prefetchable bit(s) signals that the Memory space can operate under a prefetching protocol, for improved performance. If a PCI Master initiates a read to a location that is mapped in the prefetchable address range, a Host-to-PCI or PCI-to-PCI bridge is permitted to extend the Read Transaction burst length in anticipation of the Master consuming the additional data. The Prefetchable bit(s) should normally be set if all the following conditions are met: - Multiple Memory reads of an Lword result in the same data - If Read data is discarded by the PCI Master, no negative side effects occur - Address space is not mapped as I/O - Local Target must be able to operate with byte merging Byte merging is an optional function of a Host-to-PCI or PCI-to-PCI bridge in which bytes or combinations of bytes written in any order by multiple individual Memory Write cycles to one Lword address can be merged within the bridge's Posted Memory Write buffer into a single Lword Write cycle. Byte merging is possible when any of the bytes to be merged are written only once, and the Prefetchable bit(s) is set to 1 (PCIBARx[3]=1). The Prefetchable bit(s) setting has no effect on prefetching initiated by the PCI 9050-1. PCI 9050-1 prefetching is disabled, by default, in the Local Configuration registers, and should be enabled to support highest performance with Direct Slave burst reads and Direct Slave Read Ahead mode. (Refer to Section 4.2.1.3.) # 2.1.1.5 PCI Target (Direct Slave) Accesses to an 8- or 16-Bit Local Bus Device Direct PCI access to an 8- or 16-bit Local Bus device results in the PCI Bus Lword being broken into multiple Local Bus transfers. For each 8-bit transfer, byte enables are encoded to provide Local Address bits LA1 and LA0. For each 16-bit transfer, byte enables are encoded to provide BLE#, BHE#, and LA1. Do not use direct PCI access to an 8-bit bus with nonadiacent byte enables in a PCI Lword. Nonadjacent byte enables cause an incorrect LA1 and LA0 address sequence when bursting to memory. Therefore, for each Lword written to an 8-bit bus, the PCI 9050-1 does not write data after the first gap. Direct PCI accesses to an 8-bit bus with nonadjacent byte enables are not terminated with a Target Abort. Therefore, for nonadjacent bytes (illegal byte enables), the PCI Master must perform single cycles. #### 2.2 LOCAL BUS #### 2.2.1 Introduction The Local Bus provides a data path between the PCI Bus and non-PCI devices, including Memory devices and peripherals. The Local Bus is a 32-bit Non-Multiplexed mode or Multiplexed mode bus, with Bus Memory regions that can be programmed for 8-, 16-, or 32-bit widths. The PCI 9050-1 is the Local Bus Master. The PCI 9050-1 can transfer data between the Local Bus, internal registers and FIFOs. Burst lengths are not limited. The bus width depends upon the Local Address Space register setting. There are four address spaces and one default space (the Expansion ROM that can be used as another address space). Each space contains a set of Configuration registers that determine all Local Bus characteristics when that space is accessed. Figure 2-1. Local Bus Block Diagram #### 2.2.1.1 Transactions Four types of transactions can occur on a Local Bus: - Read - Write - Read Burst - Write Burst A Bus access is a transaction which is bounded by the assertion of ADS# at the beginning and de-assertion of BLAST# at the end. A Bus access consists of an Address cycle followed by one or more Data transfers. During each Clock cycle of an access, the Local Bus is in one of four basic states defined in Section 2.2.1.2. A Clock cycle consists of one Local Bus clock period. #### 2.2.1.2 Basic Bus States The four basic bus states are *idle*, *address*, *data/wait*, and *recovery*. Once the Local Bus Master owns the bus and needs to start a Bus access, the address state is entered, ADS# or ALE is asserted, and a valid address is presented on the Address/Data Bus. Data is then transferred while in a data/wait state. LRDYi# or the internal wait state generator is used to insert wait states. BLAST# is asserted during the last data/wait state to signify the last transfer of the access. In Multiplexed mode only, after all data is transferred, the Bus enters the recovery state to allow the Bus devices to recover. The bus then enters the idle state and waits for another access. # 2.2.2 Local Bus Signals Used in Timing Diagram The key Local Bus control signals listed in most timing diagram examples are as follows: - ADS# or ALE indicates the start of an access - LRDYi#, WAITO#, and BTERM# are used to insert wait states and terminate Burst cycles during Data transfers - LW/R# indicates the Data transfer direction - BLAST# and BTERM# indicate the end of an access The key data signals are: - · LA Address Bus - · LAD Address, Data Bus - LBE[3:0]# Local Byte Enables, indicating valid byte lanes #### 2.2.3 Local Bus Signals Signal usage varies upon application. There are four groups of Local Bus signals: - Clock - Address/Data - Control/Status - Arbitration #### 2.2.3.1 Clock LCLK, the Local Bus clock, operates at frequencies up to 40 MHz, and is asynchronous to the PCI Bus clock. Most Local Bus signals are driven and sampled on the rising edge of LCLK. Setup and hold times, with respect to LCLK, must be observed. (Refer to Section 9.2, "Local Inputs," on page 9-3 for setup and hold timing requirements.) #### 2.2.3.2 Address/Data #### 2.2.3.2.1 LA[27:2] LA[27:2] contains the transfer word address. #### 2.2.3.2.2 LAD[31:0] In Non-Multiplexed mode, the LAD[31:0] Bus is a 32-bit Non-Multiplexed Data Bus. During Data phases, LAD[31:0], LAD[15:0], or LAD[7:0] contain transfer data for a 32-, 16-, or 8-bit bus, respectively. If the bus is 8 or 16 bits wide, data supplied by the PCI 9050-1 is replicated across the entire 32-bit wide bus. In Multiplexed mode, the LAD[31:0] Bus is a 32-bit Multiplexed Address/Data Bus. During an Address phase, LAD[27:0] contains the transfer word address. LAD[1:0] have the same address value as LBE[1:0]#, for use with 8- or 16-bit bus width addressing. Note: Dedicated address pins are available. During Data phases, LAD[31:0], LAD[15:0], or LAD[7:0] contain transfer data for a 32-, 16-, or 8-bit bus, respectively. If the bus is 8 or 16 bits wide, data supplied by the PCI 9050-1 is replicated across the entire 32-bit wide bus. #### 2.2.3.3 Control/Status The control/status signals control the address latches and flow of data across the Local Bus. #### 2.2.3.3.1 ADS#, ALE A Local Bus access starts when ADS# (address strobe) is asserted during an address state by the PCI 9050-1 as the Local Bus Master. ALE is used to strobe the LA/LAD Bus into an external address latch. Refer to Figure 9-3 and Table 9-8 on page 9-5 for ALE timing specifications. #### 2.2.3.3.2 LBE[3:0]# During an Address phase, the LBE[3:0]# Local Byte Enables denote which byte lanes are being used during access of a 32-bit bus. They remain asserted until the end of the Data transfer. #### 2.2.3.3.3 LRDYi# The LRDYi# pin has a corresponding Enable bit in the Bus Region Descriptor register for each Local Address Space. If LRDYi# is enabled, this indicates that Write data is being accepted or Read data is being provided by the Bus Slave. If a Bus Slave needs to insert wait states, it can de-assert LRDYi# until it is ready to accept or provide data. If LRDYi# is disabled, then the Local Bus transfer length can be determined by internal wait state generators. LRDYi# is not sampled until address-to-data or data-to-data wait states have expired. (Refer to Table 2-3.) When BTERM# input is enabled for a Local Address space in the corresponding Bus Region Descriptor register, BTERM# can be used to complete an access in place of LRDYi#. When BTERM# is enabled and asserted, LRDYi# is ignored. Further information regarding BTERM# is provided in Section 2.2.4.3. #### 2.2.3.3.4 LW/R# During an Address phase, LW/R# is driven to a valid state, and signifies the data transfer direction. Because the PCI 9050-1 is the Local Bus Master, LW/R# is driven high when the PCI 9050-1 is writing data to the Local Bus, and low when it is reading the bus. #### 2.2.3.3.5 WAITO# WAITO# is an output that provides status of the internal wait state generators. It is asserted while internal wait states are being inserted. LRDYi# is not sampled until WAITO# is de-asserted. #### 2.2.3.3.6 LLOCKo# When the PCI 9050-1 owns the Local Bus, LLOCKo# is asserted to indicate that an atomic operation for a Direct Slave access may require multiple transactions to complete. LLOCKo# is asserted during the Address phase of the first transaction of the atomic operation, and de-asserted one clock after the last transaction of the atomic operation completes. If enabled, the Local Bus arbiter does not grant the Bus to another Master until the atomic operation is complete. Table 2-3. LRDYi# Data Transfers, with PCI 9050-1 as Master Device | | LRDY | 'i# | | |--------------|--------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Slave Device | Input Enable | Signal | Description | | Address | 0 | Ignored | LRDYi# is not sampled by the PCI 9050-1. Data transfers determined by the internal wait state generator. LRDYi# is ignored and the Data transfer occurs after the internal wait state counter expires. | | Spaces | 1 | Sampled | LRDYi# is sampled by the PCI 9050-1. Data transfers are determined by an external device, which asserts LRDYi# to indicate a Data transfer is occurring. LRDYi# is not sampled until address-to-data or data-to-data wait states have expired. | #### 2.2.3.3.7 RD# RD# is a general purpose read output strobe. The timing is controlled by the current Bus Region Descriptor register. The RD# strobe is asserted during the entire Data transfer. Normally, it is also asserted during NRAD wait states, unless Read Strobe Delay clocks are programmed in bits [27:26]. RD# remains asserted throughout Burst and NRDD wait states. #### 2.2.3.3.8 WR# WR# is a general purpose write output strobe. The timing is controlled by the current Bus Region Descriptor register. The WR# strobe is asserted during the entire Data transfer. WR# is normally asserted during NWAD wait states, unless Write Strobe Delay clocks are programmed in bits [29:28]. WR# remains asserted throughout Burst and NWDD wait states. The LAD data bus hold time can be extended beyond WR# de-assertion if Write Cycle Hold clocks are programmed in bits [31:30]. #### 2.2.3.4 Local Bus Arbitration The PCI 9050-1 is the Local Bus Master. When the PCI Bus initiates a new transfer request, the PCI 9050-1 takes control of the Local Bus. Another device can gain control of the Local Bus by asserting LHOLD. If the PCI 9050-1 has no cycles to run, it asserts LHOLDA, transferring control to the external Master. If the PCI 9050-1 requires the Local Bus before the external Master completes, LHOLDA is deasserted (preempt condition). LHOLD can be left unterminated to provide permanent Local Bus ownership to the PCI 9050-1. #### 2.2.3.4.1 LHOLD LHOLD is asserted by a Local Bus Master to request Local Bus use. The PCI 9050-1 can be made master of the Local Bus by pulling or driving LHOLD low (or by grounding LHOLD). LHOLD can be left unterminated to provide permanent Local Bus ownership to the PCI 9050-1. #### 2.2.3.4.2 LHOLDA LHOLDA is asserted by the PCI 9050-1 to grant Local Bus control to a Local Bus Master. When the PCI 9050-1 requires the Local Bus, it signals a preempt by de-asserting LHOLDA. # 2.2.4 Local Bus Interface and Bus Cycles The PCI 9050-1 is the Local Bus Master. The PCI 9050-1 interfaces a PCI Host Bus to a Non-Multiplexed or Multiplexed Local Bus, selected by the MODE pin, as listed in Table 2-4. **Notes:** No PCI Initiator (Direct Master) capability. Internal registers are not readable/writable from the Local Bus. The internal registers are accessible from the Host CPU on the PCI Bus or from the serial EEPROM. Table 2-4. Local Bus Types | MODE Pin | Mode | Bus Width | | |----------|-----------------|-------------------|--| | 0 | Non-Multiplexed | | | | 1 | Multiplexed | 32-, 16, or 8-Bit | | #### **2.2.4.1** Bus Cycles In both Non-Multiplexed and Multiplexed modes, the LA[27:2] Address Bus drives an access address valid, beginning one clock prior to ADS# assertion (which signals the start of the Bus cycle) and continues the cycle ends (signaled by BLAST# de-assertion). In Multiplexed mode (MODE=1), the LAD[31:0] Multiplexed Address/Data Bus also drives the access address valid onto LAD[27:0], beginning one clock prior to ADS# assertion and continuing until ADS# de-assertion one clock later, after which data is driven. The LAD[31:0] Data Bus drives Write data valid one clock after ADS# assertion when ADS# de-asserts, and continues until the cycle ends or until data-to-address wait states (or data-to-data wait states if burst is enabled) begin, if programmed. BLAST# assertion indicates the last Data cycle of an access. (Refer to Figure 2-2 and Figure 2-3.) Figure 2-2. PCI 9050-1 Single Cycle Write **Note:** NWDD is relevant only in a Burst cycle, where it determines the wait state between successive Data cycles. Figure 2-3. PCI 9050-1 Single Cycle Read **Note:** NRDD is relevant only in a Burst cycle, where it determines the wait state between successive Data cycles. Write cycle data valid time and Read cycle data time can be extended with internally generated address-todata wait states and/or by delaying LRDYi# ready input assertion if LRDYi# is enabled for the Space. When enabled, LRDYi# assertion indicates to the PCI 9050-1 that Read data on the bus is valid to accept or a Write Data transfer has completed. LRDYi# is not sampled until address-to-data wait states (and/or data-to-data wait states with burst), which are signaled by WAITO# assertion, expire (WAITO# de-asserted). LRDYi# is ignored during the Address cycle (ADS# assertion), internally generated data-to-address wait states, and idle cycles between transfers. BTERM# input, if enabled, is used to break up a Burst access and also serves as a ready input. (Refer to Section 2.2.4.3.) The RD# and WR# strobes can be independently programmed for each Local Address Space. RD# and/ or WR# strobe assertion can be optionally delayed during address-to-data wait states. Write Cycle Hold clocks can be selectively programmed to extend data hold time beyond WR# strobe de-assertion. Recovery (idle) cycles can be optionally programmed for each Space, using data-to-address wait states to extend time between Local bus accesses to allow sufficient time for an external device to float its data pins after a Read request. #### 2.2.4.2 Wait State Control The PCI 9050-1 as a Local Bus Master signals internal wait states with the WAITO# signal. Local Bus devices can insert external wait states by delaying LRDYi# assertion. (Refer to Figure 2-2 and Figure 2-3.) The following figure illustrates wait state control. Figure 2-4. Wait States Note: The figure represents a sequence of Bus cycles. #### 2.2.4.2.1 Internal Wait State Generator The Local Address Space Bus Region Descriptor can be used to program the number of wait states (if any) generated by the internal wait state generator. (Refer to Table 2-5.) NXDA wait states are inserted only after the last Data transfer of a Bus request. *For example*, for a Direct Slave single Cycle access to an 8-bit burst Local Bus, NXDA wait states are inserted only after the fourth byte, rather than after every byte. #### 2.2.4.2.2 Ready Signaling If LRDYi# mode is disabled, the external LRDYi# signal has no effect on wait states for a Local access. Wait states between Data cycles are inserted internally by a wait state counter. The wait state counter is initialized with its Configuration register value at the start of each Data access. If LRDYi# mode is enabled and the internal wait state counter is zero (default value), LRDYi# controls the number of additional wait states. If LRDYi# mode is enabled and the internal wait state counter is programmed to a non-zero value, LRDYi# has no effect until the wait state counter reaches 0. When it reaches 0, LRDYi# controls the number of additional wait states. BTERM# input can also be used as a ready input. (Refer to Section 2.2.4.3.) If the internal wait state counter is programmed to a non-zero value and BTERM# is enabled, BTERM# input is not sampled until the wait state counter reaches 0. | | Table 2-5. Local Address S | pace Bus Region Descri | ptor Internal Wait States | |--|----------------------------|------------------------|---------------------------| |--|----------------------------|------------------------|---------------------------| | Wait State | Bits | Description | |------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NRAD | LASxBRD[10:6]<br>EROMBRD[10:6] | Number of Read Address-to-Data wait states (0-31). (Wait states between the Address cycle and first Read Data cycle.) | | NRDD | LAS <i>x</i> BRD[12:11]<br>EROMBRD[12:11] | Number of Read Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst read.) | | NXDA | LAS <i>x</i> BRD[14:13]<br>EROMBRD[14:13] | Number of Read/Write Data-to-Address wait states (0-3). (Wait states between consecutive Bus requests. NXDA wait states are only inserted after the last Data transfer of a Direct Slave access.) | | NWAD | LAS <i>x</i> BRD[19:15]<br>EROMBRD[19:15] | Number of Write Address-to-Data wait states (0-31). LAD Bus data is valid during NWAD wait states. (Wait states between the Address cycle and first Write Data cycle.) | | NWDD | LAS <i>x</i> BRD[21:20]<br>EROMBRD[21:20] | Number of Write Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst write.) | Note: x is the Local Address Space number. # 2.2.4.3 Burst Mode and Continuous Burst Mode (Bterm "Burst Terminate" Mode) **Note:** In the following sections, Bterm refers to the PCI 9050-1 internal register bit and BTERM# refers to the PCI 9050-1 external signal. #### 2.2.4.3.1 Burst and Bterm Modes As an input, BTERM# is asserted by external logic. It instructs the PCI 9050-1 to break up a Burst cycle. Table 2-6. Burst and Bterm on the Local Bus | Mode | Burst | Bterm | Result | |---------------------|-------|-------|----------------------------------------------------------| | Single Cycle | 0 | 0 | One ADS# per data<br>(default) | | | 0 | 1 | One ADS# per data | | Burst-4<br>Lword | 1 | 0 | One ADS# per four data | | Continuous<br>Burst | 1 | 1 | One ADS# per<br>BTERM# (refer to<br>Section 2.2.4.3.2.1) | On the Local Bus, BLAST# and BTERM# perform the following: If Local Bus bursting is enabled for a Local Address Space (LASxBRD[0]=1 and/or EROMBRD[0]=1, where x is the Local Address Space number), but Bterm mode (continuous burst) and the BTERM# input are disabled (LASxBRD[2]=0 and/or EROMBRD[2]=0), the PCI 9050-1 bursts (up to four Data phases). BLAST# is asserted at the beginning - of the fourth Lword Data phase (LA[3:2]=11) and a new ADS# is asserted at the first Lword (LA[3:2]=00) of the next burst. - If Bterm mode and the BTERM# input are enabled (LASxBRD[2]=1 and/or EROMBRD[2]=1) and asserted, the PCI 9050-1 terminates the Burst cycle at the end of the current Data phase without generating BLAST#. The PCI 9050-1 generates a new Burst transfer, starting with a new ADS#, and terminating it normally using BLAST#. - The BTERM# input is valid only when the PCI 9050-1 is performing a Direct Slave transaction. - BTERM# is used to indicate a Memory access is crossing a page boundary or requires a new Address cycle. - If the internal wait state counter is programmed to a non-zero value and Bterm mode and the BTERM# input are enabled (LASxBRD[2]=1 and/or EROMBRD[2]=1), the BTERM# input is not sampled until the wait state counter reaches 0. - BTERM# always overrides LRDYi#, even if both signals are asserted. BTERM# executes the ongoing transaction and causes the PCI 9050-1 to initiate a new Address/Data cycle for Burst transactions. **Note:** If the Bterm mode (continuous burst) and the BTERM# input are disabled (LASxBRD[2]=0 and/or EROMBRD[2]=0), the PCI 9050-1 performs the following: - 32-bit Local Bus—Bursts up to four Lwords - 16-bit Local Bus—Bursts up to two Lwords - 8-bit Local Bus—Bursts up to one Lword In every case, it performs four data beats. #### 2.2.4.3.2 Burst-4 Lword Mode If Bterm mode (continuous burst) and the BTERM# input are disabled, and Local Bus bursting is enabled for a Local Address space (LASxBRD[2, 0]=01 and/or EROMBRD[2, 0]=01, respectively), bursting can start on any Lword boundary and continue up to a 16-byte address boundary. After data up to the boundary is transferred, the PCI 9050-1 asserts a new Address cycle (ADS#). Table 2-7. Burst-4 Lword Mode | Bus Width | Burst | |-----------|---------------------------------------------------------| | 32 bit | Four Lwords or up to a quad-Lword boundary (LA[3:2]=11) | | 16 bit | Four words or up to a quad-word boundary (LA[2:1]=11) | | 8 bit | Four bytes or up to a quad-byte boundary (LA[1:0]=11) | # 2.2.4.3.2.1 Continuous Burst Mode (Bterm "Burst Terminate" Mode) If Bterm mode and the BTERM# input are enabled, and Local Bus bursting for a Local Address space is enabled (LASxBRD[2, 0]=11 and/or EROMBRD[2, 0]=11, respectively), the PCI 9050-1 can operate beyond Burst-4 Lword mode. Bterm mode enables the PCI 9050-1 to perform long bursts to devices that can accept bursts of longer than four Lwords. The PCI 9050-1 asserts one Address cycle and continues to burst data. If a device requires a new Address cycle (ADS#), it can assert the BTERM# input to cause the PCI 9050-1 to assert a new Address cycle. The BTERM# input acknowledges the current Data transfer (replacing LRDYi#) and requests that a new Address cycle be asserted (ADS#). The new address is for the next Data transfer. If Bterm mode and BTERM# input are enabled (LASxBRD[2]=1 and/or EROMBRD[2]=1) and the BTERM# signal is asserted, the PCI 9050-1 asserts BLAST# only if its Read FIFO is full, its Write FIFO is empty, or a transfer is complete. #### 2.2.4.3.3 Partial Lword Accesses Partial Lword accesses are Lword accesses in which not all byte enables are asserted. Burst Start addresses can be any Lword boundary. If the Burst Start address in a Direct Slave transfer is not aligned to an Lword boundary, the PCI 9050-1 first performs a single cycle. It then starts to burst on the Lword boundary. Table 2-8. Direct Slave Single and Burst Reads | Bus | Direct Slave<br>Single Reads | Direct Slave<br>Burst Reads | |---------------------------------|------------------------------|--------------------------------------------------------------| | 32-, 16-, or 8-bit<br>Local Bus | Passes the byte enables | Ignores the byte<br>enables and all<br>32-bit data is passed | #### 2.2.4.4 Recovery States In Non-Multiplexed mode, the PCI 9050-1 uses the NXDA (data-to-address wait states) value in the Bus Region Descriptor register(s) (LASxBRD[14:13] and/or EROMBRD[14:13], where x is the Local Address Space number) to determine the number of recovery states to insert between the last data transfer and next address cycle. This value can be programmed between 0 and 3 clock cycles (default value is 0). In Multiplexed mode, the PCI 9050-1 inserts a minimum of one recovery state between the last data transfer and the next address cycle. Add recovery states by programming values greater than one into the NXDA bits of the Bus Region Descriptor register(s) (LASxBRD[14:13] and/or EROMBRD[14:13], where x is the Local Address Space number). **Note:** The PCI 9050-1 does not support the i960J function that uses the LRDYi# to add recovery states. No additional recovery states are added if LRDYi# remains asserted during the last Data cycle. #### 2.2.4.5 Local Bus Read Accesses For all single cycle Local Bus Read accesses, the PCI 9050-1 reads only bytes corresponding to byte enables requested by a PCI Master. For all Burst Read cycles, the PCI 9050-1 can be programmed to: - Perform Direct Slave Delayed Reads - · Perform Direct Slave Read Ahead - · Generate internal wait states - Enable external wait control (LRDYi#) - · Enable type of Burst mode to perform #### 2.2.4.6 Local Bus Write Accesses For Local Bus writes, only bytes specified by a PCI Bus Master are written. For all Burst Write cycles, the PCI 9050-1 can be programmed to: - · Generate internal wait states - Enable external wait control (LRDYi#) #### 2.2.5 Local Bus Big/Little Endian Mode The PCI 9050-1 Local Bus can be independently programmed to operate in Little or Big Endian mode for each of the following transfer types: - Direct Slave accesses to Local Address Space 0 - Direct Slave accesses to Local Address Space 1 - Direct Slave accesses to Local Address Space 2 - Direct Slave accesses to Local Address Space 3 - Direct Slave accesses to Expansion ROM **Notes:** The PCI Bus is always Little Endian. Only byte lanes are swapped, not individual bits. The PCI 9050-1 Local Bus can be programmed to operate in Big or Little Endian mode, as listed in Table 2-9. Table 2-9. Big/Little Endian Byte Number and Lane Cross-Reference | Byte Number | | | |-------------|---------------|------------| | Big Endian | Little Endian | Byte Lane | | 3 | 0 | LAD[7:0] | | 2 | 1 | LAD[15:8] | | 1 | 2 | LAD[23:16] | | 0 | 3 | LAD[31:24] | Big/Little Endian Control bits are as follows: - LAS0BRD[24]—Space 0 - LAS1BRD[24]—Space 1 - LAS2BRD[24]—Space 2 - LAS3BRD[24]—Space 3 - EROMBRD[24]—Expansion ROM In Big Endian mode, the PCI 9050-1 transposes data byte lanes. Data is transferred as listed in Table 2-10 through Table 2-14. #### 2.2.5.1 32-Bit Local Bus— Big Endian Mode Data is Lword-aligned to the uppermost byte lane (Address Invariance). Table 2-10. Lword Lane Transfer—32-Bit Local Bus | Burst Order | Byte Lane | |----------------|------------------------------------------| | First Transfer | PCI Byte 0 appears on Local Data [31:24] | | | PCI Byte 1 appears on Local Data [23:16] | | | PCI Byte 2 appears on Local Data [15:8] | | | PCI Byte 3 appears on Local Data [7:0] | Figure 2-5. Big/Little Endian—32-Bit Local Bus #### 2.2.5.2 16-Bit Local Bus— Big Endian Mode For a 16-bit Local Bus, the PCI 9050-1 can be programmed to use upper or lower word lanes. Table 2-11. Upper Word Lane Transfer— 16-Bit Local Bus | Burst Order | Byte Lane | |-----------------|--------------------------------------| | First Transfer | Byte 0 appears on Local Data [31:24] | | | Byte 1 appears on Local Data [23:16] | | Second Transfer | Byte 2 appears on Local Data [31:24] | | | Byte 3 appears on Local Data [23:16] | Table 2-12. Lower Word Lane Transfer—16-Bit Local Bus | Burst Order | Byte Lane | | |-----------------|-------------------------------------|--| | First Transfer | Byte 0 appears on Local Data [15:8] | | | | Byte 1 appears on Local Data [7:0] | | | Second Transfer | Byte 2 appears on Local Data [15:8] | | | | Byte 3 appears on Local Data [7:0] | | Figure 2-6. Big/Little Endian—16-Bit Local Bus #### 2.2.5.3 8-Bit Local Bus— Big Endian Mode For an 8-bit Local Bus, the PCI 9050-1 can be programmed to use upper or lower byte lanes. Table 2-13. Upper Byte Lane Transfer—8-Bit Local Bus | Burst Order | Byte Lane | |-----------------|--------------------------------------| | First Transfer | Byte 0 appears on Local Data [31:24] | | Second Transfer | Byte 1 appears on Local Data [31:24] | | Third Transfer | Byte 2 appears on Local Data [31:24] | | Fourth Transfer | Byte 3 appears on Local Data [31:24] | Table 2-14. Lower Byte Lane Transfer—8-Bit Local Bus | Burst Order | Byte Lane | |-----------------|------------------------------------| | First Transfer | Byte 0 appears on Local Data [7:0] | | Second Transfer | Byte 1 appears on Local Data [7:0] | | Third Transfer | Byte 2 appears on Local Data [7:0] | | Fourth Transfer | Byte 3 appears on Local Data [7:0] | Figure 2-7. Big/Little Endian—8-Bit Local Bus #### 2.3 ARBITRATION TIMING DIAGRAM Note: The PCI 9050-1 always releases the Local Bus between different Direct Slave accesses. Timing Diagram 2-1. PCI 9050-1 Local Bus Arbitration ### 3 RESET AND SERIAL EEPROM INITIALIZATION #### 3.1 INITIALIZATION During power-on, the PCI RST# signal resets the default values of the PCI 9050-1 internal registers. In return, the PCI 9050-1 outputs the local LRESET# signal and checks for a serial EEPROM. If a serial EEPROM exists, and the first 48 bits are not all ones (1), the PCI 9050-1 loads the internal registers from the serial EEPROM. Otherwise, default values are used. The PCI 9050-1 Configuration registers can be written only by the optional serial EEPROM or PCI Host processor. During serial EEPROM initialization, the PCI 9050-1 response to Direct Slave accesses is Retrys. #### 3.2 RESET #### 3.2.1 PCI Bus RST# Input PCI Bus RST# input assertion causes all PCI Bus outputs to float, resets the entire PCI 9050-1, asserts Local reset output LRESET#, and floats all other Local Bus output and I/O pins except BCLKO, EECS, EEDI, EESK, and LHOLDA. #### 3.2.2 Software Reset A PCI host can set the PCI Adapter Software Reset bit (CNTRL[30]=1) to reset the PCI 9050-1 and assert LRESET#. The PCI and Local Configuration registers contents are not reset. When the Software Reset bit is set, the PCI 9050-1 responds only to Configuration register accesses, and not to Local Bus accesses. The PCI 9050-1 remains in this reset condition until the PCI Host clears the Software Reset bit (CNTRL[30]=0). The PCI Interface is not reset. **Note:** If Direct Slave Read Ahead mode is enabled (CNTRL[16]=1), disable it prior to a software reset, or if following a software reset, perform a Direct Slave read of any valid Local Bus address, except the next sequential Lword referenced from the last Direct Slave read, to flush the Direct Slave Read FIFO. #### 3.2.3 Local Bus Output LRESET# LRESET# is asserted when the PCI Bus RST# input is asserted (4 to 10 ns delay) or the Software Reset bit is set (CNTRL[30]=1). #### 3.3 SERIAL EEPROM After reset, the PCI 9050-1 attempts to read the serial EEPROM to determine its presence. An active low start bit indicates the serial EEPROM is present. (Refer to the manufacturer's data sheet for the particular serial EEPROM being used.) If the first 48 bits in the serial EEPROM are not all ones (1), then the PCI 9050-1 assumes the device is not blank, and continues reading. For blank serial EEPROM conditions, the PCI 9050-1 reverts to the default values. (Refer to Table 3-1.) When the Serial EEPROM Valid bit is set to 1 (CNTRL[28]=1), if programmed, real or random data is detected in the serial EEPROM. A serial data start bit set to 1 indicates that a serial EEPROM is not present. For missing serial EEPROM conditions, the PCI 9050-1 stops the serial EEPROM load and reverts to the default values. However, the PCI 9050-1 requires a programmed serial EEPROM to set the PCI Direct Slave Retry Delay Clocks (CNTRL[22:19]) value to 3h or greater, or to set the *PCI r2.1* Features Enable bit (CNTRL[14]=1). The 5V serial EEPROM clock is derived from the PCI clock. The PCI 9050-1 generates the serial EEPROM clock by internally dividing the PCI clock by 32. Table 3-1. Serial EEPROM Guidelines | Serial<br>EEPROM | PCI 9050-1<br>System Boot Condition | |------------------|------------------------------------------------------------------------| | None | Uses default values (Start bit is 1). | | Programmed | Boots with serial EEPROM values (Start bit is 0). | | Blank | Detects a blank device and reverts to default values (Start bit is 0). | **Notes:** 2K-bit devices, such as the FM93CS56, are not compatible. The PCI 9050-1 does not support serial EEPROMs that do not support sequential reads (such as the FM93C46L). A PCI Bus host can read or program the serial EEPROM. Register bits CNTRL[29:24] control the PCI 9050-1 pins, enabling reading or writing of the serial EEPROM bits. (Refer to the manufacturer's data sheet for the particular serial EEPROM being used.) To reload serial EEPROM data into the PCI 9050-1 internal registers, write 1 to the Reload Configuration Registers bit (CNTRL[29]=1). The following steps are necessary, to read or write to the serial EEPROM: - Enable the serial EEPROM Chip Select, EECS, by writing 1 to the User I/O, Direct Slave Response, Serial EEPROM, and Initialization Control (CNTRL[25]=1). - Generate the serial EEPROM clock by writing 0 and then 1. The data is read or written during the zero-to-one transition. (Refer to CNTRL[24].) - 3. Send the command code to the serial EEPROM. - 4. If the serial EEPROM is present, 0 is returned as a Start bit after the command code. - 5. Read or write the data. - 6. Write 0 to CNTRL[25] to end serial EEPROM access (the serial EEPROM EECS pin goes low). #### 3.3.1 Serial EEPROM Load Sequence The serial EEPROM load sequence, listed in Table 3-2, uses the following abbreviations: - MSW = Most Significant Word bits [31:16] - LSW = Least Significant Word bits [15:0] #### 3.3.1.1 Serial EEPROM Load The registers listed in Table 3-2 are loaded from the serial EEPROM after a PCI reset is de-asserted. The serial EEPROM is organized in words (16-bit). The PCI 9050-1 first loads the Most Significant Word bits (MSW[31:16]), starting from the most significant bit ([31]). The PCI 9050-1 then loads the Least Significant Word bits (LSW[15:0]), starting again from the most significant bit ([15]). Therefore, the PCI 9050-1 loads the Device ID, Vendor ID, Class Code, and so forth. The serial EEPROM values can be programmed using a serial EEPROM programmer or PLXMon™ software. The CNTRL register allows programming of the serial EEPROM, one bit at a time. Values should be programmed in the order listed in Table 3-2. The 50, 16-bit words listed in the table are stored sequentially in the serial EEPROM. #### 3.3.1.2 Recommended Serial EEPROMs The PCI 9050-1 is designed to use serial EEPROMs with a three-wire serial interface, powered at 5V, and that support 1 MHz clocking and sequential reads. For specific EEPROM recommendations, refer to the EEPROM Guidelines posted on the PLX website, http://www.plxtech.com/products/default.htm. Figure 3-1. Serial EEPROM Memory Map Note: Serial EEPROM values shown are register values for the PCI 9050RDK. Table 3-2. Serial EEPROM Register Load Sequence | EEPROM<br>Offset | Register<br>Offset | Serial<br>EEPROM | Description | | | |------------------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|--|--| | Onset<br>Oh | PCI 02h | Value<br>9050 | • | | | | 2h | PCI 00h | 10B5 | Device ID Vender ID | | | | 4h | PCI 0Ah | 0680 | Vendor ID Class Code | | | | 6h | PCI 08h | 0000<br>000x | | | | | 8h | PCI 2Eh | 9050 | Class Code (revision is not loadable) Subsystem ID | | | | Ah | PCI 2Ch | 10B5 | Subsystem ID Subsystem Vendor ID | | | | Ch | PCI 3Eh | XXXX | (Maximum Latency and Minimum Grant are not loadable) | | | | Eh | PCI 3Ch | 01xx | Interrupt Pin (Interrupt Line Routing is not loadable) | | | | 10h | LOCAL 02h | FFF0 | MSW of Range for PCI-to-Local Address Space 0 (1 MB) | | | | 12h | LOCAL 00h | 0000 | LSW of Range for PCI-to-Local Address Space 0 (1 MB) | | | | 14h | LOCAL 06h | FFFF | MSW of Range for PCI-to-Local Address Space 1 | | | | 16h | LOCAL 04h | FFF1 | LSW of Range for PCI-to-Local Address Space 1 | | | | 18h | LOCAL 04H | FFF0 | MSW of Range for PCI-to-Local Address Space 2 | | | | 1Ah | LOCAL 08h | 0000 | | | | | 1Ch | LOCAL 06h | FFF0 | LSW of Range for PCI-to-Local Address Space 2 | | | | 1Eh | LOCAL 0Ch | 0000 | MSW of Range for PCI-to-Local Address Space 3 | | | | 20h | LOCAL 12h | 0000 | LSW of Range for PCI-to-Local Address Space 3 MSW of Range for PCI-to-Local Expansion ROM (64 KB) | | | | 22h | LOCAL 12h | 0000 | LSW of Range for PCI-to-Local Expansion ROM (64 KB) | | | | 24h | LOCAL 16h | 0200 | ` ` ` / | | | | 26h | LOCAL 14h | 0001 | MSW of Local Base Address (Remap) for PCI-to-Local Address Space 0 | | | | 28h | LOCAL 14h | 0300 | LSW of Local Base Address (Remap) for PCI-to-Local Address Space 0 | | | | 2Ah | LOCAL 18h | 0001 | MSW of Local Base Address (Remap) for PCI-to-Local Address Space 1 | | | | 2Ch | LOCAL 16h | 0100 | LSW of Local Base Address (Remap) for PCI-to-Local Address Space 1 | | | | 2Eh | LOCAL 1Ch | 0001 | MSW of Local Base Address (Remap) for PCI-to-Local Address Space 2 | | | | 30h | LOCAL 22h | 0400 | LSW of Local Base Address (Remap) for PCI-to-Local Address Space 2 | | | | 32h | LOCAL 20h | 0001 | MSW of Local Base Address (Remap) for PCI-to-Local Address Space 3 | | | | 34h | LOCAL 26h | 0000 | LSW of Local Base Address (Remap) for PCI-to-Local Address Space 3 | | | | 36h | LOCAL 24h | 0000 | MSW of Local Base Address (Remap) for PCI-to-Local Expansion ROM | | | | 38h | LOCAL 2Ah | 4000 | LSW of Local Base Address (Remap) for PCI-to-Local Expansion ROM MSW of Rue Region Descriptors for Local Address Space 0 | | | | 3Ah | LOCAL 28h | 0022 | MSW of Bus Region Descriptors for Local Address Space 0 | | | | 3Ch | LOCAL 26h | 4000 | LSW of Bus Region Descriptors for Local Address Space 0 | | | | 3Eh | LOCAL 2Ch | 0022 | MSW of Bus Region Descriptors for Local Address Space 1 LSW of Bus Region Descriptors for Local Address Space 1 | | | | 40h | LOCAL 32h | 0080 | MSW of Bus Region Descriptors for Local Address Space 1 | | | | 42h | LOCAL 30h | 0005 | LSW of Bus Region Descriptors for Local Address Space 2 | | | | 44h | LOCAL 36h | 5421 | MSW of Bus Region Descriptors for Local Address Space 2 | | | | 46h | LOCAL 34h | 38E9 | | | | | 48h | LOCAL 34h | 0000 | LSW of Bus Region Descriptors for Local Address Space 3 MSW of Bus Region Descriptors for Expansion ROM | | | | 4Ah | LOCAL 38h | 0000 | LSW of Bus Region Descriptors for Expansion ROM | | | | 4Ch | LOCAL 36h | 0208 | MSW of Chip Select (CS) 0 Base and Range | | | | 4Eh | LOCAL 3Ch | 0001 | LSW of Chip Select (CS) 0 Base and Range | | | | 50h | LOCAL 42h | 0300 | MSW of Chip Select (CS) 1 Base and Range | | | | 52h | LOCAL 42h | 0009 | LSW of Chip Select (CS) 1 Base and Range | | | | Serial<br>EEPROM<br>Offset | Register<br>Offset | Serial<br>EEPROM<br>Value | Description | | |----------------------------|--------------------|---------------------------|-----------------------------------------------------------------------------------|--| | 54h | LOCAL 46h | 0101 | MSW of Chip Select (CS) 2 Base and Range | | | 56h | LOCAL 44h | 0001 | LSW of Chip Select (CS) 2 Base and Range | | | 58h | LOCAL 4Ah | 0408 | MSW of Chip Select (CS) 3 Base and Range | | | 5Ah | LOCAL 48h | 0001 | LSW of Chip Select (CS) 3 Base and Range | | | 5Ch | LOCAL 4Eh | 0000 | MSW of Interrupt Control/Status | | | 5Eh | LOCAL 4Ch | 0041 | LSW of Interrupt Control/Status | | | 60h | LOCAL 52h | 007C | MSW of User I/O, Direct Slave Response, Serial EEPROM, and Initialization Control | | | 62h | LOCAL 50h | 4B76 | LSW of User I/O, Direct Slave Response, Serial EEPROM, and Initialization Control | | Table 3-2. Serial EEPROM Register Load Sequence (Continued) ### 3.4 INTERNAL REGISTERS The PCI 9050-1 chip provides several internal registers, allowing maximum flexibility in bus interface design and performance. The register types are as follows: - PCI Configuration Registers (accessible from the PCI Bus and serial EEPROM) - Local Configuration Registers (accessible from the PCI Bus and serial EEPROM) **Note:** Local Configuration register access can be limited to Memory- or I/O-Mapped. Access can also be disabled by way of the PCIBAR Enable bits (CNTRL[13:12]). These bits should not be disabled for the PC platform. ### 3.4.1 PCI Configuration Registers Device and Vendor IDs. There are two sets of Device and Vendor IDs. The Device ID and Vendor ID are located at offset 00h of the PCI Configuration registers (PCIIDR[31:16] and PCIIDR[15:0], respectively). The Subsystem ID and Subsystem Vendor ID are located at offsets 2Eh and 2Ch, respectively, of the PCI Configuration registers (PCISID[15:0] and PCISVID[15:0], respectively). The Device ID and Vendor ID identify the particular device and its manufacturer. The Subsystem Vendor ID and Subsystem ID provide a way to distinguish between PCI interface chip vendors and add-in board manufacturers, using a PCI chip. **Status.** This register contains PCI Bus-related events information. **Command.** This register controls the ability of a device to respond to PCI accesses. It controls whether the device responds to I/O or Memory Space accesses. **Class Code.** This register identifies the general function of the device. (Refer to *PCI r2.2* for further details.) **Revision ID.** The value read from this register represents the PCI 9050-1 current silicon revision. **Header Type.** This register defines the device configuration header format and whether the device is single function or multi-function. Note: Multiple functions are not supported. **Cache Line Size.** This register defines the system cache line size in units of 32-bit Lwords. PCI Base Address for Memory Accesses to Local Configuration Registers. The system BIOS uses this register to assign a PCI Address space segment for Memory accesses to the PCI 9050-1 Local Configuration registers. The PCI Address Range occupied by these Configuration registers is fixed at 128 bytes. During initialization, the Host writes FFFFFFFF to this register, then reads back FFFFFF80, determining the required Memory space of 128 bytes. The Host then writes the base address to PCIBAR0[31:7]. PCI Base Address for I/O Accesses to Local Configuration Registers. The system BIOS uses this register to assign a PCI address space segment for I/O accesses to the PCI 9050-1 Local Configuration registers. The PCI address range occupied by these Configuration registers is fixed at 128 bytes. During initialization, the Host writes FFFFFFFF to this register, then reads back FFFFFFF81, determining a required 128 bytes of I/O space. The Host then writes the base address to PCIBAR1[31:7]. PCI Base Address for Accesses to Local Address Spaces 0, 1, 2, and 3. The system BIOS uses these registers to assign a PCI address space segment for accesses to Local Address Space 0, 1, 2, and 3. The PCI address range occupied by this space is determined by the Local Address Space Range registers. During initialization, the Host writes FFFFFFFF to these registers, then reads back a value determined by the range. The Host then writes the base address to the upper bits of these registers. PCI Expansion ROM Base Address. The system BIOS uses this register to assign a PCI address space segment for accesses to the Expansion ROM. The PCI address range occupied by this space is determined by the Expansion ROM Range register. During initialization, the Host writes FFFFFFF to this register, then reads back a value determined by the range. The Host then writes the base address to the upper bits of this register. **PCI Interrupt Line.** This register identifies where the device interrupt line connects on the system interrupt controller(s). **PCI Interrupt Pin.** This register specifies the interrupt request pin (if any) to be used. # 3.4.2 PCI Bus Access to Internal Registers The PCI 9050-1 PCI Configuration registers are accessed from the PCI Bus with a Type 0 Configuration cycle. The PCI 9050-1 Local Configuration registers are accessed by one of the following: - A Memory cycle, with the PCI Bus address matching the base address specified in the PCI Base Address register for Memory Accesses to Local Configuration registers (PCIBAR0) - An I/O cycle, with the PCI Bus address matching the base address specified in the PCI Base Address register for I/O Accesses to Local Configuration registers (PCIBAR1) All PCI Read or Write accesses to the PCI 9050-1 registers can be Byte, Word, or Lword accesses. Memory accesses to the PCI 9050-1 registers can be burst or non-burst. The PCI 9050-1 responds with a PCI Bus disconnect for all Burst I/O accesses to the PCI 9050-1 registers. ### 3.5 TIMING DIAGRAMS Timing Diagram 3-2. PCI RST# Asserting Local Output LRESET# Timing Diagram 3-3. PCI Configuration Write to PCI Configuration Register Timing Diagram 3-4. PCI Configuration Read from PCI Configuration Register Timing Diagram 3-5. PCI Memory Write to Local Configuration Register Timing Diagram 3-6. PCI Memory Read from Local Configuration Register ## 4 DIRECT SLAVE OPERATION The functional operation described can be modified through the PCI 9050-1 programmable internal registers. #### 4.1 OVERVIEW Direct Slave operations originate on the PCI Bus, go through the PCI 9050-1, and finally access the Local Bus. The PCI 9050-1 is a PCI Bus slave and a Local Bus master. #### 4.2 DIRECT DATA TRANSFER MODE The PCI 9050-1 supports Direct Slave accesses to Local Memory by way of Memory or I/O transfers. # 4.2.1 Direct Slave Operation (PCI Master-to-Local Bus Access) The PCI 9050-1 supports Burst Memory-Mapped Transfer accesses and single Memory- or I/O-Mapped Transfer accesses to the Local Bus from the PCI Bus through an 8-Lword (32-byte) Direct Slave Read FIFO and a 16-Lword (64-byte) Direct Slave Write FIFO. The PCI Base Address registers are provided to set up the adapter location in the PCI Memory and I/O space. In addition, Local Mapping registers allow address translation from the PCI Address Space to the Local Address Space. The following five spaces are available: - Space 0 - Space 1 - Space 2 - Space 3 - Expansion ROM Expansion ROM is intended to support a bootable ROM device for the Host. For single cycle Direct Slave reads, the PCI 9050-1 reads a single Local Bus Lword or partial Lword. The PCI 9050-1 disconnects after one transfer for all Direct Slave I/O accesses. **Note:** If no PCI Byte Enables (C/BE[3:0]#) are asserted with an I/O Command access, the PCI 9050-1 issues a Target Abort. For higher data transfer rates, the PCI 9050-1 can be programmed to prefetch data during a PCI Burst read. The Prefetch size, when enabled, can be 4, 8, or 16 Lwords, or until the PCI Bus stops requesting. When the PCI 9050-1 prefetches, if enabled, it drops the Local Bus read after reaching the prefetch count. In Continuous Prefetch mode, the PCI 9050-1 prefetches as long as FIFO space is available and stops prefetching when the PCI Bus terminates the request. If Read prefetching is disabled, the PCI 9050-1 stops after one Read transfer. In addition to Prefetch mode, the PCI 9050-1 supports Direct Slave Read Ahead mode. (Refer to Section 4.2.1.3.) Each Local space can be programmed to operate in an 8-, 16-, or 32-bit Local Bus width. The PCI 9050-1 contains an internal wait state generator and external wait state input, LRDYi#. LRDYi# can be disabled or enabled by way of the Internal Configuration registers. With or without wait state(s), the Local Bus, independent of the PCI Bus, can: - Burst as long as data is available (Continuous Burst mode) - Burst four Lwords at a time (Burst-4 Lword mode) - · Perform continuous single cycles #### 4.2.1.1 Direct Slave Lock The PCI 9050-1 supports direct PCI-to-Local Bus Exclusive accesses (locked atomic operations). A PCI-locked operation to the Local Bus results in the entire address Spaces 0, 1, 2, and 3, and Expansion ROM being locked until they are released by the PCI Bus Master. Locked operations are enabled or disabled with the Direct Slave LOCK# Enable bit (CNTRL[23]) for PCI-to-Local accesses. It is the responsibility of external arbitration logic to monitor the LLOCKo# pin and enforce the meaning for an atomic operation. For example, if a local master initiates a locked operation, the local arbiter may choose to not grant use of the Local Bus to other masters until the locked operation is complete. #### 4.2.1.2 *PCI r2.1* Features Enable The PCI 9050-1 can be programmed through the PCI r2.1 Features Enable bit (CNTRL[14]) to perform all PCI Read/Write transactions in compliance with PCI r2.1. The following PCI 9050-1 behavior occurs when CNTRL[14]=1. # 4.2.1.2.1 Direct Slave Delayed Read Mode Operation PCI Bus single cycle aligned or unaligned 32-bit Direct Slave Read transactions always result in a one-Lword single-cycle transfer on the Local Bus, with corresponding Local Byte Enables (LBE[3:0]#) asserted to reflect PCI Byte Enables (C/BE[3:0]#), unless the PCI Read No Flush Mode bit is enabled (CNTRL[16]=1). (Refer to Section 4.2.1.3.) This causes the PCI 9050-1 to Retry all PCI Bus Read requests that follow, until the original PCI Address and/or Byte Enables (C/BE[3:0]#) are matched. (Refer to Figure 4-1.) Figure 4-1. Direct Slave Delayed Read Mode **Note:** The figure represents a sequence of Bus cycles. ### 4.2.1.2.2 32000 PCI Clock Timeout If the PCI Master does not complete the originally requested Direct Slave Delayed Read transfer, the PCI 9050-1 flushes the Direct Slave Read FIFO after 32000 PCI clocks and grants an access to a new Direct Slave Read access. The PCI 9050-1 Retries all other Direct Slave Read accesses that occur before the 32000 PCI clock timeout. #### 4.2.1.2.3 PCI r2.1 16- and 8-Clock Rule The PCI 9050-1 guarantees that if the first Direct Slave Write data cannot be accepted by the PCI 9050-1 and/or the first Direct Slave Read data cannot be returned by the PCI 9050-1 within 16 PCI clocks from the beginning of the Direct Slave cycle (FRAME# asserted), the PCI 9050-1 issues a Retry (STOP# asserted) to the PCI Bus. During successful Direct Slave Read and/or Write accesses, the subsequent data after the first access is accepted for writes or returned for reads in eight PCI clocks (TRDY# asserted). Otherwise, the PCI 9050-1 issues a PCI disconnect (STOP# asserted) to the PCI Master. In addition, setting the *PCI r2.1* Features Enable bit [CNTRL[14]=1) allows optional enabling of the following *PCI r2.1* functions: - No write while a Delayed Read is pending (PCI Retries for writes) (CNTRL[17]) - Write and flush pending Delayed Read (CNTRL[15]) ### 4.2.1.3 Direct Slave Read Ahead Mode The PCI 9050-1 also supports Direct Slave Read Ahead mode (CNTRL[16]), where prefetched data can be read from the PCI 9050-1 internal FIFO instead of the Local Bus. The address must be subsequent to the previous address and 32-bit aligned (next address = current address + 4). The Direct Slave Read Ahead mode functions can be used with or without Direct Slave Delayed Read mode. (Refer to Figure 4-2.) Read Ahead mode requires that Prefetch be enabled in the LASxBRD registers (where x is the Local Address Space number) for the Memory-Mapped spaces that use Read Ahead mode. The PCI 9050-1 flushes its Read FIFO for each I/O-Mapped access. Figure 4-2. Direct Slave Read Ahead Mode Note: The figure represents a sequence of Bus cycles. ### 4.2.1.4 Direct Slave Transfer A PCI Bus Master addressing the Memory space decoded for the Local Bus initiates transactions. Upon a PCI Read/Write, the PCI 9050-1 being a Local Bus Master executes a transfer, at which time it reads data into the Direct Slave Read FIFO or writes data to the Local Bus. For a PCI Direct access to the Local Bus, the PCI 9050-1 has a 16-Lword (64-byte) Write FIFO and an 8-Lword (32-byte) Read FIFO. The FIFOs enable the Local Bus to operate independently of the PCI Bus. For Write transfers, if the Write FIFO becomes full, the PCI 9050-1 is programmable to disconnect, or retain the PCI Bus while generating wait states (TRDY# de-asserted) (CNTRL[18]). For PCI Read transactions from the Local Bus, the PCI 9050-1 holds off TRDY# while gathering data from the Local Bus. For Read accesses mapped to PCI Memory space, the PCI 9050-1 prefetches up to 16 Lwords (in Continuous Prefetch mode) from the Local Bus. Unused Read data is flushed from the FIFO. For Read accesses mapped to PCI I/O space, the PCI 9050-1 does not prefetch Read data. Rather, it breaks each read of a Burst cycle into a single Address/Data cycle on the Local Bus. The PCI Direct Slave Retry Delay Clocks bits (CNTRL[22:19]) can be used to program the period of time in which the PCI 9050-1 holds off TRDY#. The PCI 9050-1 issues a Retry to the PCI Bus Transaction Master when the programmed time period expires. This occurs when the PCI 9050-1 cannot gain Local Bus control and return TRDY# within the programmed time period or the Local Bus is slowly emptying the Write FIFO, and filling the Read FIFO. The PCI 9050-1 supports on-the-fly Endian conversion for Spaces 0, 1, 2, and 3, and Expansion ROM. The Local Bus can be Big/Little Endian by using the programmable internal register configuration. Note: The PCI Bus is always Little Endian. Figure 4-3. Direct Slave Write Figure 4-4. Direct Slave Read Note: The figures represent a sequence of Bus cycles. # 4.2.1.5 Direct Slave PCI-to-Local Address Mapping Five Local Address spaces—Spaces 0, 1, 2, and 3, and Expansion ROM—are accessible from the PCI Bus. Each is defined by a set of three registers: - Local Address Range—LASORR, LAS1RR, LAS2RR, LAS3RR, and/or EROMRR - Local Base Address—LAS0BA, LAS1BA, LAS2BA, LAS3BA, and/or EROMBA - PCI Base Address—PCIBAR2, PCIBAR3, PCIBAR4, PCIBAR5, and/or PCIERBAR A fourth register, the Bus Region Descriptor register for PCI-to-Local Accesses (LAS0BRD, LAS1BRD, LAS2BRD, LAS3BRD, and/or EROMBRD), defines the Local Bus characteristics for the Direct Slave regions. (Refer to Figure 4-5.) Each PCI-to-Local Address space is defined as part of reset initialization. (Refer to Section 4.2.1.5.1.) These Local Bus characteristics can be modified at any time before actual data transactions. ## 4.2.1.5.1 Direct Slave Local Bus Initialization Range—Specifies the PCI Address bits to use for decoding a PCI access to Local Bus space. Each bit corresponds to a PCI Address bit. Bit 31 corresponds to address bit 31. Write 1 to all bits required to be included in decode, and 0 to all others. Remap PCI-to-Local Addresses into a Local Address Space—Bits in this register remap (replace) the PCI Address bits used in decode as the Local Address bits. **Local Bus Region Descriptor**—Specifies the Local Bus characteristics. #### 4.2.1.5.2 Direct Slave Initialization After a PCI reset and serial EEPROM load, the software determines the amount of required address space by writing all ones (1) to a PCI Base Address register and then reading back the value. The PCI 9050-1 returns zeros (0) in the Don't Care Address bits, effectively specifying the address space required, at which time the PCI software maps the Local Address space into the PCI Address space by programming the PCI Base Address register. Figure 4-5. Local Bus Direct Slave Access ### 4.2.1.5.3 Direct Slave Example A 1 MB prefetchable Local Address Space encompassing Local Bus Addresses 01200000h through 012FFFFFh is to be configured for Local Address Space 0. Assume the BIOS System Resource Manager allocates 1 MB with a PCI Base Address of 34500000h. The Local memory is then accessible at PCI Addresses 34500000h through 345FFFFFh. - a. Program the serial EEPROM as follows: - Range—FFF00008h [1 MB, decode the upper 12 PCI Address bits, and set the Prefetchable bit (LAS0RR[3]=1)]. - Local Base Address (Remap)—01200001h (Local Base Address for PCI-to-Local accesses). Bit 0 must be set to enable address decoding (LAS0BA[0]=1). - b. PCI Initialization software writes all ones (1) to the PCI Base Address register, then reads it back. - The PCI 9050-1 returns a value of FFF00008h, after which the PCI software writes the base address it assigned into the PCI Base Address register(s). - PCI Base Address—34500008h (PCI Base Address for Access to Local Address Space 0 register, PCIBAR2). The PCI Base Address is always aligned on a boundary determined by address space size. The Prefetchable bit is set (PCIBAR2[3]=1). # 4.2.1.5.4 Direct Slave Byte Enables (Non-Multiplexed Mode) During a Direct Slave transfer, each of five spaces—Spaces 0, 1, 2, and 3, and Expansion ROM—can be programmed to operate in an 8-, 16-, or 32-bit Local Bus width by encoding the Local Byte Enables (LBE[3:0]#). LBE[3:0]# are encoded, based on the configured Bus width, as follows. **32-Bit Bus**—The four byte enables indicate which of the four bytes are active during a Data cycle: - LBE3# Byte Enable 3—LAD[31:24] - LBE2# Byte Enable 2—LAD[23:16] - LBE1# Byte Enable 1—LAD[15:8] - LBE0# Byte Enable 0—LAD[7:0] **16-Bit Bus**—LBE[3, 1:0]# are encoded to provide BHE#, LA1, and BLE#, respectively: - LBE3# Byte High Enable (BHE#)—LAD[15:8] - LBE2# not used - LBE1# Address bit 1 (LA1) - LBE0# Byte Low Enable (BLE#)—LAD[7:0] **8-Bit Bus**—LBE[1:0]# are encoded to provide LA1 and LA0, respectively: - LBE3# not used - LBE2# not used - LBE1# Address bit 1 (LA1) - LBE0# Address bit 0 (LA0) # 4.2.1.5.5 Direct Slave Byte Enables (Multiplexed Mode) During a Direct Slave transfer, each of five spaces—Spaces 0, 1, 2, and 3, and Expansion ROM—can be programmed to operate in an 8-, 16-, or 32-bit Local Bus width by encoding the Local Byte Enables (LBE[3:0]#). LBE[3:0]# are encoded, based on the configured Bus width, as follows. **32-Bit Bus**—The four byte enables indicate which of the four bytes are active during a Data cycle: - LBE3# Byte Enable 3—LAD[31:24] - LBE2# Byte Enable 2—LAD[23:16] - LBE1# Byte Enable 1—LAD[15:8] - LBE0# Byte Enable 0—LAD[7:0] **16-Bit Bus**—LBE[3, 1:0]# are encoded to provide BHE#, LAD1, and BLE#, respectively: - LBE3# Byte High Enable (BHE#)—LAD[15:8] - LBE2# not used - LBE1# Address bit 1 (LAD1) - LBE0# Byte Low Enable (BLE#)—LAD[7:0] **8-Bit Bus**—LBE[1:0]# are encoded to provide LAD1 and LAD0, respectively: - LBE3# not used - LBE2# not used - LBE1# Address bit 1 (LAD1) - LBE0# Address bit 0 (LAD0) During the address phase, LAD[1:0] are valid address bits with the same value as LBE[1:0]#. # 4.3 RESPONSE TO FIFO FULL OR EMPTY Table 4-1 lists the PCI 9050-1 response to full or empty FIFOs. Table 4-1. Response to FIFO Full or Empty | Mode | Direction | FIFO | PCI Bus | Local Bus | |--------------------|--------------|-------|-------------------------------------------|----------------------------------------------------------------------------| | Direct Slave Write | PCI-to-Local | Full | Disconnect or Throttle TRDY# <sup>1</sup> | De-assert LHOLDA if Local Bus is busy and wait for LHOLD to be de-asserted | | | | Empty | Normal | Normal, assert BLAST# | | Discal Olega Basel | Local-to-PCI | Full | Normal | Normal, assert BLAST# | | Direct Slave Read | | Empty | Disconnect or Throttle TRDY# <sup>1</sup> | Normal | <sup>1.</sup> Throttle TRDY# depends on the PCI Direct Slave Retry Delay Clocks (CNTRL[22:19]). ## 4.4 TIMING DIAGRAMS Note: The PCI 9050-1 always releases the Local Bus between different Direct Slave accesses. Timing Diagram 4-1. PCI 9050-1 Local Bus Arbitration Timing Diagram 4-2. Local LINTi[2:1] Asserting PCI Output INTA# Timing Diagram 4-3. USER[3:0] as Inputs Timing Diagram 4-4. USER[3:0] as Outputs Timing Diagram 4-5. Chip Select [3:0]# CS[3:0]# Base Address is in the range of Spaces 3 through 0 Note: ## 4.4.1 Serial EEPROM and Configuration Initialization Timing Diagram 4-7. PCI RST# Asserting Local Output LRESET# Timing Diagram 4-8. PCI Configuration Write to PCI Configuration Register Timing Diagram 4-9. PCI Configuration Read from PCI Configuration Register Timing Diagram 4-10. PCI Memory Write to Local Configuration Register Timing Diagram 4-11. PCI Memory Read from Local Configuration Register ## 4.4.2 Non-Multiplexed Mode Local Bus Note: Single write, 32-bit Local Bus, without wait states Space 0 is mapped to I/O Address-to-data = zero wait states Data-to-data = zero wait states Read strobe delay = zero wait states Timing Diagram 4-12. Non-Multiplexed Mode, Direct Slave Single Write without Wait States (32-Bit Local Bus) Timing Diagram 4-13. Non-Multiplexed Mode, Direct Slave Single Read without Wait States (32-Bit Local Bus) Timing Diagram 4-14. Non-Multiplexed Mode, Direct Slave Single Read with External (LRDYi#) Wait States (32-Bit Local Bus) Note: Non-Burst write of four Lwords 32-bit Local Bus, BTERM# is disabled Address-to-data = five NWAD wait states Data-to-data = one NWDD wait state Write strobe delay = three wait states Write cycle hold = two wait states Timing Diagram 4-15. Non-Multiplexed Mode, Direct Slave Non-Burst Write with Wait States (32-Bit Local Bus) Timing Diagram 4-16. Non-Multiplexed Mode, Direct Slave Non-Burst Write (8-Bit Local Bus) Write strobe delay = two wait states, WR# not asserted because the delay is not ≤ NWAD Data-to-data = zero NWDD wait states Write hold cycle = one wait state Timing Diagram 4-17. Non-Multiplexed Mode, Direct Slave Non-Burst Read (32-Bit Local Bus) Note: Address-to-data = two NRAD wait states Data-to-data = zero wait states Read strobe delay = zero wait states Timing Diagram 4-18. Non-Multiplexed Mode, Direct Slave Non-Burst Read with Unaligned PCI Address (16-Bit Local Bus) Timing Diagram 4-19. Non-Multiplexed Mode, Direct Slave Non-Burst Read with Prefetch (16-Bit Local Bus) Timing Diagram 4-20. Non-Multiplexed Mode, Direct Slave Non-Burst Read with Continuous Prefetch (8-Bit Local Bus) Timing Diagram 4-21. Non-Multiplexed Mode, Direct Slave Burst Write with Delayed Local Bus (32-Bit Local Bus) Timing Diagram 4-22. Non-Multiplexed Mode, Direct Slave Burst Write with Wait States (16-Bit Local Bus) Write strobe delay = one wait state Write cycle hold = zero wait states Note: Local Bus: Little Endian, 32-bit Burst enabled (Burst write of four Lwords) BTERM# disabled Data-to-address = two NXDA wait states Timing Diagram 4-23. Non-Multiplexed Mode, Direct Slave Burst Write with BTERM# Disabled and Wait States (32-Bit Local Bus) Note: Local Bus: Little Endian, 32-bit Burst enabled (Burst write of five Lwords), BTERM# enabled Address-to-data = zero wait states Data-to-data = zero wait states Write strobe delay = zero wait states Write cycle hold = zero wait states Timing Diagram 4-24. Non-Multiplexed Mode, Direct Slave Burst Write with BTERM# Enabled (32-Bit Local Bus) Timing Diagram 4-25. Non-Multiplexed Mode, Direct Slave Burst Write with BTERM# Enabled (8-Bit Local Bus) Timing Diagram 4-26. Non-Multiplexed Mode, Direct Slave Burst Read with Prefetch of Four Lwords (32-Bit Local Bus) Read strobe delays = zero wait states Timing Diagram 4-27. Non-Multiplexed Mode, Direct Slave Burst Read with Prefetch of Eight Lwords (16-Bit Local Bus) Note: Burst read four Lwords > Address-to-data = one NRAD wait state Data-to-data = one NRDD wait state Read strobe delay = zero wait states Timing Diagram 4-28. Non-Multiplexed Mode, Direct Slave Burst Read with Prefetch of Four Lwords (8-Bit Local Bus) Note: Direct Slave read for Space 0 (same for Spaces 1, 2, and 3 and Expansion ROM) Prefetch eight Lwords, 32-bit Local Bus Timing Diagram 4-29. Non-Multiplexed Mode, Direct Slave Read with Read Ahead Mode Enabled (CNTRL[16]=1) Timing Diagram 4-30. Non-Multiplexed Mode, Direct Slave Burst Write with PCI Write Release Bus Mode Enabled (CNTRL[18]=1) Note: Disconnect immediately for a read Does not affect pending reads when Write cycle occurs Does not flush the Read FIFO if PCI Read cycle completes Force Retry on write if read is pending De-assert TRDY# until space is available in the Direct Slave Write FIFO Timing Diagram 4-31. Non-Multiplexed Mode, Direct Slave Burst Read with PCI Write Release Bus Mode Disabled (PCI Write Hold Bus Mode Enabled), PCI Read No Write Mode and PCI Read No Flush Mode (Read Ahead Mode) Enabled, PCI Read with Write Flush Mode Disabled, and PCI r2.1 Features Enabled (CNTRL[18:14]=01101) #### 4.4.3 Big Endian Mode and Multiplexed Mode Local Bus Timing Diagram 4-32. Multiplexed Mode, Direct Slave Single Write, Local Bus Big Endian (32-Bit) Timing Diagram 4-33. Multiplexed Mode, Direct Slave Single Read, Local Bus Big Endian (32-Bit) Timing Diagram 4-34. Multiplexed Mode, Direct Slave Burst Write, Local Bus Big Endian (32-Bit) Timing Diagram 4-35. Multiplexed Mode, Direct Slave Burst Read, Local Bus Big Endian (32-Bit) Timing Diagram 4-36. Multiplexed Mode, Direct Slave Burst Write, Local Bus Big Endian (16-Bit) Write strobe delay = zero wait states Write cycle hold = zero wait states Timing Diagram 4-37. Multiplexed Mode, Direct Slave Burst Read, Local Bus Big Endian (16-Bit) # 5 LOCAL CHIP SELECT #### 5.1 OVERVIEW The PCI 9050-1 provides four chip select outputs to selectively enable devices on its Local Bus. Each active-low chip select is programmable and independent of any local address space. Without this feature, external address decoding logic is required to implement chip selects. # 5.2 CHIP SELECT BASE ADDRESS REGISTERS There are four Chip Select Base Address registers. These registers control the four chip select pins on the PCI 9050-1. [For example, Chip Select 0 Base Address register (CS0BASE) controls CS0#, Chip Select 1 Base Address register (CS1BASE) controls CS1#, and so forth.] The Chip Select Base Address registers serve three purposes: - To enable or disable chip select functions within the PCI 9050-1. If enabled, the chip select signal is active if the Local Bus Address falls within the address specified by the range and base address. If disabled, the chip select signal is not active. - 2. To set the range of the Local Bus Addresses for which the chip select signal(s) is active. - 3. To set the Local Base Address, at which the range starts. The three rules used to program the Chip Select Base Address registers are as follows: - 1. Range must be a power of 2 (only the most significant bit is 1). - 2. Base address must be a multiple of the range or 0. - Address range must be encompassed by one or more Local Address Spaces. Otherwise, the chip select decoder does not see addresses which have not been claimed by the PCI 9050-1 on behalf of a Local Address Space, and a chip select is not asserted. Chip selects are not bound to any particular Local Address Space unless programmed accordingly in the CSxBASE, LASxRR, and LASxBA registers (where x is the Chip Select number or Local Address Space number, as appropriate). Each 28-bit Chip Select Base Address register is programmed, as listed in the following table. Table 5-1. Chip Select Base Address Register Signal Programming | MSB=27 | | | | | | LSB=0 | |--------|------|------|------|------|------|-------| | XXXX | XXXX | XXXX | XXXX | XXXX | XXXX | XXXY | The Y bit (bit 0) enables or disables the chip select signal. X bits are used to determine the range and base address of where the CS# pin is asserted. To program the base and range, the X bits are set as follows: - Device length or range is specified by the first bit set above the Y bit. Determined by setting a bit in the register, calculated by shifting the range value (a power of 2) one bit to the right (range divided by 2). - Base Address is determined by the bit(s) set above the range bit. The address is not shifted from its original value. The base address uses all bits in the register above (to the left of) the range bit, and none of the bits in the register at or below (to the right of) the range bit. Figure 5-1. Chip Select Base Address and Range # 5.3 PROCEDURE FOR USING CHIP SELECT BASE ADDRESS REGISTERS The following describes the procedure for using the Chip Select Base Address registers. - 1. Determine the range in hex. The range must be a power of 2 (only the highest order bit is set). - 2. Set a bit in the Chip Select Base Address register to specify the range. Calculate this value by shifting the range value one bit to the right (range divided by 2). Only one bit may be set to encode the range. - 3. Determine the base address. The base address must be a multiple of the range [the base address cannot contain ones (1) at or below (to the right of) the encoded range bit]. Set the base address directly into the bits above the range bit. The base address is not shifted from its original value. - 4. Set the Enable bit (bit 0) in the Chip Select Base Address register to 1. # 5.3.1 Chip Select Base Address Register Programming Example A 16K SRAM device is attached to the Local Bus and a chip select is provided. The base address is specified to be 24000h. The following figure illustrates this example. Figure 5-2. Memory Map Example - 1. Determine the range in hex and divide the value by 2 (*for example*, 16K is equivalent to 4000h, leaving the range encoding at 2000h). - Determine the base address (for example, 24000h). Verify that the base address does not overwrite the range bit or any lower bits. - 3. Set the base address into the bits above the range encoding. The base address is not shifted from its original value. - 4. Set the Enable bit (bit 0). The following is a complete example of setting the Chip Select Base Address register with a range of 4000h, a base address of 24000h, and enabled: | MSB=27 | | | | | | LSB=0 | |--------|------|------|------|------|------|-------| | 0000 | 0000 | 0010 | 0110 | 0000 | 0000 | 0001 | #### 5.4 TIMING DIAGRAM Note: CS[3:0]# Base Address is in the range of Spaces 3 through 0 Timing Diagram 5-1. Chip Select [3:0]# LW/R# # 6 PCI/LOCAL INTERRUPTS AND USER I/O #### 6.1 OVERVIEW The PCI 9050-1 provides two Local interrupt input pins (LINTi[2:1]) and a register bit in the Interrupt Control/Status register (INTCSR[7]) that can optionally trigger PCI interrupt INTA# output. The interrupt input pins have an associated register bit to enable or disable the pin (INTCSR[3, 0], respectively), and each has a Status bit to indicate whether an interrupt source is active (INTCSR[5, 2], respectively). LINTi[2:1] pins are programmable for active-low or active-high polarity, and are level-sensitive. LINT[2:1] interrupts are cleared when the interrupt source is no longer active, or the interrupt input pin is disabled. INTA# output can also be de-asserted by clearing the PCI Interrupt Enable bit (INTCSR[6]=0). #### 6.2 INTERRUPTS Figure 6-1. Interrupt and Error Sources #### 6.2.1 PCI Interrupts (INTA#) A PCI 9050-1 PCI interrupt (INTA#) can be asserted by Local Interrupt Input 2 or 1 (LINTi[2:1]), which are described in the next section. INTA# can also be asserted by setting the Software Interrupt bit (INTCSR[7]=1). INTA# can be enabled or disabled (default configuration) in the Interrupt Control/Status register (INTCSR[6]). If a PCI interrupt is required, the PCI Interrupt Pin register (PCIIPR) must be set to a value of 1h at boot time by the serial EEPROM (PCIIPR[7:0]=1h), or the chip default value 1h if a blank or no serial EEPROM is used, so that BIOS can route INTA# to an interrupt controller interrupt request (IRQ) input. BIOS writes the assigned IRQ number to the PCI Interrupt Line register (PCIILR). PCIILR register bit values are system-architecture specific. An INTA# assertion generated from either LINTi[2:1], configured as level-sensitive inputs is cleared when one of the following occurs: - · Interrupt source is no longer active - · Interrupt input pin is disabled - PCI interrupts are disabled (INTCSR[6]=0) Subsequent to disabling interrupts, if the Local interrupt input remains asserted and interrupts are re-enabled, another interrupt is generated. A software interrupt can be enabled by setting the Software Interrupt bit (INTCSR[7]=1), and INTA# is asserted if the PCI Interrupt Enable bit is also set (INTCSR[6]=1). INTA# output is subsequently de-asserted when the Software Interrupt or PCI Interrupt Enable bit is cleared (INTCSR[7 or 6]=0, respectively). INTA# is a level output. If INTA# is asserted or de-asserted in response to LINTi[2:1] input, INTA# output is asynchronous to the PCI and Local clocks. If INTA# is asserted or de-asserted by software, INTA# output timing is referenced to a rising edge of the PCI clock. **Note:** Regarding PLXMon, if PCI interrupts are enabled and the PCI 9050-1 generates an INTA#, the interrupt status displayed in PLXMon does not show the bit in the INTCSR runtime register as "active." This occurs because the PCI 9050-1 driver responds to the PCI interrupt and clears it. To test a PCI interrupt assertion and view active status with PLXMon, disable the PCI Interrupt Enable bit (INTCSR[6]=0), while keeping all other bit(s) required to generate the interrupt active. Then the driver does not see an INTA# assertion. After the screen is refreshed, following interrupt assertion, the active status can be seen in PLXMon. #### 6.2.2 Local Interrupt Input (LINTi[2:1]) The PCI 9050-1 provides two Local interrupt input pins LINTi[2:1]. The Local interrupts can be used to generate a PCI interrupt, and/or software can poll the interrupt Status bit(s) (INTCSR[5, 2], respectively). LINTi[2:1] are programmable for active-low or active-high polarity (INTCSR[4, 1] respectively), and are level-sensitive. LINT[2:1] interrupts are cleared when the interrupt source is no longer active, or the interrupt input pin is disabled. If the PCI Interrupt Enable bit is set (INTCSR[6]=1) and INTA# is asserted for a Local interrupt input assertion, INTA# can be de-asserted by clearing the PCI Interrupt Enable bit (INTCSR[6]=0). PCI 9050-1 sampling of enabled LINTi[2:1] inputs, and INTA# output state changes (if PCI interrupts are enabled) in response to enabled LINT[2:1] input, are asynchronous to the PCI and Local clocks. #### 6.2.3 All Modes PCI SERR# (PCINMI) The PCI 9050-1 asserts an SERR# pulse if Parity Error Response is enabled (PCICR[6]=1) and it detects an address parity error. The SERR# output can be enabled or disabled with the SERR# Enable bit (PCICR[8]). #### 6.3 USER I/O The PCI 9050-1 supports four user I/O pins, USER[3:0]. All are multiplexed with other functional pins—USER0/WAITO#, USER1/LLOCKo#, USER2/CS2#, and USER3/CS3#. Pin configuration is defined by bits in the CNTRL register. The default functionality for each of these pins is USERx. Default I/O configuration for all USER[3:0] pins is input. The PCI 9050-1 USER[3:0] I/O pins are active, regardless of whether the PCI 9050-1 owns the Local Bus. It is recommended that unused USER I/O pins be configured as outputs, rather than the default setting as inputs; otherwise, input pins should be pulled to a known state. #### 6.4 TIMING DIAGRAMS Timing Diagram 6-1. Local LINTi[2:1] Asserting PCI Output INTA# Timing Diagram 6-2. USER[3:0] as Inputs Timing Diagram 6-3. USER[3:0] as Outputs # 7 REGISTERS ## 7.1 REGISTER ADDRESS MAPPING Table 7-1. PCI Configuration Registers | PCI<br>Configuration<br>Register | and to ensure compatibility with future enhancements, write 0 to all unused bits | | | | PCI | Serial<br>EEPROM | |----------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------|-----------------|----------|------------------| | Address | 31 24 | 23 16 | 15 8 | 7 0 | Writable | Writable | | 00h | Devic | e ID | Vend | lor ID | N | Y | | 04h | Stat | us | Comi | mand | Υ | N | | 08h | | Class Code | | Revision ID | N | Y[31:8] | | 0Ch | Built-In Self Test<br>(Not Supported) | Header Type | PCI Bus<br>Latency Timer<br>(Not Supported) | Cache Line Size | Y[7:0] | N | | 10h | PCI Base Address 0 for Memory Accesses to Local Configuration Registers | | | Υ | N | | | 14h | PCI Base Address 1 for I/O Accesses to Local Configuration Registers | | | Υ | N | | | 18h | PCI Base Address 2 for Accesses to Local Address Space 0 | | | Y | N | | | 1Ch | PCI Base | PCI Base Address 3 for Accesses to Local Address Space 1 | | | Y | N | | 20h | PCI Base | Address 4 for Access | ses to Local Address S | Space 2 | Y | N | | 24h | PCI Base | Address 5 for Access | ses to Local Address S | Space 3 | Y | N | | 28h | PCI Cardbus | Structure Information | n (CIS) Pointer (Not S | upported) | N | N | | 2Ch | Subsyst | em ID | Subsystem | Vendor ID | N | Υ | | 30h | | PCI Expansion ROM Base Address | | | Y | N | | 34h | Reserved | | | N | N | | | 38h | Reserved | | | N | N | | | 3Ch | Maximum Latency (Not Supported) | Minimum Grant (Not Supported) | Interrupt Pin | Interrupt Line | Y[7:0] | Y[15:8] | **Table 7-2. Local Configuration Registers** | PCI<br>(Offset from<br>Local Base<br>Address) | To ensure software compatibility with other versions of the PCI 9050 family and to ensure compatibility with future enhancements, write "0" to all unused bits. | PCI<br>Writable | Serial<br>EEPROM<br>Writable | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------| | 00h | Local Address Space 0 Range | Υ | Υ | | 04h | Local Address Space 1 Range | Υ | Υ | | 08h | Local Address Space 2 Range | Υ | Υ | | 0Ch | Local Address Space 3 Range | Υ | Υ | | 10h | Expansion ROM Range | Υ | Y | | 14h | Local Address Space 0 Local Base Address (Remap) | Υ | Υ | | 18h | Local Address Space 1 Local Base Address (Remap) | Υ | Υ | | 1Ch | Local Address Space 2 Local Base Address (Remap) | Υ | Υ | | 20h | Local Address Space 3 Local Base Address (Remap) | Υ | Υ | | 24h | Expansion ROM Local Base Address (Remap) | Υ | Υ | | 28h | Local Address Space 0 Bus Region Descriptors | Υ | Υ | | 2Ch | Local Address Space 1 Bus Region Descriptors | Υ | Υ | | 30h | Local Address Space 2 Bus Region Descriptors | Υ | Υ | | 34h | Local Address Space 3 Bus Region Descriptors | Υ | Υ | | 38h | Expansion ROM Bus Region Descriptors | Υ | Υ | | 3Ch | Chip Select 0 Base Address | Υ | Υ | | 40h | Chip Select 1 Base Address | Υ | Υ | | 44h | Chip Select 2 Base Address | Υ | Υ | | 48h | Chip Select 3 Base Address | Υ | Υ | | 4Ch | Interrupt Control/Status | Υ | Υ | | 50h | User I/O, Direct Slave Response, Serial EEPROM, and Initialization Control | Υ | Υ | #### 7.2 PCI CONFIGURATION REGISTERS All registers may be written to or read from using Byte, Word, or Lword accesses. Register 7-1. (PCIIDR; 00h) PCI Configuration ID | Bit | Description | Read | Write | Value after<br>Reset | |-------|------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|----------------------| | 15:0 | <b>Vendor ID.</b> Identifies manufacturer of device. Defaults to the PCI SIG-issued Vendor ID of PLX, if blank or no serial EEPROM is present. | Yes | Serial<br>EEPROM | 10B5h | | 31:16 | <b>Device ID.</b> Identifies particular device. Defaults to PLX part number for PCI interface chip if blank or no serial EEPROM is present. | Yes | Serial<br>EEPROM | 9050h | #### Register 7-2. (PCICR; 04h) PCI Command | Bit | Description | Read | Write | Value after<br>Reset | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | I/O Space. Value of 1 allows the device to respond to I/O space accesses. Value of 0 disables the device from responding to I/O space accesses. | Yes | Yes | 0 | | 1 | Memory Space. Value of 1 allows the device to respond to Memory Space accesses. Value of 0 disables the device from responding to Memory Space accesses. | Yes | Yes | 0 | | 2 | Master Enable. Not Supported. | Yes | No | 0 | | 3 | Special Cycle. Not Supported. | Yes | No | 0 | | 4 | Memory Write/Invalidate. Not Supported. | Yes | No | 0 | | 5 | VGA Palette Snoop. Not Supported. | Yes | No | 0 | | 6 | Parity Error Response. Value of 0 indicates a parity error is ignored and operation continues. Value of 1 indicates parity error response is enabled [PERR# and SERR#, if SERR# is enabled (PCICR[8]=1)]. Parity error is always signaled in PCISR[15]. | Yes | Yes | 0 | | 7 | Wait Cycle Control. Controls whether the device does address/data stepping. Value of 0 indicates the device never does stepping. Value of 1 indicates the device always does stepping. Note: Hardwired to 0. | Yes | No | 0 | | 8 | SERR# Enable. Value of 1 enables the SERR# driver. Value of 0 disables the SERR# driver. | Yes | Yes | 0 | | 9 | Fast Back-to-Back Enable. Indicates what type of fast back-to-back transfers a Master can perform on a bus. Value of 1 indicates fast back-to-back transfers can occur to any agent on the bus. Value of 0 indicates fast back-to-back transfers can occur only to the same agent as the previous cycle. | Yes | No | 0 | | 15:10 | Reserved. | Yes | No | 0h | #### Register 7-3. (PCISR; 06h) PCI Status | Bit | Description | Read | Write | Value after<br>Reset | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|----------------------| | 6:0 | Reserved. | Yes | No | 0h | | 7 | Fast Back-to-Back Capable. Value of 1 indicates the adapter can accept fast back-to-back transactions. Value of 0 indicates the adapter cannot accept fast back-to-back transactions. | Yes | No | 1 | | 8 | Master Data Parity Error Detected. Not Supported. | Yes | No | 0 | | 10:9 | <b>DEVSEL Timing</b> . Indicates timing for DEVSEL# assertion. Value of 01 is medium. | Yes | No | 01 | | 11 | Signaled Target Abort. Value of 1 indicates the PCI 9050-1 signaled a Target Abort. Value of 1 clears the bit (0). | Yes | Yes/Clr | 0 | | 12 | Received Target Abort. Value of 1 indicates the PCI 9050-1 received a Target Abort signal. <i>Not Supported.</i> | Yes | No | 0 | | 13 | Received Master Abort. Value of 1 indicates the PCI 9050-1 received a Master Abort signal. <i>Not Supported.</i> | Yes | No | 0 | | 14 | Signaled System Error. Value of 1 indicates the PCI 9050-1 reported a system error on the SERR# signal. Value of 1 clears the Error Status bit (0). | Yes | Yes/Clr | 0 | | 15 | Detected Parity Error. Value of 1 indicates the PCI 9050-1 detected a PCI Bus parity error, even if parity error handling is disabled [the Parity Error Response bit in the Command register is clear (PCICR[6]=0)]. One of two conditions can cause this bit to be set when the PCI 9050-1 detects a parity error: 1) During a PCI Address phase; 2) When it was the Target of a write. Writing 1 clears this bit to 0. | Yes | Yes/Clr | 0 | #### Register 7-4. (PCIREV; 08h) PCI Revision ID | Bit | Description | Read | Write | Value after<br>Reset | |-----|-------------------------------------------|------|-------|----------------------| | 7:0 | Revision ID. PCI 9050-1 Silicon revision. | Yes | No | 1h | **Note:** Software can distinguish the PCI 9050-1 from the PCI 9052 using this register value, which is 2h in the PCI 9052. #### Register 7-5. (PCICCR; 09-0Bh) PCI Class Code | Bit | Description | Read | Write | Value after<br>Reset | |-------|--------------------------------------------------------------|------|------------------|----------------------| | 7:0 | Specific Register Level Programming Interface. None defined. | Yes | Serial<br>EEPROM | 00h | | 15:8 | Subclass Encoding (80h). (Other Bridge Device). | Yes | Serial<br>EEPROM | 80h | | 23:16 | Base Class Encoding. (Bridge Device). | Yes | Serial<br>EEPROM | 06h | #### Register 7-6. (PCICLSR; 0Ch) PCI Cache Line Size | Bit | Description | Read | Write | Value after<br>Reset | |-----|------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 7:0 | System Cache Line Size. Specified in units of 32-bit Lwords. Can be written and read; however, the value does not affect PCI 9050-1 operation. | Yes | Yes | 0h | # Register 7-7. (PCILTR; 0Dh) PCI Bus Latency Timer | Bit | Description | Read | Write | Value after<br>Reset | |-----|---------------------------------------|------|-------|----------------------| | 7:0 | PCI Bus Latency Timer. Not Supported. | Yes | No | 0h | #### Register 7-8. (PCIHTR; 0Eh) PCI Header Type | Bit | Description | Read | Write | Value after<br>Reset | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 6:0 | Configuration Layout Type. Specifies layout of registers 10h through 3Fh in configuration space. Header Type 0 is defined for all PCI devices other than PCI-to-PCI bridges (Header Type 1) and Cardbus bridges (Header Type 2). | Yes | No | 0h | | 7 | Multi-Function Device. Value of 1 indicates multiple (up to eight) functions (logical devices) each containing its own, individually addressable configuration space, 64 Lwords in size. Note: Hardwired to 0 (that is, device is single function, as multi-function = false). | Yes | No | 0 | #### Register 7-9. (PCIBISTR; 0Fh) PCI Built-In Self Test (BIST) | В | Bit | Description | Read | Write | Value after<br>Reset | |----|-------------|---------------------------------------------------------------------------------|------|-------|----------------------| | 7: | <b>'</b> :0 | Built-In Self Test. Value of 0 indicates device passed its test. Not Supported. | Yes | No | 0 | Register 7-10. (PCIBAR0; 10h) PCI Base Address 0 for Memory Accesses to Local Configuration Registers | Bit | Description | Read | Write | Value after<br>Reset | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Memory Space Indicator.</b> Value of 0 indicates the register maps into Memory space. Value of 1 indicates the register maps into I/O space. | Yes | No | 0 | | | Note: Hardwired to 0. | | | | | 2:1 | Register Location. Values: 00 = Locate anywhere in 32-bit Memory Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit Memory Address space 11 = Reserved Note: Hardwired to 0. | Yes | No | 00 | | 3 | Prefetchable. Value of 1 indicates there are no side effects on reads. Note: Hardwired to 0. | Yes | No | 0 | | 6:4 | Memory Base Address. Memory base address for access to Local configuration registers (uses 128 bytes). Note: Hardwired to 0. | Yes | No | 000 | | 31:7 | Memory Base Address. Memory base address for access to Local configuration registers. | Yes | Yes | 0h | Note: PCIBAR0 can be enabled or disabled by using CNTRL[13:12]. Register 7-11. (PCIBAR1; 14h) PCI Base Address 1 for I/O Accesses to Local Configuration Registers | Bit | Description | Read | Write | Value after<br>Reset | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates the register maps into Memory space. Value of 1 indicates the register maps into I/O space. Note: Hardwired to 1. | Yes | No | 1 | | 1 | Reserved. | Yes | No | 0 | | 6:2 | I/O Base Address. Base Address for I/O access to Local configuration registers (uses 128 bytes). Note: Hardwired to 0. | Yes | No | 0h | | 31:7 | I/O Base Address. Base Address for I/O access to Local configuration registers. | Yes | Yes | 0h | Note: PCIBAR1 can be enabled or disabled by using CNTRL[13:12]. Register 7-12. (PCIBAR2; 18h) PCI Base Address 2 for Accesses to Local Address Space 0 | Bit | Description | Read | Write | Value after<br>Reset | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates the register maps into Memory space. Value of 1 indicates the register maps into I/O space. (Specified in the LASORR register.) | Yes | No | 0 | | 2:1 | Register Location (If Memory Space). Values: 00 = Locate anywhere in 32-bit Memory Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit Memory Address space 11 = Reserved (Specified in the LASORR register.) If I/O Space, bit 1 is always 0 and bit 2 is included in the base address. | Yes | Mem: No<br>I/O:<br>Bit 1 No,<br>Bit 2 Yes | 00 | | 3 | Prefetchable (If Memory Space). Value of 1 indicates there are no side effects on reads. Reflects value of LASORR[3] and provides only status to the system. Does not affect PCI 9050-1 operation. The associated Bus Region Descriptor register (LASOBRD) controls prefetching functions of this address space. If I/O Space, bit 3 is included in the base address. | Yes | Mem: No<br>I/O: Yes | 0 | | 31:4 | Base Address. Base address for access to Local Address Space 0. | Yes | Yes | 0h | **Note:** If allocated, Local Address Space 0 can be enabled or disabled by setting or clearing LAS0BA[0]. Register 7-13. (PCIBAR3; 1Ch) PCI Base Address 3 for Accesses to Local Address Space 1 | Bit | Description | Read | Write | Value after<br>Reset | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates the register maps into Memory space. Value of 1 indicates the register maps into I/O space. (Specified in the LAS1RR register.) | Yes | No | 0 | | 2:1 | Register Location (If Memory Space). Values: 00 = Locate anywhere in 32-bit Memory Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit Memory Address space 11 = Reserved (Specified in the LAS1RR register.) If I/O Space, bit 1 is always 0 and bit 2 is included in the base address. | Yes | Mem: No<br>I/O:<br>Bit 1 No,<br>Bit 2 Yes | 00 | | 3 | Prefetchable (If Memory Space). Value of 1 indicates there are no side effects on reads. Reflects value of LAS1RR[3] and provides only status to the system. Does not affect PCI 9050-1 operation. The associated Bus Region Descriptor register (LAS1BRD) controls prefetching functions of this address space. If I/O Space, bit 3 is included in base address. | Yes | Mem: No<br>I/O: Yes | 0 | | 31:4 | Base Address. Base address for access to Local Address Space 1. | Yes | Yes | 0h | **Note:** If allocated, Local Address Space 1 can be enabled or disabled by setting or clearing LAS1BA[0]. Register 7-14. (PCIBAR4; 20h) PCI Base Address 4 for Accesses to Local Address Space 2 | Bit | Description | Read | Write | Value after<br>Reset | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates the register maps into Memory space. Value of 1 indicates the register maps into I/O space. (Specified in the LAS2RR register.) | Yes | No | 0 | | 2:1 | Register Location (If Memory Space). Values: 00 = Locate anywhere in 32-bit Memory Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit Memory Address space 11 = Reserved (Specified in the LAS2RR register.) If I/O Space, bit 1 is always 0 and bit 2 is included in the base address. | Yes | Mem: No<br>I/O:<br>Bit 1 No,<br>Bit 2 Yes | 00 | | 3 | Prefetchable (If Memory Space). Value of 1 indicates there are no side effects on reads. Reflects value of LAS2RR[3] and provides only status to the system. Does not affect PCI 9050-1 operation. The associated Bus Region Descriptor register (LAS2BRD) controls prefetching functions of this address space. If I/O Space, bit 3 is included in base address. | Yes | Mem: No<br>I/O: Yes | 0 | | 31:4 | Base Address. Base address for access to Local Address Space 2. | Yes | Yes | 0h | **Note:** If allocated, Local Address Space 2 can be enabled or disabled by setting or clearing LAS2BA[0]. Register 7-15. (PCIBAR5; 24h) PCI Base Address 5 for Accesses to Local Address Space 3 | Bit | Description | Read | Write | Value after<br>Reset | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates the register maps into Memory space. Value of 1 indicates the register maps into I/O space. (Specified in the LAS3RR register.) | Yes | No | 0 | | 2:1 | Register Location (If Memory Space). Values: 00 = Locate anywhere in 32-bit Memory Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit Memory Address space 11 = Reserved (Specified in the LAS3RR register.) If I/O Space, bit 1 is always 0 and bit 2 is included in the base address. | Yes | Mem: No<br>I/O:<br>Bit 1 No,<br>Bit 2 Yes | 00 | | 3 | Prefetchable (If Memory Space). Value of 1 indicates there are no side effects on reads. Reflects value of LAS3RR[3] and provides only status to the system. Does not affect PCI 9050-1 operation. The associated Bus Region Descriptor register (LAS3BRD) controls prefetching functions of this address space. If I/O Space, bit 3 is included in base address. | Yes | Mem: No<br>I/O: Yes | 0 | | 31:4 | Base Address. Base address for access to Local Address Space 3. | Yes | Yes | 0h | **Note:** If allocated, Local Address Space 3 can be enabled or disabled by setting or clearing LAS3BA[0]. #### Register 7-16. (PCICIS; 28h) PCI Cardbus Information Structure Pointer | Bit | Description | Read | Write | Value after<br>Reset | |------|--------------------------------------------------------------------------|------|-------|----------------------| | 31:0 | Cardbus Information Structure (CIS) Pointer for PC Cards. Not Supported. | Yes | No | 0h | #### Register 7-17. (PCISVID; 2Ch) PCI Subsystem Vendor ID | Bit | Description | Read | Write | Value after<br>Reset | |------|-----------------------------------------------------|------|------------------|----------------------| | 15:0 | Subsystem Vendor ID. Unique Add-in Board Vendor ID. | Yes | Serial<br>EEPROM | 0h | #### Register 7-18. (PCISID; 2Eh) PCI Subsystem ID | Bit | Description | Read | Write | Value after<br>Reset | |------|----------------------------------------------|------|------------------|----------------------| | 15:0 | Subsystem ID. Unique Add-in Board Device ID. | Yes | Serial<br>EEPROM | 0h | #### Register 7-19. (PCIERBAR; 30h) PCI Expansion ROM Base Address | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Address Decode Enable.</b> Value of 1 indicates a device accepts accesses to the Expansion ROM address. Value of 0 indicates a device does not accept accesses to Expansion ROM address. | Yes | Yes | 0 | | 10:1 | Reserved. | Yes | No | 0h | | 31:11 | Expansion ROM Base Address (upper 21 bits). | Yes | Yes | 0h | #### Register 7-20. (PCIILR; 3Ch) PCI Interrupt Line | Bit | Description | Read | Write | Value after<br>Reset | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 7:0 | Interrupt Line Routing Value. Indicates to which system interrupt controller(s) input the interrupt line is connected. The PCI 9050-1 does not use this value, rather the value is used by device drivers and operating systems for priority and vector information. Values in this register are system-architecture specific. For x86-based PCs, the values in this register correspond to IRQ numbers (0 through 15) of the standard dual 8259 interrupt controller configuration. The value 255 is defined as "unknown" or "no connection" to the interrupt controller. Values 15 through 255 are <i>reserved</i> . | Yes | Yes | 0h | #### Register 7-21. (PCIIPR; 3Dh) PCI Interrupt Pin | Bit | Description | Read | Write | Value after<br>Reset | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|----------------------| | 7:0 | Interrupt Pin Register. Indicates which interrupt pin the device uses. The following values are decoded: 0h = No Interrupt Pin 1h = INTA# 2h = INTB# 3h = INTC# 4h = INTD# The PCI 9050-1 supports only INTA#. Because PCIHTR[7]=0, values 2h, 3h, and 4h have no meaning. All other values (05h through FFh) are reserved by PCI r2.2. | Yes | Serial<br>EEPROM | 1h | #### Register 7-22. (PCIMGR; 3Eh) PCI Minimum Grant | Bit | Description | Read | Write | Value after<br>Reset | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 7:0 | Min_Gnt. Specifies the necessary length of a Burst period device, assuming a clock rate of 33 MHz. Value is a multiple of 1/4 µs increments. <i>Not Supported</i> . | Yes | No | 0h | #### Register 7-23. (PCIMLR; 3Fh) PCI Maximum Latency | Bit | Description | Read | Write | Value after<br>Reset | |-----|------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 7:0 | Max_Lat. Specifies how often the device must gain access to the PCI Bus. Value is a multiple of 1/4 μs increments. <i>Not Supported.</i> | Yes | No | 0h | #### 7.3 LOCAL CONFIGURATION REGISTERS ## Register 7-24. (LAS0RR; 00h) Local Address Space 0 Range | Bit | Description | Read | Write | Value after<br>Reset | |-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Memory Space Indicator.</b> Value of 0 indicates Local Address Space 0 maps into PCI Memory space. Value of 1 indicates Address Space 0 maps into PCI I/O space. | Yes | Yes | 0 | | 2:1 | When mapped into Memory space, encoding is as follows: 00 = Locate anywhere in 32-bit PCI Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit PCI Address space 11 = Reserved When mapped into I/O space, bit 1 must be set to 0. Bit 2 is included with bits [27:3] to indicate the decoding range. | Yes | Yes | 00 | | 3 | When mapped into Memory space, writing 1 indicates reads are prefetchable (does not affect PCI 9050-1 operation, but is used for system status). When mapped into I/O space, it is included with bits [27:2] to indicate the decoding range. | Yes | Yes | 0 | | 27:4 | Specifies which PCI Address bits to use for decoding a PCI access to Local Address Space 0. Each bit corresponds to a PCI Address bit. Bit 27 corresponds to address bit 27. Write 1 to all bits that are to be included in decode and 0 to all others (used in conjunction with PCIBAR2). Default is 1 MB. Note: Range (not Range register) must be power of 2. "Range register value" is two's complement of range. User should limit each I/O-mapped space to 256 bytes per PCI r2.2. | Yes | Yes | FF0000h | | 31:28 | Reserved. (PCI Address bits [31:28] are always included in decoding.) | Yes | No | 0h | #### Register 7-25. (LAS1RR; 04h) Local Address Space 1 Range | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates Local Address Space 1 maps into PCI Memory space. Value of 1 indicates address Space 1 maps into PCI I/O space. | Yes | Yes | 0 | | 2:1 | When mapped into Memory space, encoding is as follows: 00 = Locate anywhere in 32-bit PCI Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit PCI Address space 11 = Reserved When mapped into I/O space, bit 1 must be set to 0. Bit 2 is included with bits [27:3] to indicate the decoding range. | Yes | Yes | 00 | | 3 | When mapped into Memory space, writing 1 indicates reads are prefetchable (does not affect PCI 9050-1 operation, but is used for system status). When mapped into I/O space, it is included with bits [27:2] to indicate the decoding range. | Yes | Yes | 0 | | 27:4 | Specifies which PCI Address bits to use for decoding a PCI access to Local Address Space 1. Each bit corresponds to a PCI Address bit. Bit 27 corresponds to address bit 27. Write 1 to all bits that are to be included in decode and 0 to all others (used in conjunction with PCIBAR3). Note: Range (not Range register) must be power of 2. "Range register value" is two's complement of range. User should limit each I/O-mapped space to 256 bytes per PCI r2.2. | Yes | Yes | 0h | | 31:28 | Reserved. (PCI Address bits [31:28] are always included in decoding.) | Yes | No | 0h | #### Register 7-26. (LAS2RR; 08h) Local Address Space 2 Range | Bit | Description | Read | Write | Value after<br>Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates Local Address Space 2 maps into PCI Memory space. Value of 1 indicates address Space 2 maps into PCI I/O space. | Yes | Yes | 0 | | 2:1 | When mapped into Memory space, encoding is as follows: 00 = Locate anywhere in 32-bit PCI Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit PCI Address space 11 = Reserved When mapped into I/O space, bit 1 must be set to 0. Bit 2 is included with bits [27:3] to indicate the decoding range. | Yes | Yes | 00 | | 3 | When mapped into Memory space, writing 1 indicates reads are prefetchable (does not affect PCI 9050-1 operation, but is used for system status). When mapped into I/O space, it is included with bits [27:2] to indicate the decoding range. | Yes | Yes | 0 | | 27:4 | Specifies which PCI Address bits to use for decoding a PCI access to Local Address Space 2. Each bit corresponds to a PCI Address bit. Bit 27 corresponds to address bit 27. Write 1 to all bits that are to be included in decode and 0 to all others (used in conjunction with PCIBAR4). Range (not Range register) must be power of 2. "Range register value" is two's | Yes | Yes | 0h | | | complement of range. User should limit each I/O-mapped space to 256 bytes per PCI r2.2. | | | | | 31:28 | Reserved. (PCI Address bits [31:28] are always included in decoding.) | Yes | No | 0h | # Register 7-27. (LAS3RR; 0Ch) Local Address Space 3 Range | Bit | Description | Read | Write | Value after<br>Reset | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Memory Space Indicator. Value of 0 indicates Local Address Space 3 maps into PCI Memory space. Value of 1 indicates address Space 3 maps into PCI I/O space. | Yes | Yes | 0 | | 2:1 | When mapped into Memory space, encoding is as follows: 00 = Locate anywhere in 32-bit PCI Address space 01 = PCI r2.1, Locate below 1-MB Memory Address space PCI r2.2, Reserved 10 = Locate anywhere in 64-bit PCI Address space 11 = Reserved When mapped into I/O space, bit 1 must be set to 0. Bit 2 is included with bits [27:3] to indicate the decoding range. | Yes | Yes | 00 | | 3 | When mapped into Memory space, writing 1 indicates reads are prefetchable (does not affect PCI 9050-1 operation, but is used for system status). When mapped into I/O space, it is included with bits [27:2] to indicate the decoding range. | Yes | Yes | 0 | | 27:4 | Specifies which PCI Address bits to use for decoding a PCI access to Local Address Space 3. Each bit corresponds to a PCI Address bit. Bit 27 corresponds to address bit 27. Write 1 to all bits that are to be included in decode and 0 to all others (used in conjunction with PCIBAR5). Note: Range (not Range register) must be power of 2. "Range register value" is two's complement of range. User should limit each I/O-mapped space to 256 bytes per PCI r2.2.s | Yes | Yes | 0h | | 31:28 | Reserved. (PCI Address bits [31:28] are always included in decoding.) | Yes | No | 0h | ## Register 7-28. (EROMRR; 10h) Expansion ROM Range | Bit | Description | Read | Write | Value after Reset | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|--| | 10:0 | Reserved. | Yes | No | 0h | | | | Specifies PCI Address bits used to decode PCI-to-Local Bus Expansion ROM. Each of the bits corresponds to an Address bit. Value of 1 indicates the bits should be included in decode. Write a value of 0 to all others (used in conjunction with PCIERBAR). Default is 64 KB; minimum range, if enabled, is 2 KB, and maximum range allowed by <i>PCI r2.2</i> is 16 MB. | | | | | | | <b>Notes:</b> Range ( <b>not</b> Range register) must be power of 2. "Range register value" is two's complement of range. | | Yes | | | | 27:11 | EROMRR should normally be programmed by way of the serial EEPROM to a value of 0h, unless Expansion ROM is present on the Local Bus. If the value is not 0h (default value is 64 KB), system BIOS may attempt to allocate Expansion ROM address space and then access it at the local base address specified in EROMBA (default value is 1 MB) to determine whether the Expansion ROM image is valid. If the image is not valid, as defined in Section 6.3.1.1 (PCI Expansion ROM Header Format) of PCI r2.2, the system BIOS unmaps the Expansion ROM address space it initially allocated, by writing 0h to PCIERBAR[31:0]. | Yes | | 111111111111100000 | | | 31:28 | Reserved. (PCI Address bits [31:28] are always included in decoding.) | Yes | No | 0h | | #### Register 7-29. (LAS0BA; 14h) Local Address Space 0 Local Base Address (Remap) | Bit | Description | Read | Write | Value after<br>Reset | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Space 0 Enable. Value of 1 enables decoding of PCI addresses for Direct Slave access to Local Address Space 0. Value of 0 disables decoding. Note: PCIBAR2 can be enabled or disabled by setting or clearing this bit. | Yes | Yes | 0 | | 1 | Reserved. | Yes | Yes | 0 | | 3:2 | If Local Address Space 0 is mapped into Memory space, bits are not used. When mapped into I/O space, included with bits [27:4] for remapping. | Yes | Yes | 00 | | 27:4 | Remap PCI Address to Local Address Space 0 into Local Address Space. Bits in this register remap (replace) PCI Address bits used in decode as Local Address bits. Note: Remap Address value must be a multiple of the Range (not the | Yes | Yes | 0h | | | Range register). | | | | | 31:28 | Reserved. (Local Address bits [31:28] do not exist in the PCI 9050-1.) | Yes | No | 0h | #### Register 7-30. (LAS1BA; 18h) Local Address Space 1 Local Base Address (Remap) | Bit | Description | Read | Write | Value after<br>Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Space 1 Enable. Value of 1 enables decoding of PCI addresses for Direct Slave access to Local Address Space 1. Value of 0 disables decoding. Note: PCIBAR3 can be enabled or disabled by setting or clearing this bit. | Yes | Yes | 0 | | 1 | Reserved. | Yes | Yes | 0 | | 3:2 | If Local Address Space 1 is mapped into Memory space, bits are not used. When mapped into I/O space, included with bits [27:4] for remapping. | Yes | Yes | 00 | | 27:4 | Remap PCI Address to Local Address Space 1 into Local Address Space. Bits in this register remap (replace) PCI Address bits used in decode as Local Address bits. | Yes | Yes | 0h | | | <b>Note:</b> Remap Address value must be a multiple of the Range ( <b>not</b> the Range register). | | | | | 31:28 | Reserved. (Local Address bits [31:28] do not exist in the PCI 9050-1.) | Yes | No | 0h | #### Register 7-31. (LAS2BA; 1Ch) Local Address Space 2 Local Base Address (Remap) | Bit | Description | Read | Write | Value after<br>Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Space 2 Enable. Value of 1 enables decoding of PCI addresses for Direct Slave access to Local Address Space 2. Value of 0 disables decoding. | Yes | Yes | 0 | | | Note: PCIBAR4 can be enabled or disabled by setting or clearing this bit. | | | | | 1 | Reserved. | Yes | No | 0 | | 3:2 | If Local Address Space 2 is mapped into Memory space, bits are not used. When mapped into I/O space, included with bits [27:4] for remapping. | Yes | Yes | 00 | | 27:4 | Remap PCI Address to Local Address Space 2 into Local Address Space. Bits in this register remap (replace) PCI Address bits used in decode as Local Address bits. | Yes | Yes | 0h | | | <b>Note:</b> Remap Address value must be a multiple of the Range ( <b>not</b> the Range register). | | | | | 31:28 | Reserved. (Local Address bits [31:28] do not exist in the PCI 9050-1.) | Yes | No | 0h | # Register 7-32. (LAS3BA; 20h) Local Address Space 3 Local Base Address (Remap) | Bit | Description | Read | Write | Value after<br>Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Space 3 Enable. Value of 1 enables decoding of PCI addresses for Direct Slave access to Local Address Space 3. Value of 0 disables decoding. Note: PCIBAR5 can be enabled or disabled by setting or clearing this bit. | Yes | Yes | 0 | | 1 | Reserved. | Yes | No | 0 | | 3:2 | If Local Address Space 3 is mapped into Memory space, bits are not used. When mapped into I/O space, included with bits [27:4] for remapping. | Yes | Yes | 00 | | 27:4 | Remap PCI Address to Local Address Space 3 into Local Address Space. Bits in this register remap (replace) PCI Address bits used in decode as Local Address bits. | Yes | Yes | 0h | | | <b>Note:</b> Remap Address value must be a multiple of the Range ( <b>not</b> the Range register). | | | | | 31:28 | Reserved. (Local Address bits [31:28] do not exist in the PCI 9050-1.) | Yes | No | 0h | #### Register 7-33. (EROMBA; 24h) Expansion ROM Local Base Address (Remap) | Bit | Description | Read | Write | Value after Reset | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------| | 10:0 | Reserved. | Yes | No | 0h | | 27:11 | Remap PCI Expansion ROM Space into Local Address Space. Bits in this register remap (replace) the PCI Address bits used in decode as Local Address bits. Default base is 1 MB. Note: Remap Address value must be a multiple of the Range (not the | Yes | Yes | 000000100000000 | | | Range register). | | | | | 31:28 | Reserved. (Local Address bits [31:28] do not exist in the PCI 9050-1.) | Yes | No | 0h | Register 7-34. (LAS0BRD; 28h) Local Address Space 0 Bus Region Descriptors | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Burst Enable.</b> Value of 1 indicates bursting is enabled. Value of 0 indicates bursting is disabled. Bursting occurs if the prefetch count is not equal to 00. | Yes | Yes | 0 | | 1 | <b>LRDYi# Input Enable.</b> Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 2 | <b>BTERM# Input Enable.</b> Value of 1 indicates BTERM# Input is enabled. Value of 0 indicates BTERM# input is disabled. Burst length limited to four Lwords. | Yes | Yes | 0 | | 4:3 | Prefetch Count. Number of Lwords to prefetch during Memory Read cycle. Used only if bit 5 is high (prefetch count enabled). Values: 00 = Do not prefetch. Only read bytes specified by C/BE lines. 01 = Prefetch 4 Lwords if bit 5 is set. 10 = Prefetch 8 Lwords if bit 5 is set. 11 = Prefetch 16 Lwords if bit 5 is set. | Yes | Yes | 00 | | 5 | Prefetch Count Enable. Value of 1 prefetches up to the number of Lwords specified in the prefetch count. Value of 0 ignores the count and prefetching continues until terminated by the PCI Bus. To disable prefetch, enable the Prefetch Counter and set the prefetch count to 0 (LAS0BRD[5:3]=100b). | Yes | Yes | 0 | | 10:6 | NRAD Wait States. Number of Read Address-to-Data wait states (0-31). (Wait states between the Address cycle and first Read Data cycle.) | Yes | Yes | 0h | | 12:11 | NRDD Wait States. Number of Read Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst read.) | Yes | Yes | 00 | | 14:13 | NXDA Wait States. Number of Read/Write Data-to-Address wait states (0-3). (Wait states between consecutive bus requests. NXDA wait states are only inserted after the last Data transfer of a Direct Slave access.) | Yes | Yes | 00 | | 19:15 | NWAD Wait States. Number of Write Address-to-Data wait states (0-31). LAD Bus data is valid during NWAD wait states. (Wait states between the Address cycle and first Write Data cycle.) | Yes | Yes | 0h | | 21:20 | NWDD Wait States. Number of Write Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst write.) | Yes | Yes | 00 | | 23:22 | Bus Width. Values:<br>00 = 8-bit<br>01 = 16-bit<br>10 = 32-bit<br>11 = Reserved | Yes | Yes | 10 | | 24 | Byte Ordering. Value of 1 indicates Big Endian. Value of 0 indicates Little Endian. | Yes | Yes | 0 | | 25 | <b>Big Endian Byte Lane Mode.</b> Value of 1 indicates that in Big Endian mode byte lanes, [31:16] be used for a 16-bit Local Bus, and byte lane [31:24] for an 8-bit Local Bus. Value of 0 indicates that in Big Endian mode byte lanes, [15:0] be used for a 16-bit Local Bus, and byte lane [7:0] for an 8-bit Local Bus. | Yes | Yes | 0 | | 27:26 | Read Strobe Delay. Number of clocks from beginning of cycle until RD# strobe is asserted (0-3). Value must be ≤ NRAD for RD# to be asserted. | Yes | Yes | 00 | | 29:28 | Write Strobe Delay. Number of clocks from beginning of cycle until WR# strobe is asserted (0-3). Value must be ≤ NWAD for WR# to be asserted. | Yes | Yes | 00 | | 31:30 | Write Cycle Hold. Number of clocks from WR# de-assertion until end of cycle (0-3). Data (LAD[31:0]) remains valid, and BLAST# remains asserted, during Write Cycle Hold bus cycles. | Yes | Yes | 00 | #### Register 7-35. (LAS1BRD; 2Ch) Local Address Space 1 Bus Region Descriptors | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Burst Enable.</b> Value of 1 indicates bursting is enabled. Value of 0 indicates bursting is disabled. Bursting occurs if the prefetch count is not equal to 00. | Yes | Yes | 0 | | 1 | LRDYi# Input Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 2 | BTERM# Input Enable. Value of 1 indicates BTERM# input is enabled. Value of 0 indicates BTERM# input is disabled. Burst length limited to four Lwords. | Yes | Yes | 0 | | 4:3 | Prefetch Count. Number of Lwords to prefetch during Memory Read cycle. Used only if bit 5 is high (prefetch count enabled). Values: 00 = Do not prefetch. Only read bytes specified by C/BE lines. 01 = Prefetch 4 Lwords if bit 5 is set. 10 = Prefetch 8 Lwords if bit 5 is set. 11 = Prefetch 16 Lwords if bit 5 is set. | | 00 | | | 5 | Prefetch Count Enable. Value of 1 prefetches up to the number of Lwords specified in the prefetch count. Value of 0 ignores the count and prefetching continues until terminated by the PCI Bus. To disable prefetch, enable the Prefetch Counter and set the prefetch count to 0 (LAS1BRD[5:3]=100b). | Yes | Yes | 0 | | 10:6 | NRAD Wait States. Number of Read Address-to-Data wait states (0-31). (Wait states between the Address cycle and first Read Data cycle.) | Yes | Yes | 0h | | 12:11 | NRDD Wait States. Number of Read Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst read.) | Yes | Yes | 00 | | 14:13 | NXDA Wait States. Number of Read/Write Data-to-Address wait states (0-3). (Wait states between consecutive bus requests. NXDA wait states are only inserted after the last Data transfer of a Direct Slave access.) | Yes | Yes | 00 | | 19:15 | NWAD Wait States. Number of Write Address-to-Data wait states (0-31). LAD Bus data is valid during NWAD wait states. (Wait states between the Address cycle and first Write Data cycle.) | Yes | Yes | 0h | | 21:20 | NWDD Wait States. Number of Write Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst write.) | Yes | Yes | 00 | | 23:22 | Bus Width. Values: 00 = 8-bit | | 10 | | | 24 | Byte Ordering. Value of 1 indicates Big Endian. Value of 0 indicates Little Endian. | Yes | Yes | 0 | | 25 | Big Endian Byte Lane Mode. Value of 1 indicates that in Big Endian mode byte lanes, [31:16] be used for a 16-bit Local Bus, and byte lane [31:24] for an 8-bit Local Bus. Value of 0 indicates that in Big Endian mode byte lanes, [15:0] be used for a 16-bit Local Bus, and byte lane [7:0] for an 8-bit Local Bus. | Yes | Yes | 0 | | 27:26 | Read Strobe Delay. Number of clocks from beginning of cycle until RD# strobe is asserted (0-3). Value must be ≤ NRAD for RD# to be asserted. | Yes | Yes | 00 | | 29:28 | Write Strobe Delay. Number of clocks from beginning of cycle until WR# strobe is asserted (0-3). Value must be ≤ NWAD for WR# to be asserted. | Yes | Yes | 00 | | 31:30 | Write Cycle Hold. Number of clocks from WR# de-assertion until end of cycle (0-3). Data (LAD[31:0]) remains valid, and BLAST# remains asserted, during Write Cycle Hold bus cycles. | Yes | Yes | 00 | #### Register 7-36. (LAS2BRD; 30h) Local Address Space 2 Bus Region Descriptors | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Burst Enable.</b> Value of 1 indicates bursting is enabled. Value of 0 indicates bursting is disabled. Bursting occurs if the prefetch count is not equal to 00. | Yes | Yes | 0 | | 1 | <b>LRDYi# Input Enable.</b> Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 2 | BTERM# Input Enable. Value of 1 indicates BTERM# input is enabled. Value of 0 indicates BTERM# input is disabled. Burst length limited to four Lwords. | Yes | Yes | 0 | | 4:3 | Prefetch Count. Number of Lwords to prefetch during Memory Read cycle. Used only if bit 5 is high (prefetch count enabled). Values: 00 = Do not prefetch. Only read bytes specified by C/BE lines. 01 = Prefetch 4 Lwords if bit 5 is set. 10 = Prefetch 8 Lwords if bit 5 is set. 11 = Prefetch 16 Lwords if bit 5 is set. | Yes | Yes | 0 | | 5 | Prefetch Count Enable. Value of 1 prefetches up to the number of Lwords specified in the prefetch count. Value of 0 ignores the count and prefetching continues until terminated by the PCI Bus. To disable prefetch, enable the Prefetch Counter and set the prefetch count to 0 (LAS2BRD[5:3]=100b). | Yes | Yes | 0 | | 10:6 | NRAD Wait States. Number of Read Address-to-Data wait states (0-31). (Wait states between the Address cycle and first Read Data cycle.) | Yes | Yes | 0h | | 12:11 | NRDD Wait States. Number of Read Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst read.) | Yes | Yes | 00 | | 14:13 | NXDA Wait States. Number of Read/Write Data-to-Address wait states (0-3). (Wait states between consecutive bus requests. NXDA wait states are only inserted after the last Data transfer of a Direct Slave access.) | Yes | Yes | 00 | | 19:15 | NWAD Wait States. Number of Write Address-to-Data wait states (0-31). LAD Bus data is valid during NWAD wait states. (Wait states between the Address cycle and first Write Data cycle.) | Yes | Yes | 0h | | 21:20 | NWDD Wait States. Number of Write Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst write.) | Yes | Yes | 00 | | 23:22 | Bus Width. Values:<br>00 = 8-bit<br>01 = 16-bit<br>10 = 32-bit<br>11 = Reserved | Yes | Yes | 10 | | 24 | Byte Ordering. Value of 1 indicates Big Endian. Value of 0 indicates Little Endian. | Yes | Yes | 0 | | 25 | <b>Big Endian Byte Lane Mode.</b> Value of 1 indicates that in Big Endian mode byte lanes, [31:16] be used for a 16-bit Local Bus, and byte lane [31:24] for an 8-bit Local Bus. Value of 0 indicates that in Big Endian mode byte lanes, [15:0] be used for a 16-bit Local Bus, and byte lane [7:0] for an 8-bit Local Bus. | Yes | Yes | 0 | | 27:26 | Read Strobe Delay. Number of clocks from beginning of cycle until RD# strobe is asserted (0-3). Value must be ≤ NRAD for RD# to be asserted. | Yes | Yes | 00 | | 29:28 | Write Strobe Delay. Number of clocks from beginning of cycle until WR# strobe is asserted (0-3). Value must be ≤ NWAD for WR# to be asserted. | Yes | Yes | 00 | | 31:30 | Write Cycle Hold. Number of clocks from WR# de-assertion until end of cycle (0-3). Data (LAD[31:0]) remains valid, and BLAST# remains asserted, during Write Cycle Hold bus cycles. | Yes | Yes | 00 | #### Register 7-37. (LAS3BRD; 34h) Local Address Space 3 Bus Region Descriptors | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Burst Enable.</b> Value of 1 indicates bursting is enabled. Value of 0 indicates bursting is disabled. Bursting occurs if the prefetch count is not equal to 00. | Yes | Yes | 0 | | 1 | LRDYi# Input Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 2 | <b>BTERM# Input Enable.</b> Value of 1 indicates BTERM# input is enabled. Value of 0 indicates BTERM# input is disabled. Burst length limited to four Lwords. | Yes | Yes | 0 | | 4:3 | Prefetch Count. Number of Lwords to prefetch during Memory Read cycle. Used only if bit 5 is high (prefetch count enabled). Values: 00 = Do not prefetch. Only read bytes specified by C/BE lines. 01 = Prefetch 4 Lwords if bit 5 is set. 10 = Prefetch 8 Lwords if bit 5 is set. 11 = Prefetch 16 Lwords if bit 5 is set. | Yes | Yes | 00 | | 5 | <b>Prefetch Count Enable.</b> Value of 1 prefetches up to the number of Lwords specified in the prefetch count. Value of 0 ignores the count and prefetching continues until terminated by the PCI Bus. To disable prefetch, enable the Prefetch Counter and set the prefetch count to 0 (LAS3BRD[5:3]=100b). | Yes | Yes | 0 | | 10:6 | NRAD Wait States. Number of Read Address-to-Data wait states (0-31). (Wait states between the Address cycle and first Read Data cycle.) | Yes | Yes | 0h | | 12:11 | NRDD Wait States. Number of Read Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst read.) | Yes | Yes | 00 | | 14:13 | NXDA Wait States. Number of Read/Write Data-to-Address wait states (0-3). (Wait states between consecutive bus requests. NXDA wait states are only inserted after the last Data transfer of a Direct Slave access.) | Yes | Yes | 00 | | 19:15 | NWAD Wait States. Number of Write Address-to-Data wait states (0-31). LAD Bus data is valid during NWAD wait states. (Wait states between the Address cycle and first Write Data cycle.) | Yes | Yes | 0h | | 21:20 | NWDD Wait States. Number of Write Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst write.) | Yes | Yes | 00 | | 23:22 | Bus Width. Values:<br>00 = 8-bit<br>01 = 16-bit<br>10 = 32-bit<br>11 = Reserved | Yes | Yes | 10 | | 24 | Byte Ordering. Value of 1 indicates Big Endian. Value of 0 indicates Little Endian. | Yes | Yes | 0 | | 25 | <b>Big Endian Byte Lane Mode.</b> Value of 1 indicates that in Big Endian mode byte lanes, [31:16] be used for a 16-bit Local Bus, and byte lane [31:24] for an 8-bit Local Bus. Value of 0 indicates that in Big Endian mode byte lanes, [15:0] be used for a 16-bit Local Bus, and byte lane [7:0] for an 8-bit Local Bus. | Yes | Yes | 0 | | 27:26 | <b>Read Strobe Delay.</b> Number of clocks from beginning of cycle until RD# strobe is asserted (0-3). Value must be ≤ NRAD for RD# to be asserted. | Yes | Yes | 00 | | 29:28 | Write Strobe Delay. Number of clocks from beginning of cycle until WR# strobe Is asserted (0-3). Value must be ≤ NWAD for WR# to be asserted. | Yes | Yes | 00 | | 31:30 | Write Cycle Hold. Number of clocks from WR# de-assertion until end of cycle (0-3). Data (LAD[31:0]) remains valid, and BLAST# remains asserted, during Write Cycle Hold bus cycles. | Yes | Yes | 00 | #### Register 7-38. (EROMBRD; 38h) Expansion ROM Bus Region Descriptors | Bit | Description | Read | Write | Value after<br>Reset | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | <b>Burst Enable.</b> Value of 1 indicates bursting is enabled. Value of 0 indicates bursting is disabled. Bursting occurs if the prefetch count (bits [4:3]) are not equal to 00. | Yes | Yes | 0 | | 1 | <b>LRDYi# Input Enable.</b> Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 2 | BTERM# Input Enable. Value of 1 indicates BTERM# input is enabled. Value of 0 indicates BTERM# input is disabled. Burst length limited to four Lwords. | Yes | Yes | 0 | | 4:3 | Prefetch Count. Number of Lwords to prefetch during Memory Read cycle. Used only if bit 5 is high (prefetch count enabled). Values: 00 = Do not prefetch. Only read bytes specified by C/BE lines. 01 = Prefetch 4 Lwords if bit 5 is set. 10 = Prefetch 8 Lwords if bit 5 is set. 11 = Prefetch 16 Lwords if bit 5 is set. | Yes | Yes | 00 | | 5 | Prefetch Count Enable. Value of 1 prefetches up to the number of Lwords specified in the prefetch count. Value of 0 ignores the count and prefetching continues until terminated by the PCI Bus. To disable prefetch, enable the Prefetch Counter and set the prefetch count to 0 (EROMBRD[5:3]=100b). | Yes | Yes | 0 | | 10:6 | NRAD Wait States. Number of Read Address-to-Data wait states (0-31). (Wait states between the Address cycle and first Read Data cycle.) | Yes | Yes | 0h | | 12:11 | NRDD Wait States. Number of Read Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst read.) | Yes | Yes | 00 | | 14:13 | NXDA Wait States. Number of Read/Write Data-to-Address wait states (0-3). (Wait states between consecutive bus requests. NXDA wait states are only inserted after the last Data transfer of a Direct Slave access.) | Yes | Yes | 00 | | 19:15 | NWAD Wait States. Number of Write Address-to-Data wait states (0-31). LAD Bus data is valid during NWAD wait states. (Wait states between the Address cycle and first Write Data cycle.) | Yes | Yes | 0h | | 21:20 | NWDD Wait States. Number of Write Data-to-Data wait states (0-3). (Wait states between consecutive Data cycles of a Burst write.) | Yes | Yes | 00 | | 23:22 | Bus Width. Values:<br>00 = 8-bit<br>01 = 16-bit<br>10 = 32-bit<br>11 = Reserved | Yes | Yes | 10 | | 24 | Byte Ordering. Value of 1 indicates Big Endian. Value of 0 indicates Little Endian. | Yes | Yes | 0 | | 25 | <b>Big Endian Byte Lane Mode.</b> Value of 1 indicates that in Big Endian mode byte lanes, [31:16] be used for a 16-bit Local Bus, and byte lane [31:24] for an 8-bit Local Bus. Value of 0 indicates that in Big Endian mode byte lanes, [15:0] be used for a 16-bit Local Bus, and byte lane [7:0] for an 8-bit Local Bus. | Yes | Yes | 0 | | 27:26 | Read Strobe Delay. Number of clocks from beginning of cycle until RD# strobe is asserted (0-3). Value must be ≤ NRAD for RD# to be asserted. | Yes | Yes | 00 | | 29:28 | Write Strobe Delay. Number of clocks from beginning of cycle until WR# strobe is asserted (0-3). Value must be ≤ NWAD for WR# to be asserted. | Yes | Yes | 00 | | 31:30 | Write Cycle Hold. Number of clocks from WR# de-assertion until end of cycle (0-3). Data (LAD[31:0]) remains valid, and BLAST# remains asserted, during Write Cycle Hold bus cycles. | Yes | Yes | 00 | #### 7.3.1 Chip Select Registers Register 7-39. (CS0BASE; 3Ch) Chip Select 0 Base Address | Bit | Description | Read | Write | Value after<br>Reset | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Chip Select 0 Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 27:1 | Local Base Address of Chip Select 0. Write zeros (0) in the least significant bits to define the range for Chip Select 0. Starting from bit 1 and scanning toward bit 27, the first "1" found defines size. The remaining most significant bits, excluding the first "1" found, define base address. | Yes | Yes | 0h | | 31:28 | Reserved. | Yes | No | 0h | **Note:** For a chip select to assert, the address must be encompassed within a Local Address Space. #### Register 7-40. (CS1BASE; 40h) Chip Select 1 Base Address | Bit | Description | Read | Write | Value after<br>Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Chip Select 1 Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 27:1 | <b>Local Base Address of Chip Select 1.</b> Write zeros (0) in the least significant bits to define the range for Chip Select 1. Starting from bit 1 and scanning toward bit 27, the first "1" found defines size. The remaining most significant bits, excluding the first "1" found, define base address. | Yes | Yes | 0h | | 31:28 | Reserved. | Yes | No | 0h | **Note:** For a chip select to assert, the address must be encompassed within a Local Address Space. #### Register 7-41. (CS2BASE; 44h) Chip Select 2 Base Address | Bit | Description | Read | Write | Value after<br>Reset | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Chip Select 2 Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 27:1 | Local Base Address of Chip Select 2. Write zeros (0) in the least significant bits to define the range for Chip Select 2. Starting from bit 1 and scanning toward bit 27, the first "1" found defines size. The remaining most significant bits, excluding the first "1" found, define the base address. | | 0h | | | 31:28 | Reserved. | Yes | No | 0h | **Notes:** Chip Select 2 (CS2#) functionality of the USER2/CS2# multiplexed pin is enabled by configuring CNTRL[6] from the default value of 0 (USER2) to 1. For a chip select to assert, the address must be encompassed within a Local Address Space. Register 7-42. (CS3BASE; 48h) Chip Select 3 Base Address | Bit | Description | Read | Write | Value after<br>Reset | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | Chip Select 3 Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 27:1 | Local Base Address of Chip Select 3. Write zeros (0) in the least significant bits to define the range for Chip Select 3. Starting from bit 1 and scanning toward bit 27, the first "1" found defines size. The remaining most significant bits, excluding the first "1" found, define base address. | Yes | Yes | 0h | | 31:28 | Reserved. | Yes | No | 0h | **Notes:** Chip Select 3 (CS3#) functionality of the USER3/CS2# multiplexed pin is enabled by configuring CNTRL[9] from the default value of 0 (USER3) to 1. For a chip select to assert, the address must be encompassed within a Local Address Space. #### 7.3.2 Control Registers #### Register 7-43. (INTCSR; 4Ch) Interrupt Control/Status | Bit | Description | Read | Write | Value after<br>Reset | |------|----------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | LINTi1 Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 1 | LINTi1 Polarity. Value of 1 indicates active high. Value of 0 indicates active low. | Yes | Yes | 0 | | 2 | <b>LINTi1 Status.</b> Value of 1 indicates interrupt active. Value of 0 indicates Interrupt not active. | Yes | No | 0 | | 3 | LINTi2 Enable. Value of 1 indicates enabled. Value of 0 indicates disabled. | Yes | Yes | 0 | | 4 | LINTi2 Polarity. Value of 1 indicates active high. Value of 0 indicates active low. | Yes | Yes | 0 | | 5 | LINTi2 Status. Value of 1 indicates interrupt active. Value of 0 indicates Interrupt not active. | Yes | No | 0 | | 6 | PCI Interrupt Enable. Value of 1 enables PCI interrupt. | Yes | Yes | 0 | | 7 | Software Interrupt. Value of 1 generates PCI interrupt (INTA# output asserted) if the PCI Interrupt Enable is set (INTCSR[6]=1). | Yes | Yes | 0 | | 31:8 | Reserved. | Yes | No | 0h | Register 7-44. (CNTRL; 50h) User I/O, Direct Slave Response, Serial EEPROM, and Initialization Control | Bit | Description | Read | Write | Value after<br>Reset | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 0 | User I/O 0 or WAITO# Pin Select. Selects the USER0/WAITO# pin function. Value of 1 indicates pin is WAITO#. Value of 0 indicates pin is USER0. | Yes | Yes | 0 | | 1 | User I/O 0 Direction. Value of 0 indicates Input. Value of 1 indicates output. The pin is always an output if the WAITO# function is selected. | Yes | Yes | 0 | | 2 | User I/O 0 Data. If programmed as an output, writing 1 causes the corresponding pin to go high. If programmed as an input, reading provides the state of the corresponding pin. | Yes | Yes | 0 | | 3 | User I/O 1 or LLOCKo# Pin Select. Selects the USER1/LLOCKo# pin function. Value of 1 indicates pin is LLOCKo#. Value of 0 indicates pin is USER1. | Yes | Yes | 0 | | 4 | User I/O 1 Direction. Value of 0 indicates Input. Value of 1 indicates output. The pin is always an output if the LLOCKo# function is selected. | Yes | Yes | 0 | | 5 | <b>User I/O 1 Data.</b> If programmed as an output, writing 1 causes corresponding pin to go high. If programmed as an input, reading provides the state of the corresponding pin. | Yes | Yes | 0 | | 6 | User I/O 2 or CS2# Pin Select. Selects the USER2/CS2# pin function. Value of 1 indicates pin is CS2#. Value of 0 indicates pin is USER2. | Yes | Yes | 0 | | 7 | User I/O 2 Direction. Value of 0 indicates Input. Value of 1 indicates output. The pin is always an output if the CS2# function is selected. | Yes | Yes | 0 | | 8 | <b>User I/O 2 Data.</b> If programmed as an output, writing 1 causes corresponding pin to go high. If programmed as an input, reading provides the state of the corresponding pin. | Yes | Yes | 0 | | 9 | User I/O 3 or CS3# Pin Select. Selects the USER3/CS3# pin function. Value of 1 indicates pin is CS3#. Value of 0 indicates pin is USER3. | Yes | Yes | 0 | | 10 | User I/O 3 Direction. Value of 0 indicates Input. Value of 1 indicates output. The pin is always an output if the CS3# function is selected. | Yes | Yes | 0 | | 11 | User I/O 3 Data. If programmed as an output, writing 1 causes corresponding pin to go high. If programmed as an input, reading provides the state of the corresponding pin. | Yes | Yes | 0 | | 13:12 | PCI Configuration Base Address Register (PCIBAR) Enables. Values: 00, 11 = PCIBAR0 (Memory) and PCIBAR1 (I/O) enabled 01 = PCIBAR0 (Memory) only 10 = PCIBAR1 (I/O) only Note: PCIBAR0 and PCIBAR1 should be enabled for the PC platform. | Yes | Yes | 00 | | 14 | PCI r2.1 Features Enable. When set to 1, the PCI 9050-1 performs all PCI Read and Write transactions in compliance with PCI r2.1. Setting this bit enables Delayed Reads, 32K PCI clock timeout on Retries, 16- and 8-clock PCI latency rules, and enables the option to select PCI Read No Write Mode (Retries for writes) (CNTRL[17]) and/or PCI Read with Write Flush Mode (CNTRL[15]). Refer to Section 4.2.1.2 for additional information. Value of 0 causes TRDY# to remain de-asserted on reads until Read data is available. If Read data is not available before the PCI Direct Slave Retry Delay Clocks counter (CNTRL[22:19]) expires, a PCI Retry is issued. | Yes | Yes | 0 | | 15 | PCI Read with Write Flush Mode. When the PCI r2.1 Features Enable bit is set (CNTRL[14]=1), value of 1 flushes a pending Delayed Read cycle if a Write cycle is detected. Value of 0 (or CNTRL[14]=0) does not affect a pending Delayed Read when a Write cycle occurs. | Yes | Yes | 0 | Register 7-44. (CNTRL; 50h) User I/O, Direct Slave Response, Serial EEPROM, and Initialization Control (Continued) | Bit | Description | Read | Write | Value after<br>Reset | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|----------------------| | 16 | PCI Read No Flush Mode. Value of 1 does not flush the Read FIFO if the PCI Read cycle completes (Direct Slave Read Ahead mode). Value of 0 flushes the Read FIFO if a PCI Read cycle completes. Read Ahead mode requires that Prefetch be enabled in the LASxBRD registers (where x is the Local Address Space number) for the Memory-Mapped spaces that use Read Ahead mode. The PCI 9050-1 flushes its Read FIFO for each I/O-Mapped access. | Yes | Yes | 0 | | 17 | PCI Read No Write Mode (PCI Retries for Writes). When the PCI r2.1 Features Enable bit is set (CNTRL[14]=1), value of 1 forces a PCI Retry on writes if a Delayed Read is pending. Value of 0 (or CNTRL[14] =0) allows writes to occur while a Delayed Read is pending. | Yes | Yes | 0 | | 18 | PCI Write Release Bus Mode Enable. Value of 1 disconnects if the Write FIFO becomes full. Value of 0 de-asserts TRDY# until space is available in the Write FIFO (PCI Write Hold Bus mode). | Yes | Yes | 0 | | 22:19 | PCI Direct Slave Retry Delay Clocks. Number of PCI clocks (multiplied by 8) from the beginning of a Direct Slave access, after which a PCI Retry is issued if the transfer has not completed. Valid for Read cycles only if CNTRL[14]=0. Valid for Write cycles only if CNTRL[18]=0. Note: Set these bits to a value of 3h or greater (refer to PCI 9050-1 Design Notes). | Yes | Yes | Oh | | 23 | Direct Slave LOCK# Enable. Value of 1 enables PCI Direct Slave locked sequences. Value of 0 disables Direct Slave locked sequences. | Yes | Yes | 0 | | 24 | Serial EEPROM Clock for PCI Bus Reads or Writes to Serial EEPROM. Toggling this bit generates a serial EEPROM clock. (Refer to the manufacturer's data sheet for the particular serial EEPROM being used.) | Yes | Yes | 0 | | 25 | Serial EEPROM Chip Select. PCI Bus reads or writes to serial EEPROM, setting this bit to 1 provides the serial EEPROM Chip Select. | Yes | Yes | 0 | | 26 | Write Bit to Serial EEPROM. For writes, this output bit is the input to the serial EEPROM. Clocked into the serial EEPROM by the serial EEPROM clock. | Yes | Yes | 0 | | 27 | Read Serial EEPROM Data Bit. For reads, this input bit is the serial EEPROM output. Clocked out of the serial EEPROM by the serial EEPROM clock. | Yes | No | _ | | 28 | Serial EEPROM Present. Value of 1 indicates a blank or programmed serial EEPROM is present. | Yes | No | 0 | | 29 | Reload Configuration Registers. When set to 0, writing 1 causes the PCI 9050-1 to reload the Local Configuration registers from serial EEPROM. | Yes | Yes | 0 | | 30 | PCI Adapter Software Reset. Value of 1 resets the PCI 9050-1 and issues a reset to the Local Bus. The PCI 9050-1 remains in this reset condition until the PCI Host clears this bit. The contents of the PCI and Local Configuration registers are not reset. The PCI Interface is not reset. Note: If Direct Slave Read Ahead mode is enabled (CNTRL[16]=1), disable it prior to a software reset, or if following a software reset, perform a Direct Slave read of any valid Local Bus address, except the next sequential | Yes | Yes | 0 | | 31 | Lword referenced from the last Direct Slave read, to flush the Direct Slave Read FIFO. Mask Revision. | Yes | No | 0 | ## 8 PIN DESCRIPTIONS #### 8.1 PIN SUMMARY Table 8-5 through Table 8-8 describe the pins common to all Bus modes: - · Power and Ground - Serial EEPROM Interface - PCI System Bus Interface - Local Bus Support Table 8-9 and Table 8-10 describe the Local Bus Data Transfer pins. Unspecified pins are No Connects (NC). For a visual view of the pinout, refer to Section 10. The following table lists abbreviations used in this section to represent pin types. Table 8-1. Pin Type Abbreviations | Abbreviation | Pin Type | |--------------|------------------------------------------------------------| | I/O | Input and output | | I | Input only | | 0 | Output only | | TS | Three-state | | OD | Open drain | | TP | Totem pole | | STS | Sustained three-state—driven high for one CLK before float | **Note:** Internal resistor values are nominal and may vary widely from published values. # 8.2 PULL-UP AND PULL-DOWN RESISTOR RECOMMENDATIONS Suggested values for external pull-up and pull-down resistors are from 1K to 10K Ohms. #### 8.2.1 NC Pins Do not connect No Connect pins. #### 8.2.2 Input Pins (Pin Type I) This section discusses the pull-up and pull-down resistor requirements for the following input pins—BTERM#, EEDO, LCLK, LHOLD, LINTi[2:1], LRDYi#, MODE, and TEST. (Refer to Table 8-2.) Table 8-2. Input Pin Pull-Up and Pull-Down Resistor Recommendation Summary | Signal | Recommendations | |------------|----------------------------------------------------------| | BTERM# | Internal 100K-Ohm pull-up; if used, add external pull-up | | EEDO | Internal 100K-Ohm pull-up | | LCLK | None | | LHOLD | Internal 50K-Ohm pull-down | | LINTi[2:1] | Internal 100K-Ohm pull-up | | LRDYi# | Internal 100K-Ohm pull-up; if used, add external pull-up | | MODE | Internal 100K-Ohm pull-up | | TEST | Internal 50K-Ohm pull-down | The following Local Bus inputs internally connect to ground through a 50K-Ohm pull-down resistor—LHOLD and TEST: - The internal pull-down resistor on the LHOLD input pin gives the PCI 9050-1 ownership of the Local Bus (unless LHOLD is driven high to override the pull-down resistor). - The internal pull-down resistor on the TEST input pin selects normal logic operation. Tie to ground for normal operation. The following Local Bus inputs internally connect to $V_{CC}$ through a 100K-Ohm pull-up resistor—BTERM#, EEDO, LINTi[2:1], LRDYi#, and MODE. - If using the BTERM# and LRDYi# inputs, external pull-up resistors are recommended. Otherwise, they may be tied high or low. - If a serial EEPROM is used, EEDO requires an external pull-up resistor; otherwise, use a pull-down resistor. The PCI 9050-1 requires a serial EEPROM. (Refer to Section 3.3.) - If either LINTi[2:1] is configured as active high rather than the default active low, then a pull-down resistor should be connected to hold the pin in an inactive state - If the MODE input pin is not tied high or low, default functionality with the internal pull-up resistor is Multiplexed mode. #### 8.2.3 Output Pins (Pin Type O) This section discusses the pull-up and pull-down resistor requirements for the following output pins—ADS#, ALE, BCLKO, BLAST#, CS[1:0]#, EECS, EEDI, EESK, LA[27:2], LBE[3:0]#, LHOLDA, LRESET#, LW/R#, RD#, and WR#. (Refer to Table 8-3.) Table 8-3. Output Pin Pull-Up and Pull-Down Resistor Recommendation Summary | Signal | Recommendations | | |-----------|---------------------------------|--| | ADS# | If used, pull-up recommended | | | ALE | If used, pull-down recommended | | | BCLKO | None (always driven) | | | BLAST# | If used, pull-up recommended | | | CS[1:0]# | | | | EECS | None (always driven) | | | EEDI | None (always unven) | | | EESK | | | | LA[27:2] | If used, pull-ups recommended | | | LBE[3:0]# | ii useu, puii-ups reconfinenceu | | | LHOLDA | None (always driven) | | | LRESET# | None (always driven) | | | LW/R# | If used, pull-up recommended | | | RD# | None (always driven) | | | WR# | If used, pull-up recommended | | The PCI 9050-1 floats Local Bus output signals (except BLCKO, CS[1:0]#, EECS, EEDI, EESK, LHOLDA, LRESET#, and RD#) when its Local Bus is idle. Totem-pole outputs are always driven except during TEST pin assertion. - Three-state outputs—ADS#, ALE, CS[1:0]#, BLAST#, LA[27:2], LBE[3:0]#, LW/R#, RD#, and WR# - To keep Local Bus output signals in an inactive state during float, external pull-up resistors are recommended on the following output pins if used—ADS#, BLAST#, LA[27:2], LBE[3:0]#, LW/R#, and WR#. - If ALE output is used, an external pull-down resistor is recommended to keep ALE output in the inactive state during float. - Totem-pole outputs—BCLKO, EECS, EEDI, EESK, LHOLDA, and LRESET# #### 8.2.4 I/O Pins (Pin Type I/O) This section discusses the pull-up and pull-down resistor requirements for the following I/O pins—LAD[31:0], USER0/WAITO#, USER1/LLOCKO#, USER2/CS2#, and USER3/CS3#. (Refer to Table 8-4.) Table 8-4. I/O Pin Pull-Up and Pull-Down Resistor Recommendation Summary | Signal | Recommendations | |---------------|----------------------------------------------------------------------------------------------------------| | LAD[31:0] | Pull-downs recommended for unused | | USER0/WAITO# | If USER0 input, pull to known state If USER0 output, none needed If WAITO# is used, pull-up recommended | | USER1/LLOCKo# | If USER1 input, pull to known state If USER1 output, none needed If LLOCKo# is used, pull-up recommended | | USER2/CS2# | If USER2 input, pull to known state If USER2 output or CS2#, none (always driven) | | USER3/CS3# | If USER3 input, pull to known state If USER3 output or CS3#, none (always driven) | The PCI 9050-1 drives Local Bus I/O signals when it owns the Local Bus. When the PCI 9050-1 does not own the Local Bus, it floats Local Bus I/O signals except USER0/WAITO#, USER1/LLOCKo#, USER2/CS2#, and USER3/CS3# configured as USERx outputs. External pull-down resistors are recommended on the LAD[31:0] I/O pins, to keep connected signals in a known state or to keep unconnected inputs from oscillating and using additional power. External pull-up resistors are recommended on the following I/O pins to keep the output signals in the inactive state during float: - USER0/WAITO# if configured as WAITO# output - USER1/LLOCKo# if configured as LLOCKo# output **Note:** Multiplexed pins are configured as inputs at reset. If output functionality is programmed in serial EEPROM, pin configuration occurs when the serial EEPROM contents are loaded following PCI reset. If any of the USER[3:0] multiplexed pins are configured as USER inputs (default functionality), they should be pulled to a known state. #### 8.3 PINOUT Table 8-5. Power, Ground, and Unused Pins | Symbol | Signal Name | Total<br>Pins | Pin<br>Type | Pin Number | Function | |-----------------|-------------|---------------|-------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NC | Spare | 2 | N/A | 45, 67 | Not Used. | | TEST | Test | 1 | I | 99 | Test pin. Pull high for test or reduced power state. Tie low for normal operation. When TEST is pulled high, all outputs except RD# (pin 126) are placed in high-impedance state. RD# provides a NANDTREE output when TEST is pulled high. | | V <sub>DD</sub> | Power | 10 | I | 1, 10, 27, 41,<br>50, 66, 81, 103,<br>121, 146 | Power supply pins (5V). Liberal .01 to .1 μF decoupling capacitors should be placed near the PCI 9050-1. | | V <sub>SS</sub> | Ground | 10 | I | 9, 26, 40, 51,<br>65, 80, 104,<br>120, 147, 160 | Ground pins. | | Total | | 23 | | | | Table 8-6. Serial EEPROM Interface Pins | Symbol | Signal Name | Total<br>Pins | Pin<br>Type | Pin Number | Function | |--------|---------------------------------|---------------|-----------------|------------|-------------------------------| | EECS | Serial<br>EEPROM<br>Chip Select | 1 | O<br>TP<br>8 mA | 142 | Serial EEPROM Chip Select. | | EEDI | Serial<br>EEPROM<br>Data In | 1 | O<br>TP<br>8 mA | 145 | Write data to serial EEPROM. | | EEDO | Serial<br>EEPROM<br>Data Out | 1 | I | 143 | Read data from serial EEPROM. | | EESK | Serial Data<br>Clock | 1 | O<br>TP<br>8 mA | 144 | Serial EEPROM clock pin. | | Total | | 4 | | | | Table 8-7. PCI System Bus Interface Pins | Symbol | Signal Name | Total<br>Pins | Pin Type | Pin Number | Function | |------------|---------------------------------|---------------|------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD[31:0] | Address and Data | 32 | I/O<br>TS<br>PCI | 150-157, 2-8, 11,<br>23-25, 28-32,<br>34-39, 42-43 | Multiplexed on the same PCI pins. A bus transaction consists of an Address phase, followed by one or more Data phases. The PCI 9050-1 supports both Read and Write bursts. | | C/BE[3:0]# | Bus Command<br>and Byte Enables | 4 | 1 | 158, 12, 22, 33 | Multiplexed on the same PCI pins. During the Address phase of a transaction, defines the bus command. During the Data phase, used as byte enables. For additional information, refer to PCI r2.1. | | CLK | Clock | 1 | I | 149 | Provides timing for all transactions on PCI and is an input to every PCI device. PCI operates up to 33 MHz. | | DEVSEL# | Device Select | 1 | O<br>STS<br>PCI | 16 | When actively driven, indicates the driving device decoded its address as the current access target. | | FRAME# | Cycle Frame | 1 | ı | 13 | Driven by the current Master to indicate the beginning and duration of an access. Asserted to indicate a bus transaction is beginning. While asserted, Data transfers continue. When de-asserted, the transaction is in the final Data phase. | | IDSEL | Initialization<br>Device Select | 1 | I | 159 | Chip select used during Configuration Read or Write transactions. | | INTA# | Interrupt A | 1 | O<br>OC<br>PCI | 44 | Requests an interrupt. | | IRDY# | Initiator Ready | 1 | ı | 14 | Indicates the ability of the initiating agent (Bus Master) to complete the current Data phase of the transaction. | | LOCK# | Lock | 1 | I | 18 | Indicates an atomic operation that may require multiple transactions to complete. | | PAR | Parity | 1 | I/O<br>TS<br>PCI | 21 | Indicates even parity across AD[31:0] and C/BE[3:0]#. Parity generation is required by all PCI agents. PAR is stable and valid one clock after the Address phase. For Data phases, PAR is stable and valid one clock after IRDY# is asserted on a Write transaction or TRDY# is asserted on a Read transaction. Once PAR is valid, it remains valid until one clock after completion of the current Data phase. | | PERR# | Parity Error | 1 | O<br>STS<br>PCI | 19 | Indicates only the reporting of data parity errors during all PCI transactions, except during a Special cycle. | Table 8-7. PCI System Bus Interface Pins (Continued) | Symbol | Signal Name | Total<br>Pins | Pin Type | Pin Number | Function | |--------|--------------|---------------|-----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | RST# | Reset | 1 | I | 148 | Brings PCI-specific registers, sequencers, and signals to a consistent state. | | SERR# | System Error | 1 | O<br>OC<br>PCI | 20 | For reporting address parity errors, data parity errors on the Special Cycle command, or any other system error where the result will be catastrophic. | | STOP# | Stop | 1 | O<br>STS<br>PCI | 17 | Indicates the current target is requesting the Master to stop the current transaction. | | TRDY# | Target Ready | 1 | O<br>STS<br>PCI | 15 | Indicates the ability of the target agent (selected device) to complete the current Data phase of the transaction. | | Total | | 49 | | | | Table 8-8. Local Bus Support Pins | Symbol | Signal Name | Total<br>Pins | Pin Type | Pin Number | Function | |----------|----------------------|---------------|------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BCLKO | Buffered Clock Out | 1 | O<br>TP<br>12 mA | 63 | Provides a buffered version of the PCI clock for optional use by the Local Bus. Not in phase with the PCI clock. | | CS[1:0]# | Chip Selects 1 and 0 | 2 | O<br>TS<br>8 mA | 131, 130 | General purpose chip selects. The base and range of each may be programmed in the configuration registers. | | LCLK | Local Bus Clock | 1 | I | 135 | Local clock (required) up to 40 MHz; may be asynchronous to the PCI clock. | | LHOLD | Hold Request | 1 | I | 134 | LHOLD is asserted by a Local Bus Master to request Local Bus use. The PCI 9050-1 can be made master of the Local Bus by pulling or driving LHOLD low (or by grounding LHOLD). | | | | | | | Can be left unterminated to provide permanent Local Bus ownership to the PCI 9050-1. | | LHOLDA | Hold Acknowledge | 1 | O<br>TP<br>8 mA | 133 | Asserted by the PCI 9050-1 to grant Local Bus control to a Local Bus Master. When the PCI 9050-1 needs the Local Bus, it signals a preempt by de-asserting LHOLDA. | | LINTi1 | Local Interrupt 1 In | 1 | I | 137 | When enabled (INTCSR[0] = 1) and asserted, the LINTi1 Status bit sets (INTCSR[2] = 1). If the PCI Interrupt Enable bit is also set (INTCSR[6] = 1), then INTA# asserts. LINTi1 is programmable for active-low or active-high polarity in INTCSR[1] (default polarity is active-low). | | LINTi2 | Local Interrupt 2 In | 1 | I | 136 | When enabled (INTCSR[3] = 1) and asserted, the LINTi2 Status bit sets (INTCSR[5] = 1). If the PCI Interrupt Enable bit is also set (INTCSR[6] = 1), then INTA# asserts. LINTi2 is programmable for active-low or active-high polarity in INTCSR[4] (default polarity is active-low). | Table 8-8. Local Bus Support Pins (Continued) | Symbol | Signal Name | Total<br>Pins | Pin Type | Pin Number | Function | |---------|-------------------|---------------|-------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LRESET# | Local Reset Out | 1 | O<br>TP<br>8 mA | 132 | Asserted when the PCI 9050-1 is reset, and used to reset devices on the Local Bus. | | | | | | | Selects the PCI 9050-1 Bus Operation mode. | | MODE | Bus Mode | 1 | l | 68 | 0 = Non-Multiplexed mode<br>1 = Multiplexed mode | | USER0 | User I/O 0 | 1 | I/O<br>TS<br>8 mA | 138 | Can be programmed to be a configurable User I/O pin, USER0, or the Local Bus WAIT Output pin, WAITO#. WAITO# is asserted when wait states are caused by the internal wait state generator. Serves as an output to provide ready-out status. Default functionality is USER0 input. | | WAITO# | WAIT Out | | | | Pin configuration occurs when the serial EEPROM contents are loaded following PCI reset, or upon subsequent writing to the CNTRL[1:0] register bits. | | USER1 | User I/O 1 | | | | Can be programmed to be a configurable User I/O pin, USER1, or the Local Bus LLOCK Output pin, LLOCKo#. LLOCKo# indicates an atomic operation that may require multiple transactions to complete and can be used by the Local Bus to lock resources. Default functionality is USER1 input. Pin configuration occurs when the serial | | LLOCKo# | LLOCK Out | 1 | I/O<br>TS<br>8 mA | 139 | EEPROM contents are loaded following PCI reset, or upon subsequent writing to the CNTRL[4:3] register bits. | | | | | | | The PCI 9050-1 asserts LLOCKo# during the first clock of an atomic operation (address cycle) and de-asserts it a minimum of one clock following the last bus access for the atomic operation. LLOCKo# is de-asserted after the PCI 9050-1 detects PCI FRAME#, with PCI LOCK# de-asserted at the same time. | | USER2 | User I/O 2 | | I/O | | Can be programmed to be a configurable User I/O pin, USER2, or as the Chip Select 2 Output pin, CS2#. Default functionality is USER2 input. | | CS2# | Chip Select 2 Out | 1 | TS<br>8 mA | 140 | Pin configuration occurs when the serial EEPROM contents are loaded following PCI reset, or upon subsequent writing to the CNTRL[7:6] register bits. | | USER3 | User I/O 3 | _ | I/O | | Can be programmed to be a configurable User I/O pin, USER3, or as the Chip Select 3 Output pin, CS3#. Default functionality is USER3 input. | | CS3# | Chip Select 3 Out | 1 | TS<br>8 mA | 141 | Pin configuration occurs when the serial EEPROM contents are loaded following PCI reset, or upon subsequent writing to the CNTRL[10:9] register bits. | | Total | | 14 | | | | Table 8-9. Mode-Independent Local Bus Data Transfer Pins | Symbol | Signal Name | Total<br>Pins | Pin Type | Pin Number | Function | |--------|-------------------------|---------------|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADS# | Address Strobe | 1 | O<br>TS<br>24 mA | 123 | Indicates valid address and the start of a new Bus access. Asserted for the first clock of a Bus access. | | ALE | Address Latch<br>Enable | 1 | O<br>TS<br>8 mA | 64 | Asserted during the Address phase and de-asserted before the Data phase. | | BLAST# | Burst Last | 1 | O<br>TS<br>8 mA | 124 | Signal driven by the current Local Bus Master to indicate the last transfer in a Bus access. BLAST# is not asserted until internal wait states expire. | | LRDYi# | Local Ready In | 1 | I | 128 | Local ready input indicates Read data is on the Local Bus, or that Write data is accepted. LRDYi# is not sampled until internal wait states expire [WAITO# de-asserted, provided USER0/ WAITO# is configured as WAITO# (CNTRL[0]=1). LRDYi# is ignored when BTERM# is enabled and asserted. | | LW/R# | Write/Read | 1 | O<br>TS<br>8 mA | 127 | Asserted low for reads and high for writes. | | RD# | Read Strobe | 1 | O<br>TS<br>24 mA | 126 | General purpose read strobe. The timing is controlled by the current Bus Region Descriptor register. Normally asserted during NRAD wait states, unless Read Strobe Delay clocks are programmed in bits [27:26]. Remains asserted throughout Burst and NRDD wait states. | | WR# | Write Strobe | 1 | O<br>TS<br>24 mA | 125 | General purpose write strobe. The timing is controlled by the current Bus Region Descriptor register. Normally asserted during NWAD wait states, unless Write Strobe Delay clocks are programmed in bits [29:28]. Remains asserted throughout Burst and NWDD wait states. The LAD data bus hold time can be extended beyond WR# de-assertion if Write Cycle Hold clocks are programmed in bits [31:30]. | | Total | | 7 | | | | Table 8-10. Mode-Dependent Local Bus Data Transfer Pins | Symbol | Signal Name | Total<br>Pins | Pin Type | Pin Number | Function | |-----------|-----------------|---------------|-------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BTERM# | Burst Terminate | 1 | ı | 129 | If Bterm Mode (continuous burst) and the BTERM# input are disabled (LASxBRD[2]=0 and/ or EROMBRD[2]=0, where x is the Local Address Space number), the PCI 9050-1 bursts up to four transactions, Lword transfer depends upon the bus width and type. If Bterm Mode (continuous burst) and the BTERM# input are enabled (LASxBRD[2]=1 and/ or EROMBRD[2]=1), the PCI 9050-1 continues to burst until BTERM# input is asserted. BTERM# is a ready input that breaks up a Burst cycle and causes another Address cycle to occur. BTERM# is not sampled until internal wait states expire. | | 1.1107.01 | | 00 | 0 | 122, 119-105, | LRDYi# is ignored when BTERM# is enabled and asserted. Carries the upper 26 bits of the 28-bit physical | | LA[27:2] | Address Bus | 26 | TS<br>8 mA | 102-100, 98-92 | address bus. Increments during bursts indicate successive Data cycles. | | LAD[31:0] | Data Bus | 32 | I/O<br>TS<br>8 mA | 52-62, 69-79,<br>82-91 | During the Data phase, the Bus carries 32-, 16-, or 8-bit data quantities, depending on bus width configuration: • 8-bit = LAD[7:0] • 16-bit = LAD[15:0] • 32-bit = LAD[31:0] Multiplexed Mode Only—During the Address phase, the Bus carries the 28-bit physical address (LAD[27:0]). | | LBE[3:0]# | Byte Enables | 4 | O<br>TS<br>24 mA | 46-49 | Byte enables are encoded based on configured bus width. 32-Bit Bus The four byte enables indicate which of the four bytes are active during a data cycle: LBE3# Byte Enable 3 = LAD[31:24] LBE2# Byte Enable 2 = LAD[23:16] LBE1# Byte Enable 0 = LAD[7:0] 16-Bit Bus LBE[3, 1:0]# are encoded to provide BHE#, LA1, and BLE#, respectively: LBE3# Byte High Enable (BHE#) = LAD[15:8] LBE2# Not Used LBE1# Address bit 1 (LA1) LBE0# Byte Low Enable (BLE#) = LAD[7:0] 8-Bit Bus LBE[1:0]# are encoded to provide LA1 and LA0, respectively: LBE3# Not Used LBE3# Not Used LBE1# Address bit 1 (LA1) LBE0# Address bit 1 (LA1) | | Total | | 63 | | | | # 9 ELECTRICAL SPECIFICATIONS #### 9.1 GENERAL ELECTRICAL SPECIFICATIONS **Table 9-1. Absolute Maximum Ratings** | Specification | Maximum Rating | |----------------------------------------|------------------------------------------------| | Storage Temperature | -65 to +150 °C | | Ambient Temperature with Power Applied | -55 to +125 °C | | Supply Voltage to Ground | -0.5 to +7.0V | | Input Voltage (V <sub>IN</sub> ) | V <sub>SS</sub> -0.5V<br>V <sub>DD</sub> +0.5V | | Output Voltage (V <sub>OUT</sub> ) | V <sub>SS</sub> -0.5V<br>V <sub>DD</sub> +0.5V | | Maximum Package Power Dissipation | 0.65W | Note: Package Power Dissipation derived with assumption that 1.0m/s air flow is available. **Table 9-2. Operating Ranges** | | | | Input Volta | age (V <sub>IN</sub> ) | |---------------------|----------------------|-----------------------------------|-----------------|------------------------| | Ambient Temperature | Junction Temperature | Supply Voltage (V <sub>DD</sub> ) | Min | Max | | -40 to +85 °C | 115 °C | 5V ±5% | V <sub>SS</sub> | V <sub>DD</sub> | Table 9-3. Capacitance (Sample Tested Only) | Parameter | Test Conditions | Pin Type | Typical Value | Units | |------------------|--------------------------------------|----------|---------------|-------| | C <sub>IN</sub> | $V_{IN} = 2.0V$<br>f = 1 MHz | Input | 5 | pF | | C <sub>OUT</sub> | V <sub>OUT</sub> = 2.0V<br>f = 1 MHz | Output | 10 | pF | The following table lists the package thermal resistance $(\Theta_{i-a})$ . Table 9-4. Package Thermal Resistance | Air Flow | | | | |----------|---------|---------|---------| | 0m/s | 1m/s | 2m/s | 3m/s | | 65 °C/W | 45 °C/W | 34 °C/W | 30 °C/W | Table 9-5. Electrical Characteristics over Operating Range | Parameter | Description | Test Co | nditions | Min | Max | Units | |-----------------|------------------------------------------|--------------------------------------------------|----------------------------------------------------------|-----|-----|-------| | V <sub>OH</sub> | Output High<br>Voltage | V <sub>DD</sub> = Min | I <sub>OH</sub> = -4.0 mA | 2.4 | _ | V | | V <sub>OL</sub> | Output Low<br>Voltage | $V_{IN} = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = per Tables 8-6<br>and 8-8 through 8-10 | _ | 0.4 | V | | V <sub>IH</sub> | Input High Level | _ | _ | 2.0 | _ | V | | V <sub>IL</sub> | Input Low Level | _ | _ | _ | 0.8 | V | | I <sub>LI</sub> | Input Leakage<br>Current | $V_{SS} \le V_{IN} \le V_{DD}$<br>$V_{DD} = Max$ | | -10 | +10 | μΑ | | I <sub>OZ</sub> | Three-State<br>Output Leakage<br>Current | $V_{SS} \le V_{IN} \le V_{DD}$<br>$V_{DD} = Max$ | | -10 | +10 | μА | | I <sub>cc</sub> | Power Supply<br>Current | 55 | 5.25V<br>_K = 33 MHz | _ | 130 | mA | #### 9.2 LOCAL INPUTS Local Bus Input Setup and Hold Times (Figure 9-1): - Hold time = 2 ns minimum - Setup time = 8 ns maximum #### Definitions: - T<sub>HOLD</sub>—Time that an input signal is stable after the rising edge of the Local Clock. - T<sub>SETUP</sub>—Setup time. The time that an input signal is stable before the rising edge of the Local Clock. Figure 9-1. PCI 9050-1 Local Input Setup and Hold Waveform Table 9-6. Clock Frequencies | Frequency | Min | Max | |-------------------|-----|--------| | Local Clock Input | 0 | 40 MHz | | PCI Clock Input | 0 | 33 MHz | #### 9.3 LOCAL OUTPUTS #### Definition: T<sub>VALID</sub>—Output valid (clock-to-out). The time after the rising edge of the Local Clock until the output is stable. Figure 9-2. PCI 9050-1 Local Output Delay Table 9-7. AC Electrical Characteristics (Local Outputs) over Operating Range | Signals (Synchronous Outputs)<br>V <sub>CC</sub> = 5.0 ±5% | T <sub>VALID</sub> (Min) ns<br>(Hold) | T <sub>VALID</sub> ns<br>Typical Min/Max | T <sub>VALID</sub> (Max) ns<br>(Worst Case) | |------------------------------------------------------------|---------------------------------------|------------------------------------------|---------------------------------------------| | ADS# | 3 | 8 | 10 | | BCLKO | 2 | 7 | 8 | | BLAST# | 5 | 9 | 16 | | CS[1:0]# | 4 | 11 | 17 | | LA[27:2] | 5 | 10 | 14 | | LAD[31:0] | 5 | 11 | 16 | | LBE[3:0]# | 4 | 10 | 15 | | LHOLDA | 3 | _ | 9 | | LRESET# | 5* | 14 | 17* | | LW/R# | 4 | 7 | 12 | | RD# | 7 | 16 | 27 | | USER0/WAITO# | 4* | 5 PCLK/8 | 12* | | USER1/LLOCKo# | 4* | 5 PCLK/8 | 12* | | USER2/CS2# | 5* | 5 PCLK/11 | 17* | | USER3/CS3# | 5* | 5 PCLK/11 | 17* | | WR# | 4 | 8 | 13 | **Note:** Values followed with an asterisk (\*) are referenced from the PCI Bus. Figure 9-3. PCI 9050-1 ALE Output Delay (Min/Max) to the Local Clock Note: ALE pulse width is independent of clock frequency. Table 9-8. ALE Operation | Signal | T <sub>VALID</sub> (ns) from<br>Local Clock Min/Max | Pulse Width (ns)<br>Min/Max | |-----------|-----------------------------------------------------|-----------------------------| | ALE | 4 / 12 | 8 / 23 | | LAD[31:0] | 5 / 16 | N/A | # 10 PHYSICAL SPECIFICATIONS #### 10.1 MECHANICAL LAYOUT For 160-pin PQFP Figure 10-1. Mechanical Dimensions and Package Outline #### 10.2 TYPICAL ADAPTER BLOCK DIAGRAM Figure 10-2. PCI 9050-1 Block Diagram #### 10.3 PIN ASSIGNMENTS Refer to Section 8 for pin descriptions. Figure 10-3. Pin Assignments ## A GENERAL INFORMATION The PLX PCI 9050 family provides low-cost connectivity for PCI slave designs. It is specifically targeted at easing the transition of existing ISA designs to the more feature-rich and performance-oriented PCI Bus. The PCI 9050-1 provides Direct Slave PCI functions by interfacing the adapter's I/O circuitry (control, address, and data lines) to a host computer's microprocessor/memory architecture by way of the 32-bit PCI Bus, which typically runs at 33 MHz. #### A.1 ORDERING INSTRUCTIONS Continuing its drive to provide single-chip PCI interfaces for every market, PLX offers to designers its PCI 9050-1 Bus Target Interface Chip for Low-Cost Adapters. | Package | Ordering Part Number | |--------------|----------------------| | 160-pin PQFP | PCI 9050-1 | # A.2 UNITED STATES AND INTERNATIONAL REPRESENTATIVES, AND DISTRIBUTORS A list of PLX Technology, Inc., representatives and distributors can be found at http://www.plxtech.com. #### A.3 TECHNICAL SUPPORT PLX Technology, Inc., technical support information is listed at http://www.plxtech.com; or call 408 774-9060 or 800 759-3735. # Index | A | PCI base address registers 7-6-7-8 | |-------------------------------------------------------|----------------------------------------------------------------------------------------| | Abort, Master, not supported 7-4 | PCI system bus interface pins 8-4 | | Abort, Target 2-2, 7-4 | Read Ahead mode 4-2 | | absolute maximum ratings 9-1 | register 1-4 | | AC electrical characteristics 9-4 | register mapping 7-1-7-2 | | accelerator, I/O 1-1 | serial EEPROM register load sequence 3-2-3-4 | | accesses | spaces 1-1, 1-2, 2-2, 2-4, 4-4 | | address decode enable 7-9 | translation 4-1 | | burst 2-3, 2-9, 2-10, 4-1, 4-3 | Address/Data 2-3 | | byte 2-1, 7-3 | <b>ADS</b> # 2-3, 2-4, 2-8, 4-2, 8-7, 9-4 | | decode 4-4, 7-11 | <b>ALE</b> 2-3, 2-4, 4-2, 8-7, 9-5 | | Direct Slave 2-1, 2-2, 4-1, 4-4, 4-5, 4-6, 7-14, 7-15 | ALE output delay 9-5 | | I/O 2-1, 4-1, 4-3, 7-3, 7-6 | arbitration, Local Bus 2-3, 2-5, 2-12, 4-8 | | Local Bus 2-7, 2-10, 4-3 | architecture specifications | | locked atomic operations 4-1 | See Preface | | Lword 2-1, 7-3 | atomic operations | | Max_Lat 7-10 | LLOCKo# 2-4, 8-6 | | memory 2-8, 3-4, 3-5 | LOCK# 4-1, 8-4, 10-3 | | memory base address 7-6–7-8 | В | | partial Lword 2-9 | | | PCI 4-1, 7-11, 7-24 | back-to-back, fast 7-3, 7-4 | | PCI base address registers 7-6–7-8 | <b>BCLKO</b> 1-2, 8-2, 8-5, 9-4, 10-3 | | read 2-10, 4-3 | Big/Little Endian | | word 2-1, 7-3 | See Endian, Big or Endian, Little | | write 2-10 | <b>BIOS</b> 2-1, 3-4, 3-5, 6-1, 7-13 | | <b>AD[31:0]</b> 2-1, 8-4, 10-3 | <b>BIST</b> 7-1, 7-5 | | adapter block diagram 1-3, 10-2 | <b>BLAST</b> # 2-3, 2-8, 4-7, 8-7, 9-4 | | address | block diagrams | | address-to-data 2-7, 2-8 | adapter 1-3, 10-2 | | base registers 4-1 | Local Bus 2-2 | | bits for decoding 4-4 | <b>BTERM#</b> 2-3, 2-7, 2-8, 4-20, 4-26, 4-27, 4-28, 7-16, 7-17, 7-18, 7-19, 7-20, 8-8 | | boundary 2-9 | | | burst start 2-9 | built-in self test (BIST) 7-1, 7-5 | | chip select registers 7-2, 7-21 | burst | | cycle 2-8, 2-9, 4-3 | access 2-3, 2-9, 2-10, 4-1, 4-3 | | decode 4-4, 5-1, 7-9, 7-14 | Burst-4 Lword mode 2-8, 2-9 | | detected 6-2 | continuous mode 2-8, 2-9 | | Direct Slave 4-4, 4-6 | last 8-7 | | • | Min_Gnt 7-10 | | EROMBA 7-2, 7-15 | mode 2-7, 2-8 | | invariance 2-1, 2-11 | order 2-11 | | local bits 2-2 Local Bus initialization 4-4 | PCI read 4-1 | | | read and write 8-4 | | local chip selects 5-1–5-2 | read cycles 2-10 | | local space registers 7-2, 7-11–7-19 | terminate 8-8 | | local spaces 1-4, 2-10 | write cycles 2-10 | | mapping 4-4 | Bus operation 2-1-2-12 | | bus region descriptors | serial EEPROM 3-1, 3-2, 7-24, 8-3 | | | |-------------------------------------------------------------------|--------------------------------------------------------|--|--| | 4-4, 4-5 | TTL 1-2, 8-2 | | | | registers 2-5, 7-2, 7-7, 7-8, 7-16-7-20, 8-7 | CMOS, low-power 1-2 | | | | bus states 2-3 | CNTRL 1-4, 6-2, 7-2, 7-23-7-24 | | | | byte | command codes, Direct Slave 2-1 | | | | accesses 2-1, 7-3 | CompactPCI, Hot Swap capable 1-4 | | | | enables 2-9 | configuration | | | | C/BE[3:0]# 2-1, 7-16, 7-17, 7-18, 7-19, 7-20, 8-4, | Big/Little Endian 4-3 | | | | 10-3 | BTERM# 8-8 | | | | Direct Slave 4-6 | bus width 1-2, 8-2, 8-8 | | | | LBE[3:0]# 1-2, 2-3, 2-4, 8-8 | command type 2-1 | | | | merging 2-1–2-2 | ID 7-3 | | | | number and lane cross reference 2-10 | IDSEL 8-4, 10-3 | | | | ordering | initialization timing diagrams 3-6-3-8, 4-12-4-14 | | | | See byte swapping | read and write 8-4, 10-3 | | | | swapping 1-2, 7-16, 7-17, 7-18, 7-19, 7-20 | registers 4-1, 8-8 | | | | C | wait state counter 2-7 | | | | <b>C/BE[3:0]</b> # 2-1, 4-2, 7-16, 7-17, 7-18, 7-19, 7-20, 8-4, | Continuous Burst mode 2-8-2-9 | | | | 10-3 | Control/Status 2-4-2-5 | | | | cache line size, PCI 1-2, 3-4, 7-1, 7-5 | conversion, Big/Little Endian 1-4, 4-3 | | | | capacitance 9-1 | counter | | | | chip select | prefetch 1-4, 4-1 | | | | base address registers 5-1-5-2 | wait state 2-7 | | | | IDSEL 8-4, 10-3 | CPU, Host 2-5 | | | | initialization device 8-4, 10-3 | CS[1:0]# 8-2, 8-5, 9-4 | | | | local 1-1, 1-2, 5-1-5-3 | CS0BASE 7-2, 7-21 | | | | Local Bus support pins 8-5-8-6 | CS1BASE 7-2, 7-21 | | | | procedure to use base address registers 5-2 | <b>CS2#</b> 6-2, 7-23, 8-2, 8-6, 9-4 | | | | registers 7-2, 7-21, 7-22 | CS2BASE 7-2, 7-21 | | | | serial EEPROM 3-3, 7-24, 8-3 | <b>CS3#</b> 6-2, 7-23, 8-6, 9-4 | | | | timing diagram 4-11, 5-3 | <b>CS3BASE</b> 7-2, 7-22 | | | | <b>CIS</b> 7-1, 7-9 | D | | | | <b>CLK</b> 8-1, 8-4, 10-3 | Data Transfer mode 1-1, 4-1-4-6 | | | | clocks | decode | | | | 16- and 8-clock rules 4-2, 7-23 | accesses 4-4 | | | | 32000 PCI timeout 4-2 | address 4-4, 7-14 | | | | BCLKO 1-2, 8-2 | address enable 7-9 | | | | buffered PCI 1-4, 8-5 | memory 7-12 | | | | Bus access 8-7 | Delayed Read mode, Direct Slave 1-2, 1-4, 2-10, 4-2, | | | | CLK (PCI) 8-4 | 7-23 | | | | delay 7-24 | descriptors, bus region 2-5, 4-4, 7-2, 7-7, 7-8, 7-16- | | | | Direct Slave retry delay 4-3, 4-7, 7-24 | 7-20, 8-7 | | | | EESK 3-1, 8-3 | device | | | | frequencies 9-3 | add-in board 7-9 | | | | LCLK 1-2, 2-3, 8-2, 8-5 | bridge 7-4 | | | | local 2-3, 4-2, 6-1, 8-5, 9-3, 9-5 | chip select control provided 5-1 | | | | PCI 1-2, 3-1, 3-6, 4-2, 4-12, 6-1, 6-2, 7-23, 7-24, 8-2, 8-5, 9-3 | configuration header 3-4 | | | | PCIMGR 7-10 | ID 3-1, 3-3, 3-4, 7-1, 7-3 initialization select 8-4 | | | | serial data 8-3 | | | | | Sonar data o o | Local Bus 2-2, 8-6 | | | ``` Master 2-4 Endian, Little (as a PCI Bus) 2-1 non-PCI 2-2 EROMBA 7-2, 7-15 other bridge 7-4 EROMBRD 7-2, 7-20 PCI 8-4 EROMRR 7-2, 7-13 ROM 4-1 Expansion ROM 3-3, 7-2, 7-13, 7-15, 7-20 Slave 2-4 PCI-to-Local 3-3 SRAM 5-2 spaces 2-2, 2-10, 3-5, 4-1, 4-3, 4-4, 4-6, 7-1, 7-9, 7-15 DEVSEL# F 7-4, 8-4, 10-3 fast back-to-back 7-3, 7-4 Direct Master, not supported 2-5 FIFOs Direct Slave bi-directional 1-1 accesses to 8- or 16-bit Local Bus 2-2 Continuous Burst mode 2-9 Big Endian/Little Endian control bits 2-10 Direct Slave 4-1, 4-2, 7-23 BTERM# input 2-8 Read Ahead mode 3-1, 7-24 Byte enables 4-6 number of 1-4 CNTRL register 7-2, 7-23-7-24 response to 4-7 command codes 2-1 FM93CS46 3-1 Delayed Read mode 1-2, 1-4, 2-10, 4-2, 7-23 FM93CS56 3-1 Direct Data Transfer mode 4-1-4-4 FRAME# 8-4, 10-3 FIFO 4-7, 7-23 frequencies 9-3 Local Bus Big Endian/Little Endian mode accesses 2-10 functional description 3-1-4-40 lock 4-2 operation 4-1-4-40 G partial Lword accesses 2-9 generator PCI-to-Local address 4-4 internal wait states 2-3 Read Ahead mode 7-24 interrupts 1-1 single read, timing diagrams 4-16, 4-17, 4-36 programmable wait state 4-1, 8-8 single write, timing diagram 4-15, 4-35 Н space enable in local address space registers 7-14, 7-15 header wait states 2-7 format 7-13 disconnect type 3-4, 7-5 Direct Slave I/O accesses, after transfer 4-1 hold and setup waveform, local input 9-3 PCI Bus 3-5, 4-3 Host CPU 2-5 TRDY# 4-7 Hot Swap capable, CompactPCI 1-4 drivers bus 1-2 ı SERR# 7-3 I/O access 2-1, 4-1, 4-3, 7-6 E base address 7-6 EECS 3-2, 8-2, 8-3, 10-3 mapped configuration registers 7-1 EEDI 8-2, 8-3, 10-3 pin type 8-4 EEDO 8-2, 8-3, 10-3 read 2-1 EESK 8-2, 8-3, 10-3 space access 7-3, 7-6, 7-7, 7-8, 7-11, 7-12, 7-14 electrical specifications 9-1-9-5 user 6-1 Endian, Big timing diagrams 4-35-4-40 write 2-1 Endian, Big/Little 2-10-2-12 i960J function, not supported byte swapping 1-2, 7-16, 7-17, 7-18, 7-19, 7-20 2-9 conversion 1-4, 4-3 ``` | ID | <b>LAS3BRD</b> 2-8, 7-2, 7-19 | | | | |-----------------------------------------------------------|-------------------------------------------------|--|--|--| | add-in board 7-9 | <b>LAS3RR</b> 7-2, 7-13 | | | | | device and vendor 1-2, 1-4, 3-1, 3-3, 3-4, 7-1, 7-3 | latency timer, PCI not supported 7-1, 7-5 | | | | | revision 3-4, 7-1, 7-4 | <b>LBE[3:0]</b> # 1-2, 2-4, 4-6, 8-2, 8-8, 9-4 | | | | | subsystem 3-3, 7-1, 7-9 | LCLK 1-2, 2-3, 8-2, 8-5, 9-2 | | | | | IDSEL 8-4, 10-3 | LHOLD 2-5, 8-1, 8-5 | | | | | initialization | LHOLDA 2-5, 8-1, 8-5, 9-4 | | | | | configuration timing diagrams 3-6-3-8, 4-12-4-14 | <b>LINTi1</b> 4-8, 6-1, 6-3, 8-1, 8-5 | | | | | control register 7-2, 7-23-7-24 | <b>LINTi2</b> 4-8, 6-1, 6-3, 8-1, 8-5 | | | | | Direct Slave example 4-6 | LLOCKo# 1-4, 2-4, 6-2, 7-23, 8-2, 8-6, 9-4 | | | | | Direct Slave initialization 4-4 | local | | | | | functional description 3-1 | clocks 6-1 | | | | | IDSEL 8-4, 10-3 | input setup figure 9-3 | | | | | Local Bus Direct Slave 4-4 | interrupts 6-1 | | | | | PCI 4-6 | signal output delay 9-4 | | | | | reset 4-4 | Local Address | | | | | serial EEPROM timing diagram, from 3-6, 4-12 | Big/Little Endian mode 2-10 | | | | | <b>INTA#</b> 4-8, 6-1, 6-3, 7-10, 8-4, 10-3 | bits LA[1:0] 2-2, 2-9, 4-6, 8-8 | | | | | INTCSR 7-22 | Direct Slave example 4-6 | | | | | internal wait states 2-3, 2-5, 2-6, 2-7, 2-8, 2-10, 4-15- | EROMBA 7-2, 7-15 | | | | | 4-22, 4-25–4-31, 4-36–4-40, 8-7 | mapping 4-4 | | | | | Interrupt Request | PCI base address registers 7-7-7-8 | | | | | See IRQ | space registers 7-2, 7-11-7-19 | | | | | interrupts 6-1-6-5 | spaces 1-4, 4-1, 7-1 | | | | | control/status 3-4 | Local Bus 2-1–2-12, 8-1 | | | | | generator 1-1 | arbitration timing diagram 2-12, 4-8 | | | | | INTA# 8-4 | characteristics 4-4 | | | | | local 8-5 | control 4-3 | | | | | pin 3-3 | data transfer pins 8-7-8-8 | | | | | registers 3-5, 7-1, 7-2, 7-10, 7-22 | Delayed Read mode, Direct Slave 4-2 | | | | | request 4-8, 6-3, 7-10, 8-4, 10-3 | Direct Slave | | | | | software 7-22 | access 4-5 | | | | | timing diagram 4-8, 6-3 | operation 4-1 | | | | | IRDY# 2-1, 8-4, 10-3 | memory map example 5-2 | | | | | IRQ 6-1 | prefetch counter 1-2, 4-1, 7-16-7-20 | | | | | ISA Interface mode 1-4, 8-2 | Read Ahead mode 4-2 | | | | | L | Read Ahead mode, Direct Slave 3-1, 7-24 | | | | | LA[27:2] 1-2, 2-2, 2-3, 8-8, 9-4 | READY# Timeout 1-4 | | | | | LAD[31:0] 1-2, 2-3, 2-10, 4-6, 8-8, 9-4, 9-5 | region | | | | | LASOBA 7-2, 7-14 | descriptors 4-4, 7-2, 7-16-7-20, 8-7 | | | | | | registers 7-2, 7-16-7-20 | | | | | LASOBR 7 2 7 11 | response to FIFO 4-7 | | | | | LASORR 7-2, 7-11 | signaling 1-4 | | | | | LAS1BA 7-2, 7-14<br>LAS1BRD 2-8, 7-2, 7-17 | support pins 8-5–8-6 | | | | | | timing diagrams, Multiplexed mode 4-35-4-40 | | | | | LAS1RR 7-2, 7-12 | timing diagrams, Non-Multiplexed mode 4-15-4-34 | | | | | LAS2BA 7-2, 7-14 | wait states 1-2 | | | | | LAS2BRD 2-8, 7-2, 7-18 | width 4-6 | | | | | LAS2RR 7-2, 7-12 | local chip selects | | | | | <b>LAS3BA</b> 7-2, 7-15 | See chip select | | | | | Local configuration registers | register location 7-6-7-8 | | | |-----------------------------------------------------|--------------------------------------------------------------------------|--|--| | 7-11–7-20 | remap 7-14 | | | | address mapping 7-2 | serial EEPROM map 3-2 | | | | lock | space indicator 7-6-7-13 | | | | atomic operations 4-1 | spaces 7-12-7-15 | | | | cycles 1-4 | timing diagrams 3-8, 4-14 | | | | Direct Slave 4-1 | write 2-1, 7-5 | | | | Direct Slave enable 7-24 | <b>MODE</b> 2-5, 8-2, 8-6 | | | | LOCK# 4-1, 8-4, 10-3 | Multiplexed mode 1-1, 1-2 | | | | mechanism 1-2 | bus operation 8-6, 8-8 | | | | sequences 1-2 | byte number and lane cross-reference 2-10 | | | | LOCK# | interface pin 8-4 | | | | 4-1, 8-4, 10-3 | LAD[31:0] 2-3 | | | | LRDYi# 1-2, 2-3, 2-4, 2-7, 2-8, 2-10, 4-1, 8-1, 8-7 | Local Bus 2-2–2-12 | | | | recovery states 2-9 | inputs 8-1 | | | | wait states 2-7 | interface and Bus cycles 2-5 | | | | LRESET# 3-1, 3-6, 4-12, 8-2, 8-6, 9-4 | timing diagrams 4-35-4-40 | | | | LW/R# 2-4, 8-7 | types 2-5 | | | | M | recovery states 2-9 | | | | | multiplexed pins, I/O 6-2 | | | | map<br>memory 5-2 | N | | | | read accesses 4-3 | NANDTREE 8-3 | | | | remap 4-4, 4-6 | NC (unused pins) 8-1, 8-3, 10-3 | | | | serial EEPROM memory 3-2 | networking 1-1 | | | | mapping | Non-Multiplexed mode 1-1, 1-2 | | | | local registers 4-1 | Big/Little Endian byte number and | | | | memory, prefetchable 2-1–2-2 | lane cross-reference 2-10 | | | | register address 7-1–7-2 | bus operation 8-6 | | | | registers 7-2, 7-14 | LAD[31:0] 2-3 | | | | mask revision 7-24 | Local Bus 2-2–2-12 | | | | Master Abort, not supported 7-4 | timing diagrams, Local Bus 4-15-4-34 | | | | maximum rating 9-1 | NRAD, NRDD, NWAD, NWDD, and NXDA 2-8, 7-16- | | | | mechanical layout 10-1 | 7-20 | | | | memory | See Also internal wait states | | | | accesses 2-8, 3-4, 3-5, 7-6-7-8 | 0 | | | | address spaces 7-7-7-12 | on-the-fly, Big/Little Endian conversion 4-3 | | | | base address 7-6–7-8 | operating ranges 9-1 | | | | BTERM# 2-8 | ordering instructions A-1 | | | | commands aliased to basic 2-1 | - | | | | decode 7-11, 7-12 | Р | | | | Direct Slave transfer 4-3 | package specs 10-1-10-3 | | | | local controller 2-7 | <b>PAR</b> 8-4, 10-3 | | | | map example 5-2 | PCI | | | | mapped configuration registers 7-1 | base addresses 7-1 | | | | mapping 7-11, 7-12, 7-14 | burst read 4-1 | | | | prefetchable 2-1–2-2 | cache line size 1-2, 3-4, 7-1, 7-5 | | | | PCI base address registers 7-6–7-8 | cardbus pointer 7-1, 7-9 | | | | prefetchable 7-7, 7-8 | class code 7-1, 7-4 | | | | read 2-1, 4-3 | clock 1-2, 1-4, 3-1, 3-6, 4-2, 4-12, 6-1, 6-2, 7-23, 7-24, 8-2, 8-5, 9-3 | | | | command 7-1, 7-3 | PCIBAR4 7-8 | | | |-----------------------------------------------|-----------------------------------------------------------|--|--| | configuration registers 7-3-7-10 | PCIBAR5 7-8 | | | | address mapping 7-1 | <b>PCIBISTR</b> 7-1, 7-5 | | | | Expansion ROM 3-5, 7-1, 7-9 | PCICCR 7-1, 7-4 | | | | header 3-4, 7-1, 7-5 | <b>PCICIS</b> 7-1, 7-9 | | | | industrial implementations 1-1 | <b>PCICLSR</b> 1-2, 3-4, 7-1, 7-5 | | | | initialization 4-4 | PCICR 7-1, 7-3 | | | | interrupts 3-5, 6-1, 7-1, 7-10 | PCIERBAR 3-5, 7-1, 7-9 | | | | Master accesses 4-1 | <b>PCIHTR</b> 3-4, 7-1, 7-5 | | | | Max_Lat 7-1, 7-10 | PCIIDR 7-3 | | | | Min_Gnt 7-1, 7-10 | <b>PCIILR</b> 7-1, 7-10 | | | | revision ID 7-4 | PCIIPR 7-1, 7-10 | | | | software 4-4 | <b>PCILTR</b> 7-1, 7-5 | | | | specs See Preface | <b>PCIMGR</b> 7-1, 7-10 | | | | status 7-1, 7-4 | PCIMLR 7-1, 7-10 | | | | PCI 9030 | PCIREV 7-4 | | | | 1-4 | PCISID 7-9 | | | | PCI 9050-1 | PCISR 7-1, 7-3, 7-4 | | | | compared to other PLX chips 1-4 | PCISVID 7-9 | | | | compatibility with PCI 9052 1-2 | PERR# 8-4, 10-3 | | | | product ordering and technical support A-1 | physical specs 10-1-10-3 | | | | PCI 9050RDK 3-3 | pin descriptions 8-1-8-8 | | | | <b>PCI Bus</b> 2-10, 9-5 | pinout specs 10-1-10-3 | | | | cycles 2-1 | pins, Local Bus data transfer | | | | Direct Slave operation 4-1, 4-3 | ADS# 2-3, 2-4, 2-8, 4-2, 8-7, 9-4 | | | | disconnect 4-3 | ALE 2-3, 2-4, 4-2, 8-7, 9-5 | | | | interface 2-1 | BLAST# 2-3, 2-8, 4-7, 8-7, 9-4 | | | | Latency Timer, not supported 7-1, 7-5 | BTERM# 2-3, 2-7, 2-8, 4-20, 4-26, 4-27, 4-28, 7-16, 7-17, | | | | Little Endian mode 2-1 | 7-18, 7-19, 7-20, 8-8 | | | | local address spaces 4-4, 4-6 | LA[27:2] 1-2, 2-2, 2-3, 8-8, 9-4 | | | | operation 2-1 | LAD[31:0] 1-2, 2-3, 2-10, 4-6, 8-8, 9-4, 9-5 | | | | region 4-4, 4-5, 7-7, 7-8 | LBE[3:0]# 1-2, 2-4, 4-6, 8-2, 8-8, 9-4 | | | | response to FIFO 4-7 | LRDYi# 1-2, 2-3, 2-4, 2-7, 2-8, 2-10, 4-1, 8-1, 8-7 | | | | system bus interface pins 8-4-8-5 | LW/R# 2-4, 8-7 | | | | transactions 4-3 | RD# 1-2, 2-5, 7-16-7-20, 8-2, 8-3, 8-7, 9-4 | | | | V <sub>CC</sub> 1-4 | WR# 1-2, 2-5, 7-16-7-20, 8-2, 8-7, 9-4 | | | | wait states 2-1, 2-7 | pins, Local Bus support | | | | PCI Initiator, not supported 2-5 | BCLKO 1-2, 8-2, 8-5, 9-4, 10-3 | | | | PCI Local Bus Specification, Revision 2.1 | CS[1:0]# 8-2, 8-5, 9-4 | | | | See PCI r2.1 | CS2# 6-2, 7-23, 8-2, 8-6, 9-4 | | | | PCI Local Bus Specification, Revision 2.2 | CS3# 6-2, 7-23, 8-6, 9-4 | | | | See PCI r2.2 | LCLK 1-2, 2-3, 8-2, 8-5, 9-2 | | | | PCI r2.1 1-1, 1-2, 7-23, 8-4 | LHOLD 2-5, 8-1, 8-5 | | | | PCI r2.2 1-4, 2-1, 3-4, 4-2, 7-11, 7-12, 7-13 | LHOLDA 2-5, 8-1, 8-5, 9-4 | | | | PCI Target | LINTi1 4-8, 6-1, 6-3, 8-1, 8-5 | | | | See Direct Slave | LINTi2 4-8, 6-1, 6-3, 8-1, 8-5 | | | | PCIBARO 7-6 | LLOCKo# 2-4, 6-2, 7-23, 8-2, 8-6, 9-4 | | | | PCIBAR1 7-6 | LRESET# 3-1, 3-6, 4-12, 8-2, 8-6, 9-4 | | | | PCIBAR2 7-7 | MODE 2-5, 8-2, 8-6 | | | | PCIBAR3 7-7 | | | | USER[3:0]# 4-9-4-10, 6-2, 6-4-6-5, 7-23, 8-2, 8-6, 9-4 registers 4-1, 4-3 WAITO# 2-4, 6-2, 7-23, 8-2, 8-6, 9-4 wait state generator 8-7 pins, PCI System Bus Interface pull-up/pull-down resistor requirements 8-1 AD[31:0] 2-1, 8-4, 10-3 C/BE[3:0]# 2-1, 4-2, 7-16, 7-17, 7-18, 7-19, 7-20, ranges, operating 9-1, 9-2 8-4, 10-3 RD# 1-2, 2-5, 7-16-7-20, 8-2, 8-3, 8-7, 9-4 CLK 8-1, 8-4, 10-3 **RDK, PCI 9050** 3-3 DEVSEL# 7-4, 8-4, 10-3 read 1-4, 2-1, 2-9, 2-10, 4-1, 4-2, 4-3, 4-4, 4-7 FRAME# 8-4, 10-3 configuration timing diagram 3-7, 4-13 IDSEL 8-4, 10-3 **Direct Slave** INTA# 4-8, 6-1, 6-3, 7-10, 8-4, 10-3 Delayed mode 1-2, 1-4, 7-23 IRDY# 2-1, 8-4, 10-3 Read Ahead mode 3-1, 7-24 LOCK# 4-1, 8-4, 10-3 PCI Configuration timing diagram 3-7, 4-13 PAR 8-4, 10-3 PCI Memory timing diagrams 3-8, 4-14 PERR# 8-4, 10-3 registers 7-3-7-24 RST# 3-1, 3-6, 4-12, 8-5, 10-3 serial EEPROM 1-4, 3-1 SERR# 6-2, 7-3, 7-4, 8-5, 10-3 timing diagrams 4-16, 4-17, 4-20-4-23, 4-29-4-32, 4-34, STOP# 8-5, 10-3 4-36, 4-38-4-40 TRDY# 2-1, 4-3, 4-7, 7-23, 8-4, 8-5, 10-3 Read Ahead mode, Direct Slave 1-2, 2-10, 3-1, pins, Power and Ground 4-1-4-3, 4-32, 7-24 TEST 8-1, 8-3, 10-3 Prefetch mode, in addition to 4-1 V<sub>DD</sub> 8-3, 10-3 read strobe delay 1-2, 2-7, 7-16-7-20 V<sub>SS</sub> 8-3, 10-3 recovery states 2-3 pins, pull-up/pull-down resistor requirements 8-1 registers pins, Serial EEPROM Interface addresses 1-4, 7-1-7-2 EECS 3-2, 8-2, 8-3, 10-3 chip select 7-2, 7-21 EEDI 8-2, 8-3, 10-3 CNTRL 1-4, 6-2, 7-2, 7-23-7-24 EEDO 8-2, 8-3, 10-3 CS0BASE 7-2, 7-21 EESK 8-2, 8-3, 10-3 CS1BASE 7-2, 7-21 pins, unused (NC) 8-1, 8-3, 10-3 CS2BASE 7-2, 7-21 PLX Technology, Inc. CS3BASE 7-2, 7-22 company background 1-1 EROMBA 7-2, 7-15 product ordering and technical support A-1 EROMBRD 7-2, 7-20 PLXMon 3-2, 6-1 EROMRR 7-2, 7-13 pointer, cardbus 7-1, 7-9 INTCSR 7-22 power management not supported in PCI 9050-1 1-4 LAS0BA 7-2, 7-14 preempt condition 2-5 LAS0BRD 2-8, 7-2, 7-16 prefetch LASORR 7-2, 7-11 counter 1-2, 1-4, 4-1, 7-16-7-20 LAS1BA 7-2, 7-14 Direct Slave access 4-1 LAS1BRD 2-8, 7-2, 7-17 Direct Slave example 4-3 LAS1RR 7-2, 7-12 Direct Slave Read Ahead mode 4-2 LAS2BA 7-2, 7-14 memory mapping 2-1-2-2 LAS2BRD 2-8, 7-2, 7-18 reads 7-6, 7-7, 7-8, 7-11, 7-12, 7-13 LAS2RR 7-2, 7-12 timing diagrams 4-22, 4-23, 4-29-4-31 LAS3BA 7-2, 7-15 programmable LAS3BRD 2-8, 7-2, 7-19 chip select 5-1 LAS3RR 7-2, 7-13 configurations 1-2 prefetch counter 1-2, 4-1 | PCIBAR0 7-6 | subclass code 7-4 | | | |----------------------------------------------|-----------------------------------------------------------------|--|--| | PCIBAR1 7-6 | subsystem 7-9 | | | | PCIBAR2 7-7 | timing diagrams 3-6–3-8, 4-12–4-14 | | | | PCIBAR3 7-7 | vendor ID 7-3 | | | | PCIBAR4 7-8 | | | | | PCIBAR5 7-8 | write bit to 7-24 <b>SERR#</b> 6-2, 7-3, 7-4, 8-5, 10-3 | | | | PCIBISTR 7-1, 7-5 | | | | | PCICCR 7-1, 7-4 | setup and hold waveform, local input 9-3 signal specs 10-1–10-3 | | | | | • | | | | PCICIS 7-1, 7-9 | signaling, Local and PCI buses 1-4 | | | | PCICLSR 1-2, 3-4, 7-1, 7-5 | signals, synchronous 9-4 | | | | PCICR 7-1, 7-3 | Single Cycle mode 2-8 | | | | PCIERBAR 3-5, 7-1, 7-9 | single cycle read and write 2-6 | | | | PCIHTR 3-4, 7-1, 7-5 | software | | | | PCIIDR 7-3 | compatibility 7-1, 7-2 | | | | PCIILR 7-1, 7-10 | development 1-1 | | | | PCIIPR 7-1, 7-10 | interrupts 7-22 | | | | PCILTR 7-1, 7-5 | PCI 4-4, 4-6 | | | | PCIMGR 7-1, 7-10 | reset 3-1, 7-24 | | | | PCIMLR 7-1, 7-10 | spaces 3-3 | | | | PCIREV 7-4 | specifications | | | | PCISID 7-9 | See electrical specifications, physical specs | | | | PCISR 7-1, 7-3, 7-4 | or signal specs | | | | PCISVID 7-9 | <b>start bit</b> 3-1, 3-2 | | | | remap | states, basic bus 2-3 | | | | local base address 4-6 | <b>STOP#</b> 8-5, 10-3 | | | | PCI-to-Local addresses 4-4 | strobe 1-2, 2-5, 2-7, 7-16-7-20, 8-2, 8-7 | | | | reset | subsystem | | | | initialization 4-4 | ID 7-1, 7-9 | | | | software 3-1, 7-24 | vendor ID 3-3, 7-1, 7-9 | | | | resistor requirements, pull-up/pull-down 8-1 | supplemental documentation | | | | Retry delay timer 1-2, 4-3, 7-1 | See Preface | | | | revision | Т | | | | class code 3-3 | - | | | | ID 3-4, 7-1 | Target Abort 2-2, 7-4 | | | | mask 7-24 | TEST 8-1, 8-3, 10-3 | | | | PCI ID 7-4 | thermal resistance 9-1 | | | | <b>RST#</b> 3-1, 3-6, 4-12, 8-5, 10-3 | 32000 PCI Clock timeout 4-2 | | | | | timer, retry delay 1-2, 4-3, 7-1 | | | | S | timing diagrams | | | | serial EEPROM 1-4 | arbitration 2-12, 4-8 | | | | base class code 7-4 | chip select 4-11, 5-3 | | | | chip select 7-24, 8-3 | interrupts 4-8, 6-3 | | | | clock 7-24 | Multiplexed mode Local Bus and Big Endian 4-35-4-40 | | | | CNTRL register 7-2, 7-23-7-24 | Non-Multiplexed mode Local Bus 4-15-4-34 | | | | device ID 7-3 | serial EEPROM 3-6-3-8, 4-12-4-14 | | | | functional description 3-1-3-4 | User I/O 4-9-4-10, 6-4-6-5 | | | | interface 1-2, 8-1, 8-3 | <b>TRDY#</b> 2-1, 4-3, 4-7, 7-23, 8-4, 8-5, 10-3 | | | | internal registers access 2-5 | TTL | | | | interrupt pin register 7-10 | 8-2 | | | | | | | | ## U User I/O 4-10, 6-1, 6-2, 6-4, 6-5 CNTRL register 7-2, 7-23-7-24 timing diagrams 4-9-4-10, 6-4-6-5 **USER[3:0]**# 4-9-4-10, 6-2, 6-4-6-5, 7-23, 8-2, 8-6, 9-4 ٧ V<sub>DD</sub> 8-3, 9-1, 10-3 vendor add-in board ID 7-9 ID 1-2, 3-3, 3-4, 7-1, 7-3 subsystem ID 3-3, 7-1 Vital Product Data (VPD), not supported 1-4 V<sub>SS</sub> 8-3, 10-3 W wait states 2-6-2-8 generation 1-4, 2-10, 4-1, 4-3, 8-8 generator 2-3, 8-6, 8-7 internal 2-5, 4-15-4-22, 4-25-4-31, 4-36-4-40, 8-7 Local Bus 1-2, 8-1 PCI Bus 2-1 zero 4-15-4-22, 4-25-4-31, 4-36-4-40 ``` WAITO# 2-4, 6-2, 7-23, 8-2, 8-6, 9-4 WR# 1-2, 2-5, 7-16–7-20, 8-2, 8-7, 9-4 write 1-4, 2-1, 2-9, 2-10, 4-1, 4-3, 4-7 flush pending 4-2 PCI Configuration timing diagrams 3-7, 4-13 PCI memory timing diagrams 3-8, 4-14 registers 7-3–7-24 serial EEPROM sequential reads and writes 3-1 timing diagrams 4-15, 4-18–4-19, 4-24–4-28, 4-33–4-35, 4-37–4-39 write cycle hold 1-2, 7-16–7-20, 8-2 write strobe delay 1-2, 2-5, 2-7, 7-16–7-20 Z zero wait states 4-15–4-22, 4-25–4-31, 4-36–4-40 ```