# A28F400BX-T/B 4-MBIT (256K x16, 512K x8) BOOT BLOCK FLASH MEMORY FAMILY Automotive - x8/x16 Input/Output Architecture - A28F400BX-T, A28F400BX-B - For High Performance and High Integration 16-bit and 32-bit CPUs - Optimized High Density Blocked Architecture - One 16 KB Protected Boot Block - Two 8 KB Parameter Blocks - One 96 KB Main Block - Three 128 KB Main Blocks - Top or Bottom Boot Locations - Extended Cycling Capability 1,000 Block Erase Cycles - Automated Word/Byte Write and Block Frase - Command User Interface - Status Register - Erase Suspend Capability - SRAM-Compatible Write Interface - Automatic Power Savings Feature 1 mA Typical I<sub>CC</sub> Active Current in Static Operation - Very High-Performance Read 90 ns Maximum Access Time - 45 ns Maximum Output Enable Time - Low Power Consumption — 25 mA Typical Active Read Current - Deep Power-Down/Reset Input— Acts as Reset for Boot Operations - Automotive Temperature Operation — -40°C to + 125°C - **■** Write Protection for Boot Block - Hardware Data Protection Feature Erase/Write Lockout During Power Transitions - Industry Standard Surface Mount Packaging - JEDEC ROM Compatible 44-Lead PSOP - 12V Word/Byte Write and Block Erase— V<sub>PP</sub> = 12V ±5% Standard - ETOX III Flash Technology — 5V Read October 1993 Order Number: 290501-001 #### A28F400BX-T/B Intel's 4-Mbit Flash Memory Family is an extension of the Boot Block Architecture which includes block-selective erasure, automated write and erase operations and standard microprocessor interface. The 4-Mbit Flash Memory Family enhances the Boot Block Architecture by adding more density and blocks, x8/x16 input/output control, very high speed, low power, an industry standard ROM compatible pinout and surface mount packaging. The 4-Mbit flash family is an easy upgrade from Intel's 2-Mbit Boot Block Flash Memory Family. The Intel A28F400BX-T/B are 16-bit wide flash memory offerings optimized to meet the rigorous environmental requirements of Automotive Applications. These high density flash memories provide user selectable bus operation for either 8-bit or 16-bit applications. The A28F400BX-T and A28F400BX-B are 4,194,304-bit non-volatile memories organized as either 524,288 bytes or 262,144 words of information. They are offered in 44-Lead plastic SOP packages. The x8/x16 pinout conforms to the industry standard ROM/EPROM pinout. Read and Write characteristics are guaranteed over the ambient temperature range of $-40^{\circ}$ C to $+125^{\circ}$ C. These devices use an integrated Command User Interface (CUI) and Write State Machine (WSM) for simplified word/byte write and block erasure. The A28F400BX-T provide block locations compatible with Intel's MCS-186 family, 80286, i386TM, i486TM, i860TM and 80960CA microprocessors. The A28F400BX-B provides compatibility with Intel's 80960KX and 80960SX families as well as other embedded microprocessors. The boot block includes a data protection feature to protect the boot code in critical applications. With a maximum access time of 90 ns, these 4-Mbit flash devices are very high performance memories which interface at zero-wait-state to a wide range of microprocessors and microcontrollers. Manufactured on Intel's 0.8 micron ETOX III process, the 4-Mbit flash memory family provides world class quality, reliability and cost-effectiveness at the 4-Mbit density level. ADVANCE INFORMATION # 1.0 PRODUCT FAMILY OVERVIEW Throughout this datasheet the A28F400BX refers to both the A28F400BX-T and A28F400BX-B devices. Section 1 provides an overview of the 4-Mbit flash memory family including applications, pinouts and pin descriptions. Section 2 describes in detail the specific memory organization for the A28F400BX. Section 3 provides a description of the family's principles of operations. Finally the family's operating specifications are described. # 1.1 Main Features The A28F400BX boot block flash memory family is a very high performance 4-Mbit (4,194,304 bit) memory family organized as either 256-KWords (262,144 words) of 16 bits each or 512-Kbytes (524,288 bytes) of 8 bits each. Seven Separately Erasable Blocks including a Hardware-Lockable boot block (16,384 Bytes), Two parameter blocks (8,192 Bytes each) and Four main blocks (1 block of 98,304 Bytes and 3 blocks of 131,072 Bytes) are included on the 4-Mbit family. An erase operation erases one of the main blocks in typically 3 seconds and the boot or parameter blocks in typically 1.5 seconds independent of the remaining blocks. Each block can be independently erased and programmed 1,000 times. The Boot Block is located at either the top (A28F400BX-T) or the bottom (A28F400BX-B) of the address map in order to accommodate different microprocessor protocols for boot code location. The hardware lockable boot block provides the most secure code storage. The boot block is intended to store the kernel code required for booting-up a system. When the RP# pin is between 11.4V and 12.6V the boot block is unlocked and program and erase operations can be performed. When the RP# pin is at or below 6.5V the boot block is locked and program and erase operations to the boot block are ignored. The A28F400BX products are available in the ROM/EPROM compatible pinout and housed in the 44-Lead PSOP (Plastic Small Outline) package as shown in Figure 3. The Command User Interface (CUI) serves as the interface between the microprocessor or microcontroller and the internal operation of the A28F400BX flash memory. Program and Erase Automation allows program and erase operations to be executed using a two-write command sequence to the CUI. The internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for program and erase operations, including verifications, thereby unburdening the microprocessor or microcontroller. Writing of memory data is performed in word or byte increments typically within 9 $\mu$ s which is a 100% improvement over previous flash memory products. The **Status Register (SR)** indicates the status of the WSM and whether the WSM successfully completed the desired program or erase operation. Maximum Access Time of 90 ns (TACC) is achieved over the automotive temperature range, 10% V<sub>CC</sub> supply range (4.5V to 5.5V) and 100 pF output load. lpp maximum Program current is 40 mA for x16 operation and 30 mA for x8 operation. lpp Erase current is 30 mA maximum. Vpp erase and programming voltage is 11.4V to 12.6V (Vpp = 12V $\pm$ 5%) under all operating conditions. Typical I<sub>CC</sub> Active Current of 25 mA is achieved. The 4-Mbit boot block flash memory family is also designed with an Automatic Power Savings (APS) feature to minimize system battery current drain and allows for very low power designs. Once the device is accessed to read array data, APS mode will immediately put the memory in static mode of operation where I<sub>CC</sub> active current is typically 1 mA until the next read is initiated. When the CE# and RP# pins are at $V_{CC}$ and the BYTE# pin is at either $V_{CC}$ or GND the **CMOS** Standby mode is enabled where $I_{CC}$ is typically 80 $\mu$ A. A Deep Power-Down Mode is enabled when the RP# pin is at ground minimizing power consumption and providing write protection during power-up conditions. Icc current during deep power-down mode is 50 μA typical. An initial maximum access time or Reset Time of 300 ns is required from RP# switching until outputs are valid. Equivalently, the device has a maximum wake-up time of 210 ns until writes to the Command User Interface are recognized. When RP# is at ground the WSM is reset, the Status Register is cleared and the entire device is protected from being written to. This feature prevents data corruption and protects the code stored in the device during system reset. The system Reset pin can be tied to RP# to reset the memory to normal read mode upon activation of the Reset pin. With on-chip program/erase automation in the 4-Mbit family and the RP# functionality for data protection, when the CPU is reset and even if a program or erase command is issued, the device will not recognize any operation until RP# returns to its normal state ADVANCE INFORMATION 4826176 0085849 990 ■ITL2 For the A28F400BX, Byte-wide or Word-wide Input/Output Control is possible by controlling the BYTE# pin. When the BYTE# pin is at a logic low the device is in the byte-wide mode (x8) and data is read and written through DQ[0:7]. During the byte-wide mode, DQ[8:14] are tri-stated and DQ15/A-1 becomes the lowest order address pin. When the BYTE# pin is at a logic high the device is in the word-wide mode (x16) and data is read and written through DQ[0:15]. # 1.2 Applications The 4-Mbit boot block flash memory family combines high density, high performance, cost-effective flash memories with blocking and hardware protection capabilities. Its flexibility and versatility will reduce costs throughout the product life cycle. Flash memory is ideal for Just-In-Time production flow, reducing system inventory and costs, and eliminating component handling during the production phase. During the product life cycle, when code updates or feature enhancements become necessary, flash memory will reduce the update costs by allowing either a user-performed code change via floppy disk or a remote code change via a serial link. The 4-Mbit boot block flash memory family provides full function, blocked flash memories suitable for a wide range of automotive applications. Figure 1. A28F400BX Interface to 8XC196KC advance information ■ 4826176 0085851 549 ■ ITL2 ## 1.3 Pinouts The A28F400BX 44-Lead PSOP pinout follows the industry standard ROM/EPROM pinout as shown in Figure 2. Figure 2. PSOP Lead Configuration advance information # 1.4 A28F400BX Pin Descriptions | Symbol | Туре | Name and Function | |-----------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>17</sub> | İ | ADDRESS INPUTS for memory addresses. Addresses are internally latched during a write cycle. | | A <sub>9</sub> | , | <b>ADDRESS INPUT:</b> When $A_9$ is at 12V the signature mode is accessed. During this mode $A_0$ decodes between the manufacturer and device ID's. When BYTE# is at a logic low only the lower byte of the signatures are read. $DQ_{15}/A_{-1}$ is a don't care in the signature mode when BYTE# is low. | | DQ <sub>0</sub> –DQ <sub>7</sub> | 1/0 | DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle during a program command. Inputs commands to the command user interface when CE# and WE# are active. Data is internally latched during the write and program cycles. Outputs array, intelligent identifier and Status Register data. The data pins float to tri-state when the chip is deselected or the outputs are disabled. | | DQ <sub>8</sub> -DQ <sub>15</sub> | 1/0 | DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle during a program command. Data is internally latched during the write and program cycles. Outputs array data. The data pins float to tri-state when the chip is deselected or the outputs are disabled as in the byte-wide mode (BYTE# = "0"). In the byte-wide mode DQ <sub>15</sub> /A <sub>-1</sub> becomes the lowest order address for data output on DQ <sub>0</sub> -DQ <sub>7</sub> . | | CE# | l | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense amplifiers. CE# is active low; CE# high deselects the memory device and reduces power consumption to standby levels. If CE# and RP# are high, but not at a CMOS high level, the standby current will increase due to current flow through the CE# and RP# input stages. | | RP# | | RESET/POWER-DOWN: Provides three-state control. Puts the device in deep power-down mode. Locks the boot block from program/erase. When RP# is at logic high level and equals 6.5V maximum the boot block is locked and | | | | cannot be programmed or erased. When RP# = 11.4V minimum the boot block is unlocked and can be programmed or erased. | | - | | When RP# is at a logic low level the boot block is locked, the deep power-down mode is enabled and the WSM is reset preventing any blocks from being programmed or erased, therefore providing data protection during power transitions. When RP# transitions from logic low to logic high the flash memory enters the read array mode. | | OE# | l | OUTPUT ENABLE: Gates the device's outputs through the data buffers during a read cycle. OE # is active low. | | WE# | l | WRITE ENABLE: Controls writes to the Command Register and array blocks. WE# is active low. Addresses and data are latched on the rising edge of the WE# pulse. | | BYTE# | 1 | BYTE# ENABLE: Controls whether the device operates in the byte-wide mode (x8) or the word-wide mode (x16). BYTE# pin must be controlled at CMOS levels to meet 130 $\mu$ A CMOS current in the standby mode. BYTE# = "0" enables the byte-wide mode, where data is read and programmed on DQ <sub>0</sub> –DQ <sub>7</sub> and DQ <sub>15</sub> /A = becomes the lowest order address that decodes between the upper and lower byte. DQ <sub>8</sub> –DQ <sub>14</sub> are tri-stated during the byte-wide mode. BYTE# = "1" enables the word-wide mode where data is read and programmed on DQ <sub>0</sub> –DQ <sub>15</sub> . | | V <sub>PP</sub> | | PROGRAM/ERASE POWER SUPPLY: For erasing memory array blocks or programming data in each block. Note: Vpp < VppLMAX memory contents cannot be altered. | | V <sub>CC</sub> | | DEVICE POWER SUPPLY (5V ± 10%) | | GND | | GROUND: For all internal circuitry. | | NC | | NO CONNECT: Pin may be driven or left floating. | | DU | | DON'T USE PIN: Pin should not be connected to anything. | # **ADVANCE INFORMATION** **■ 4826176 0085853 311 ■**ITL2 # 2.0 A28F400BX WORD/BYTE-WIDE PRODUCTS DESCRIPTION Figure 3. A28F400BX Word/Byte Block Diagram 2-126 ■ 4826176 0085854 258 ■■ITL2 advance information # 2.1 A28F400BX Memory Organization #### 2.1.1 BLOCKING The A28F400BX uses a blocked array architecture to provide independent erasure of memory blocks. A block is erased independently of other blocks in the array when an address is given within the block address range and the Erase Setup and Erase Confirm commands are written to the CUI. The A28F400BX is a random read/write memory, only erasure is performed by block. # 2.1.1.1 Boot Block Operation and Data Protection The 16-Kbyte boot block provides a lock feature for secure code storage. The intent of the boot block is to provide a secure storage area for the kernel code that is required to boot a system in the event of power failure or other disruption during code update. This lock feature ensures absolute data integrity by preventing the boot block from being written or erased when RP# is not at 12V. The boot block can be erased and written when RP# is held at 12V for the duration of the erase or program operation. This allows customers to change the boot code when necessary while providing security when needed. See the Block Memory Map section for address locations of the boot block for the A28F400BX-T and A28F400BX-B. ## 2.1.1.2 Parameter Block Operation The A28F400BX has 2 parameter blocks (8 Kbytes each). The parameter blocks are intended to provide storage for frequently updated system parameters and configuration or diagnostic information. The parameter blocks can also be used to store additional boot or main code. The parameter blocks however, do not have the hardware write protection feature that the boot block has. The parameter blocks provide for more efficient memory utilization when dealing with parameter changes versus regularly blocked devices. See the Block Memory Map section for address locations of the parameter blocks for the A28F400BX-T and A28F400BX-B. # 2.1.1.3 Main Block Operation Four main blocks of memory exist on the A28F400BX (3 x 128 Kbyte blocks and 1 x 96-Kbyte blocks). See the following section on Block Memory Map for the address location of these blocks for the A28F400BX-T and A28F400BX-B products. #### 2.1.2 BLOCK MEMORY MAP Two versions of the A28F400BX product exist to support two different memory maps of the array blocks in order to accommodate different microprocessor protocols for boot code location. The A28F400BX-T memory map is inverted from the A28F400BX-B memory map. ## 2.1.2.1. A28F400BX-B Memory Map The A28F400BX-B device has the 16-Kbyte boot block located from 00000H to 01FFFH to accommodate those microprocessors that boot from the bottom of the address map at 00000H. In the A28F400BX-B the first 8-Kbyte parameter block resides in memory space from 02000H to 02FFFH. The second 8-Kbyte parameter block resides in memory space from 03000H to 03FFFH. The 96-Kbyte main block resides in memory space from 04000H to 0FFFFH. The three 128-Kbyte main block resides in memory space from 10000H to 1FFFFH, 20000H to 2FFFFH and 30000H to 3FFFFH (word locations). See Figure 4. Figure 4. A28F400BX-B Memory Map ADVANCE INFORMATION | 4826176 0085855 194 **■**ITL2 #### 2.1.2.2 A28F400BX-T Memory Map The A28F400BX-T device has the 16-Kbyte boot block located from 3E000H to 3FFFFH to accommodate those microprocessors that boot from the top of the address map. In the A28F400BX-T the first 8-Kbyte parameter block resides in memory space from 3D000H to 3DFFFH. The second 8-Kbyte parameter block resides in memory space from 3C000H to 3CFFFH. The 96-Kbyte main block resides in memory space from 30000H to 3BFFFH. The three 128-Kbyte main blocks reside in memory space from 20000H to 2FFFFH, 10000H to 1FFFFH and 00000H to 0FFFFFH as shown below in Figure 5. Figure 5. A28F400BX-T Memory Map # 3.0 PRODUCT FAMILY PRINCIPLES OF OPERATION Flash memory augments EPROM functionality with in-circuit electrical write and erase. The 4-Mbit flash family utilizes a Command User Interface (CUI) and internally generated and timed algorithms to simplify write and erase operations. The CUI allows for 100% TTL-level control inputs, fixed power supplies during erasure and programming, and maximum EPROM compatibility. In the absence of high voltage on the V<sub>PP</sub> pin, the 4-Mbit boot block flash family will only successfully execute the following commands: Read Array, Read Status Register, Clear Status Register and Intelligent Identifier mode. The device provides standard EPROM read, standby and output disable operations. Manufacturer Identification and Device Identification data can be accessed through the CUI or through the standard EPROM A<sub>9</sub> high voltage access (V<sub>ID</sub>) for PROM programming equipment. The same EPROM read, standby and output disable functions are available when high voltage is applied to the V<sub>PP</sub> pin. In addition, high voltage on V<sub>PP</sub> allows write and erase of the device. All functions associated with altering memory contents: write and erase, Intelligent Identifier read and Read Status are accessed via the CUI. The purpose of the Write State Machine (WSM) is to completely automate the write and erasure of the device. The WSM will begin operation upon receipt of a signal from the CUI and will report status back through a Status Register. The CUI will handle the WE# interface to the data and address latches, as well as system software requests for status while the WSM is in operation. # 3.1 Bus Operations Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. ADVANCE INFORMATION Table 1. Bus Operations for WORD-WIDE Mode (BYTE# = VIH) | Mode | Notes | RP# | CE# | OE# | WE# | Ag | A <sub>0</sub> | V <sub>PP</sub> | DQ <sub>0-15</sub> | |---------------------------------|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------| | Read | 1, 2, 3 | V <sub>IH</sub> | V <sub>IL</sub> | VIL | V <sub>IH</sub> | Х | X | Х | D <sub>OUT</sub> | | Output Disable | | VIH | VIL | V <sub>iH</sub> | VIH | Х | Х | х | High Z | | Standby | | VIH | VIH | Х | х | Х | х | Х | High Z | | Deep Power-Down | 9 | VIL | х | Х | Х | Х | Х | Х | High Z | | Intelligent Identifier (Mfr) | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>ID</sub> | VIL | Х | 0089H | | Intelligent Identifier (Device) | 4, 5 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>ID</sub> | V <sub>IH</sub> | х | 4470H<br>4471H | | Write | 6, 7, 8 | ViH | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | × | х | × | D <sub>IN</sub> | Table 2. Bus Operations for BYTE-WIDE Mode (BYTE = V<sub>IL</sub>) | Mode | Notes | RP# | CE# | OE# | WE# | A <sub>9</sub> | A <sub>0</sub> | A_1 | Vpp | DQ <sub>0-7</sub> | DQ <sub>8-14</sub> | |------------------------------------|---------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----|-------------------|--------------------| | Read | 1, 2, 3 | V <sub>IH</sub> | V <sub>IL</sub> | VIL | V <sub>IH</sub> | Х | Х | Х | х | DOUT | High Z | | Output Disable | | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Х | High Z | High Z | | Standby | | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | X | Х | Х | Х | High Z | High Z | | Deep Power-Down | 9 | V <sub>IL</sub> | Х | Х | Х | Х | Х | Х | Х | High Z | High Z | | Intelligent<br>Identifier (Mfr) | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>iH</sub> | V <sub>ID</sub> | VIL | х | х | 89H | High Z | | Intelligent<br>Identifier (Device) | 4, 5 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>ID</sub> | V <sub>IH</sub> | х | х | 70H<br>71H | High Z | | Write | 6, 7, 8 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | х | Х | х | Х | D <sub>IN</sub> | High Z | #### NOTES: - 1. Refer to DC Characteristics. - 2. X can be VIL, VIH for control pins and addresses, VPPL or VPPH for VPP. - 3. See DC Characteristics for VppL, VppH, VHH, VID voltages. - 4. Manufacturer and Device codes may also be accessed via a CUI write sequence. A<sub>1</sub>-A<sub>17</sub> = X. - 5. Device ID = 4470H for A28F400BX-T and 4471H for A28F400BX-B. - 6. Refer to Table 3 for valid DIN during a write operation. - 7. Command writes for Block Erase or Word/Byte Write are only executed when Vpp = VppH. - 8. To write or erase the boot block, hold RP# at VHH- - 9. RP# must be at GND $\pm 0.2$ V to meet the 80 $\mu$ A maximum deep power-down current. # 3.2 Read Operations The 4-Mbit boot block flash family has three user read modes; Array, Intelligent Identifier, and Status Register. Status Register read mode will be discussed in detail in the "Write Operations" section. During power-up conditions ( $V_{CC}$ supply ramping), it takes a maximum of 300 ns from when $V_{CC}$ is at 4.5V minimum to valid data on the outputs. ## 3.2.1 READ ARRAY If the memory is not in the Read Array mode, it is necessary to write the appropriate read mode command to the CUI. The 4-Mbit boot block flash family has three control functions, all of which must be logically active, to obtain data at the outputs. Chip-Enable CE# is the device selection control. Reset/Power-Down, RP# is the device power control. Output-Enable OE# is the DATA INPUT/OUTPUT (DQ[0:15] or DQ[0:7]) direction control and when active is used to drive data from the selected memory on to the I/O bus. | advance information ■ 4826176 DD85857 T67 **■**ITL2 ## 3.2.1.1 Output Control With OE# at logic-high level ( $V_{IH}$ ), the output from the device is disabled and data input/output pins (DQ[0:15] or DQ[0:7] are tri-stated. Data input is then controlled by WE#. # 3.2.1.2 Input Control With WE# at logic-high level (V<sub>IH</sub>), input to the device is disabled. Data Input/Output pins (DQ[0:15] or DQ[0:7]) are controlled by OE#. #### 3.2.2 INTELLIGENT IDENTIFIERS The manufacturer and device codes are read via the CUI or by taking the $A_9$ pin to 12V. Writing 90H to the CUI places the device into Intelligent Identifier read mode. A read of location 00000H outputs the manufacturer's identification code, 0089H, and location 00001H outputs the device code; 4470H for A28F400BX-T, 4471H for A28F400BX-B. When BYTE # is at a logic low only the lower byte of the above signatures is read and $DQ_{15}/A_{-1}$ is a "don't care" during Intelligent Identifier mode. A read array command must be written to the memory to return to the read array mode. # 3.3 Write Operations Commands are written to the CUI using standard microprocessor write timings. The CUI serves as the interface between the microprocessor and the internal chip operation. The CUI can decipher Read Array, Read Intelligent Identifier, Read Status Register, Clear Status Register, Erase and Program commands. In the event of a read command, the CUI simply points the read path at either the array, the Intelligent Identifier, or the status register depending on the specific read command given. For a program or erase cycle, the CUI informs the write state machine that a write or erase has been requested. During a program cycle, the Write State Machine will control the program sequences and the CUI will only respond to status reads. During an erase cycle, the CUI will respond to status reads and erase suspend. After the Write State Machine has completed its task, it will allow the CUI to respond to its full command set. The CUI will stay in the current command state until the microprocessor issues another command. The CUI will successfully initiate an erase or write operation only when V<sub>PP</sub> is within its voltage range. Depending upon the application, the system designer may choose to make the V<sub>PP</sub> power supply switchable, available only when memory updates are desired. The system designer can also choose to "hard-wire" Vpp to 12V. The 4-Mbit boot block flash family is designed to accommodate—either design practice. It is strongly recommended that RP# be tied to logical Reset for data protection during unstable CPU reset function as described in the "Product Family Overview" section. #### 3.3.1 BOOT BLOCK WRITE OPERATIONS In the case of Boot Block modifications (write and erase), RP# is set to $V_{HH}=12V$ typically, in addition to $V_{PP}$ at high voltage. However, if RP# is not at V<sub>HH</sub> when a program or erase operation of the boot block is attempted, the corresponding status register bit (Bit 4 for Program and Bit 5 for Erase, refer to Table 5 for Status Register Definitions) is set to indicate the failure to complete the operation. ### 3.3.2 COMMAND USER INTERFACE (CUI) The Command User Interface (CUI) serves as the interface to the microprocessor. The CUI points the read/write path to the appropriate circuit block as described in the previous section. After the WSM has completed its task, it will set the WSM Status bit to a "1", which will also allow the CUI to respond to its full command set. Note that after the WSM has returned control to the CUI, the CUI will remain in its current state. # 3.3.2.1 Command Set | Command<br>Codes | Device Mode | |------------------|----------------------------| | 00 | Invalid/Reserved | | 10 | Alternate Program Setup | | 20 | Erase Setup | | 40 | Program Setup | | 50 | Clear Status Register | | 70 | Read Status Register | | 90 | Intelligent Identifier | | В0 | Erase Suspend | | D0 | Erase Resume/Erase Confirm | | FF | Read Array | #### 3.3.2.2 Command Function Descriptions Device operations are selected by writing specific commands into the CUI. Table 3 defines the 4-Mbit boot block flash family commands. 2-130 4826176 0085858 9T3 ■ITL2 advance information **Table 3. Command Definitions** | Command | Bus<br>Cycles | Notes | First | Bus Cycle | | Second Bus Cycle | | | | |------------------------------------------|---------------|-------|-----------|-----------|------|------------------|---------|------|--| | | Req'd | 8 | Operation | Address | Data | Operation | Address | Data | | | Read Array | 1 | 1 | Write | Х | FFH | | | | | | Intelligent Identifier | 3 | 2, 4 | Write | Х | 90H | Read | IA | IID | | | Read Status Register | 2 | 3 | Write | Х | 70H | Read | Х | SRD | | | Clear Status Register | 1 | | Write | Х | 50H | | | | | | Erase Setup/Erase Confirm | 2 | 5 | Write | ВА | 20H | Write | ВА | DOH | | | Word/Byte Write Setup/Write | 2 | 6, 7 | Write | WA | 40H | Write | WA | WD | | | Erase Suspend/Erase Resume | 2 | | Write | Х | вон | Write | Х | DOH | | | Alternate Word/Byte<br>Write Setup/Write | 2 | 6, 7 | Write | WA | 10H | Write | WA | WD | | #### NOTES: - 1. Bus operations are defined in Tables 1, and 2. - 2. IA = Identifier Address: 00H for manufacturer code, 01H for device code. - 3. SRD = Data read from Status Register. - 4. IID = Intelligent Identifier Data. - Following the Intelligent Identifier Command, two read operations access manufacturer and device codes. - 5. BA = Address within the block being erased. - 6. WA = Address to be written. - WD = Data to be written at location WD. - 7. Either 40H or 10H commands is valid. - 8. When writing commands to the device, the upper data bus [DQ<sub>8</sub>-DQ<sub>15</sub>] = X which is either V<sub>CC</sub> or V<sub>SS</sub> to avoid burning additional current #### Invalid/Reserved These are unassigned commands. It is not recommended that the customer use any command other than the valid commands specified above. Intel reserves the right to redefine these codes for future functions. #### Read Array (FFH) This single write command points the read path at the array. If the host CPU performs a CE#/OE# controlled read immediately following a two-write sequence that started the WSM, then the device will output status register contents. If the Read Array command is given after Erase Setup the device is reset to read the array. A two Read Array command sequence (FFH) is required to reset to Read Array after Program Setup. # Intelligent Identifier (90H) After this command is executed, the CUI points the output path to the Intelligent Identifier circuits. Only Intelligent Identifier values at addresses 0 and 1 can be read (only address $A_0$ is used in this mode, all other address inputs are ignored). # Read Status Register (70H) This is one of the two commands that is executable while the state machine is operating. After this command is written, a read of the device will output the contents of the status register, regardless of the address presented to the device. The device automatically enters this mode after program or erase has completed. # Clear Status Register (50H) The WSM can only set the Program Status and Erase Status bits in the status register, it can not clear them. Two reasons exist for operating the status register in this fashion. The first is a synchronization. The WSM does not know when the host CPU has read the status register, therefore it would not know when to clear the status bits. Secondly, if the CPU is programming a string of bytes, it may be more efficient to query the status register after programming the string. Thus, if any errors exist while programming the string, the status register will return the accumulated error status. ADVANCE INFORMATION ■ 4826176 0085859 83T **■**ITL2 ## Program Setup (40H or 10H) This command simply sets the CUI into a state such that the next write will load the address and data registers. Either 40H or 10H can be used for Program Setup. Both commands are included to accommodate efforts to achieve an industry standard command code set. ## **Program** The second write after the program setup command, will latch addresses and data. Also, the CUI initiates the WSM to begin execution of the program algorithm. While the WSM finishes the algorithm, the device will output Status Register contents. Note that the WSM cannot be suspended during programming. ## Erase Setup (20H) Prepares the CUI for the Erase Confirm command. No other action is taken. If the next command is not an Erase Confirm command then the CUI will set both the Program Status and Erase Status bits of the Status Register to a "1", place the device into the Read Status Register state, and wait for another command. ## Erase Confirm (D0H) If the previous command was an Erase Setup command, then the CUI will enable the WSM to erase, at the same time closing the address and data latches, and respond only to the Read Status Register and Erase Suspend commands. While the WSM is executing, the device will output Status Register data when OE# is toggled low. Status Register data can only be updated by toggling either OE# or CE# low. # Erase Suspend (B0H) This command only has meaning while the WSM is executing an Erase operation, and therefore will only be responded to during an erase operation. After this command has been executed, the CUI will set an output that directs the WSM to suspend Erase operations, and then return to responding to only Read Status Register or to the Erase Resume commands. Once the WSM has reached the Suspend state, it will set an output into the CUI which allows the CUI to respond to the Read Array, Read Status Register, and Erase Resume commands. In this mode, the CUI will not respond to any other commands. The WSM will also set the WSM Status bit to a "1". The WSM will continue to run, idling in the SUSPEND state, regardless of the state of all input control pins, with the exclusion of RP#. RP# will immediately shut down the WSM and the remainder of the chip. During a suspend operation, the data and address latches will remain closed, but the address pads are able to drive the address into the read path. #### Erase Resume (D0H) This command will cause the CUI to clear the Suspend state and set the WSM Status bit to a "0", but only if an Erase Suspend command was previously issued. Erase Resume will not have any effect in all other conditions. #### 3.3.3 STATUS REGISTER The 4-Mbit boot block flash family contains a status register which may be read to determine when a program or erase operation is complete, and whether that operation completed successfully. The status register may be read at any time by writing the Read Status command to the CUI. After writing this command, all subsequent Read operations output data from the status register until another command is written to the CUI. A Read Array command must be written to the CUI to return to the Read Array mode. The status register bits are output on DQ[0:7] whether the device is in the byte-wide (x8) or wordwide (x16) mode. In the word-wide mode the upper byte, DQ[8:15] is set to 00H during a Read Status command. In the byte-wide mode, DQ[8:14] are tristated and DQ $_{15}/A_{-1}$ retains the low order address function. It should be noted that the contents of the status register are latched on the falling edge of OE# or CE# whichever occurs last in the read cycle. This prevents possible bus errors which might occur if the contents of the status register change while reading the status register. CE# or OE# must be toggled with each subsequent status read, or the completion of a program or erase operation will not be evident. The Status Register is the interface between the microprocessor and the Write State Machine (WSM). When the WSM is active, this register will indicate the status of the WSM, and will also hold the bits indicating whether or not the WSM was successful in performing the desired operation. The WSM sets status bits "Three" through "Seven" and clears bits "Six" and "Seven", but cannot clear status bits "Three" through "Five". These bits can only be cleared by the controlling CPU through the use of the Clear Status Register command. advance information 2-132 4826176 0085860 551 ■ITL2 # 3.3.3.1 Status Register Bit Definition **Table 4. Status Register Definitions** | | | I abic | 7. Jta | ilus n | chistet | Delli | HUOHS | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|----------------|------------------|---------------------------------|----------------------------|---------------------------------------------------------|------------------| | | WSMS | ESS | ES | PS | VPPS | R | R | R | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | NOT | ES: | | | | | | SR.7 = WRITE STATE MAC<br>1 = Ready<br>0 = Busy | | | | | | | | | mple- | | | 1 = Erase Suspended | SR.6 = ERASE SUSPEND STATUS 1 = Erase Suspended 0 = Erase in Progress/Completed When Erase Suspend is issued, WSM halts execution and sets both WSMS and ESS bits to "1". ESS bit remains set to "1" until an Erase Resume command is issued. | | | | | | | | oit re- | | | SR.5 = ERASE STATUS<br>1 = Error in Block Erasu<br>0 = Successful Block Er | | • | | | mum | numbe | er of er | ase pulses | SM has applied the to the block and it an erase verify. | maxi-<br>s still | | SR.4 = PROGRAM STATUS 1 = Error In Byte/Word 0 = Successful Byte/Wo | Program | | | | Wher<br>failed | this I<br>to Pro | bit is se<br>gram a | et to "1", \<br>byte or wo | WSM has attempted rd. | d but | | SR.3 = V <sub>PP</sub> STATUS 1 = V <sub>PP</sub> Low Detect; Operation Abort 0 = V <sub>PP</sub> OK The V <sub>PP</sub> Status bit unlike an A/D converter, does provide continuous indication of V <sub>PP</sub> level. The Winterrogates the V <sub>PP</sub> level only after the byte write block erase command sequences have been enter and informs the system if V <sub>PP</sub> has not been switch on. The V <sub>PP</sub> Status bit is not guaranteed to report curate feedback between V <sub>PPL</sub> and V <sub>PPH</sub> . | | | | | | | WSM<br>ite or<br>tered<br>iched | | | | | SR.2-SR.0 = RESERVED FO<br>FUTURE ENHANCEMENTS | R | | · | | | | | | iture use and shoul<br>status Register. | id be | | | | | | | | | | | | | # 3.3.3.2 Clearing the Status Register Certain bits in the status register are set by the write state machine, and can only be reset by the system software. These bits can indicate various failure conditions. By allowing the system software to control the resetting of these bits, several operations may be performed (such as cumulatively programming several bytes or erasing multiple blocks in sequence). The status register may then be read to determine if an error occurred during that programming or erasure series. This adds flexibility to the way the device may be programmed or erased. To clear the status register, the Clear Status Register command is written to the CUI. Then, any other command may be issued to the CUI. Note again that before a read cycle can be initiated, a Read Array command must be written to the CUI to specify whether the read data is to come from the array, status register, or Intelligent Identifier. ### 3.3.4 PROGRAM MODE Program is executed by a two-write sequence. The Program Setup command is written to the CUI followed by a second write which specifies the address and data to be programmed. The write state machine will execute a sequence of internally timed events to: - Program the desired bits of the addressed memory word (byte), and - Verify that the desired bits are sufficiently programmed. Programming of the memory results in specific bits within a byte or word being changed to a "0". If the user attempts to program "1"s, there will be no change of the memory cell content and no error occurs. ADVANCE INFORMATION 4826176 0085861 498 **I**TL2 Similar to erasure, the status register indicates whether programming is complete. While the program sequence is executing, bit 7 of the status register is a "0". The status register can be polled by toggling either CE# or OE# to determine when the program sequence is complete. Only the Read Status Register command is valid while programming is active. When programming is complete, the status bits, which indicate whether the program operation was successful, should be checked. If the programming operation was unsuccessful, Bit 4 of the status register is set to a "1" to indicate a Program Failure. If Bit 3 is set then V<sub>PP</sub> was not within acceptable limits, and the WSM will not execute the programming sequence. The status register should be cleared before attempting the next operation. Any CUI instruction can follow after programming is completed; however, it must be recognized that reads from the memory, status register, or Intelligent Identifier cannot be accomplished until the CUI is given the appropriate command. A Read Array command must first be given before memory contents can be read. Figure 6 shows a system software flowchart for device byte programming operation. Figure 7 shows a similar flowchart for device word programming operation (A28F400BX-only). #### 3.3.5 ERASE MODE Erasure of a single block is initiated by writing the Erase Setup and Erase Confirm commands to the CUI, along with the addresses A[12:17], identifying the block to be erased. These addresses are latched internally when the Erase Confirm command is issued. Block erasure results in all bits within the block being set to "1". The WSM will execute a sequence of internally timed events to: - 1. Program all bits within the block - Verify that all bits within the block are sufficiently programmed - 3. Erase all bits within the block and - 4. Verify that all bits within the block are sufficiently erased While the erase sequence is executing, Bit 7 of the status register is a "0". When the status register indicates that erasure is complete, the status bits, which indicate whether the erase operation was successful, should be checked. If the erasure operation was unsuccessful, Bit 5 of the status register is set to a "1" to indicate an Erase Failure. If Vpp was not within acceptable limits after the Erase Confirm command is issued, the WSM will not execute an erase sequence; instead, Bits of the status register is set to a "1" to indicate an Erase Failure, and Bit 3 is set to a "1" to identify that Vpp supply voltage was not within acceptable limits. The status register should be cleared before attempting the next operation. Any CUI instruction can follow after erasure is completed; however, it must be recognized that reads from the memory array, status register, or Intelligent Identifier can not be accomplished until the CUI is given the appropriate command. A Read Array command must first be given before memory contents can be read. Figure 8 shows a system software flowchart for Block Erase operation. ## 3.3.5.1 Suspending and Resuming Erase Since an erase operation typically requires 1.5 to 3 seconds to complete, an Erase Suspend command is provided. This allows erase-sequence interruption in order to read data from another block of the memory. Once the erase sequence is started, writing the Erase Suspend command to the CUI requests that the Write State Machine (WSM) pause the erase sequence at a predetermined point in the erase algorithm. The status register must be read to determine when the erase operation has been suspended. At this point, a Read Array command can be written to the CUI in order to read data from blocks other than that which is being suspended. The only other valid command at this time is the Erase Resume command or Read Status Register operation. Figure 9 shows a system software flowchart detailing the operation. advance information 2-134 4826176 0085862 324 **II**TL2 During Erase Suspend mode, the chip can go into a pseudo-standby mode by taking CE# to $V_{IH}$ and the active current is now a maximum of 10 mA. If the chip is enabled while in this mode by taking CE# to $V_{IL}$ , the Erase Resume command can be issued to resume the erase operation. Upon completion of reads from any block other than the block being erased, the Erase Resume command must be issued. When the Erase Resume command is given, the WSM will continue with the erase sequence and complete erasing the block. As with the end of erase, the status register must be read, cleared, and the next instruction issued in order to continue. # 3.3.6 EXTENDED CYCLING Intel has designed extended cycling capability into its ETOX III flash memory technology. The 4-Mbit boot block flash family is designed for 1,000 program/erase cycles on each of the seven blocks. The combination of low electric fields, clean oxide processing and minimized oxide area per memory cell subjected to the tunneling electric field, results in very high cycling capability. Figure 6. Automated Byte Programming Flowchart 2-136 advance information 4826176 0085864 1T? **■**ITL2 Figure 7. Automated Word Programming Flowchart ADVANCE INFORMATION 4826176 0085865 033 **II**ITL2 | Bus<br>Operation | Command | Comments | |------------------|----------------|-------------------------------------------------------------------| | Write | Setup<br>Erase | Data = 20H<br>Address = Within block to be<br>erased | | Write | Erase . | Data = D0H<br>Address = Within block to be<br>erased | | Read | | Status Register Data. Toggle OE# or CE# to update Status Register | | Standby | | Check SR.7<br>1 = Ready, 0 = Busy | Repeat for subsequent blocks. Full status check can be done after each block or after a sequence of blocks. Write FFH after the last block erase operation to reset the device to Read Array Mode. # **Full Status Check Procedure** Status Register Data Read (See Above) V<sub>PP</sub> Range SR.3 YES YES Command Sequence Erro NO Block Erase SR.5 Error YES Block Erase Successful 290501-10 | Bus<br>Operation | Command | Comments | |------------------|---------|----------------------------------------------| | Standby | | Check SR.3<br>1 = V <sub>PP</sub> Low Detect | | Standby | | Check SR.4,5 Both 1 = Command Sequence Error | | Standby | • | Check SR.5<br>1 = Block Erase Error | SR.3 MUST be cleared, if set during an erase attempt, before further attempts are allowed by the Write State Machine. SR.5 is only cleared by the Clear Status Register Command, in cases where multiple blocks are erased before full status is checked. If error is detected, clear the Status Register before attempting retry or other error recovery. Figure 8. Automated Block Erase Flowchart 4826176 0085866 T?T ■ ITL2 2-138 advance information Figure 9. Erase Suspend/Resume Flowchart ## 3.4 Power Consumption ### 3.4.1 ACTIVE POWER With CE# at a logic-low level and RP# at a logic-high level, the device is placed in the active mode. The device ICC current is a maximum 65 mA at 10 MHz with TTL input signals. #### 3.4.2 AUTOMATIC POWER SAVINGS Automatic Power Savings (APS) is a low pwer feature during active mode of operation. The 4-Mbit family of products incorporate Power Reduction Control (PRC) circuitry which basically allows the device to put itself into a low current state when it is not being accessed. After data is read from the memory array, PRC logic controls the device's power consumption by entering the APS mode where maximum I<sub>CC</sub> current is 3 mA and typical I<sub>CC</sub> current is 1 mA. The device stays in this static state with outputs valid until a new location is read. ### 3.4.3 STANDBY POWER With CE# at a logic-high level ( $V_{IH}$ ), and the CUI in read mode, the memory is placed in standby mode where the maximum I<sub>CC</sub> standby current is 100 $\mu$ A with CMOS input signals. The standby operation disables much of the device's circuitry and substantially reduces device power consumption. The outputs (DQ[0:15] or DQ[0:7]) are placed in a high-impedance state independent of the status of the OE# signal. When the 4-Mbit boot block flash family is deselected during erase or program functions, the devices will continue to perform the erase or program function and consume program or erase active power until program or erase is completed. ADVANCE INFORMATION 4826176 0085867 906 **■** ITL2 #### 3.4.4 DEEP POWERDOWN The 4-Mbit boot block flash family has a RP# pin which places the device in the deep powerdown mode. When RP# is at a logic-low (GND $\pm 0.2$ V), all circuits are turned off and the device typically draws a maximum 80 $\mu\text{A}$ of VCC current. During read modes, the RP# pin going low deselects the memory and places the output drivers in a high impedance state. Recovery from the deep power-down state, requires a minimum of 300 ns to access valid data (tpHOV). During erase or program modes, RP# low will abort either erase or program operation. The contents of the memory are no longer valid as the data has been corrupted by the RP# function. As in the read mode above, all internal circuitry is turned off to achieve the low current level. RP# transitions to V<sub>IL</sub> or turning power off to the device will clear the status register. This use of RP# during system reset is important with automated write/erase devices. When the system comes out of reset it expects to read from the flash memory. Automated flash memories provide status information when accessed during write/erase modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization would not occur because the flash memory would be providing the status information instead of array data. Intel's Flash Memories allow proper CPU initialization following a system reset through the use of RP# input. In this application RP# is controlled by the same RESET# signal that resets the system CPU. # 3.5 Power-up Operation The 4-Mbit boot block flash family is designed to offer protection against accidental block erasure or programming during power transitions. Upon power-up the 4-Mbit boot block flash family is indifferent as to which power supply, V<sub>PP</sub> or V<sub>CC</sub>, powers-up first. Power supply sequencing is not required. The 4-Mbit boot block flash family ensures the CUI is reset to the read mode on power-up. In addition, on power-up the user must either drop CE# low or present a new address to ensure valid data at the outputs. A system designer must guard against spurious writes for $V_{CC}$ voltages above $V_{LKO}$ when $V_{PP}$ is active. Since both WE# and CE# must be low for a command write, driving either signal to $V_{IH}$ will inhibit writes to the device. The CUI architecture provides an added level of protection since alteration of memory contents can only occur after successful completion of the two-step command sequences. Finally the device is disabled until RP# is brought to V<sub>IH</sub>, regardless of the state of its control inputs. This feature provides yet another level of memory protection. # 3.6 Power Supply Decoupling Flash memory's power switching characteristics require careful device decoupling methods. System designers are interested in 3 supply current issues: - Standby current levels (I<sub>CCS</sub>) - Active current levels (I<sub>CCR</sub>) - Transient peaks produced by falling and rising edges of CE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress these transient voltage peaks. Each flash device should have a 0.1 µF ceramic capacitor connected between each V<sub>CC</sub> and GND, and between its V<sub>PP</sub> and GND. These high frequency, low-inherent inductance capacitors should be placed as close as possible to the package leads. # 3.6.1 Vpp TRACE ON PRINTED CIRCUIT BOARDS Writing to flash memories while they reside in the target system, requires special consideration of the V<sub>PP</sub> power supply trace by the printed circuit board designer. The V<sub>PP</sub> pin supplies the flash memory cells current for programming and erasing. One should use similar trace widths and layout considerations given to the V<sub>CC</sub> power supply trace. Adequate V<sub>PP</sub> supply traces and decoupling will decrease spikes and overshoots. ## 3.6.2 VCC, VPP AND RP# TRANSITIONS The CUI latches commands as issued by system software and is not altered by $V_{PP}$ or CE# transitions or WSM actions. Its state upon power-up, after exit from deep power-down mode or after $V_{CC}$ transitions below $V_{LKO}$ (Lockout voltage), is Read Array mode. After any word/byte write or block erase operation is complete and even after $V_{PP}$ transitions down to $V_{PPL}$ , the CUI must be reset to Read Array mode via the Read Array command when accesses to the flash memory are desired. 2-140 ADVANCE INFORMATION 4826176 0085868 842 **II**ITL2 # **ABSOLUTE MAXIMUM RATINGS\*** | Operating Temperature During Read | |----------------------------------------------------------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin<br>(except V <sub>CC</sub> , V <sub>PP</sub> , A <sub>9</sub> and RP#)<br>with Respect to GND2.0V to +7.0V(2) | | Voltage on Pin RP# or Pin A <sub>9</sub> with Respect to GND $\dots$ -2.0V to +13.5V(2, 3) | | V <sub>PP</sub> Program Voltage with Respect<br>to GND during Block Erase<br>and Word/Byte Write 2.0V to +14.0V(2, 3) | | V <sub>CC</sub> Supply Voltage with Respect to GND2.0V to +7.0V(2) | | Output Short Circuit Current | NOTICE: This data sheet contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### NATES. - 1. Operating temperature is for commercial product defined by this specification. - 2. Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins is $V_{\rm CC}+0.5V$ which, during transitions, may overshoot to $V_{\rm CC}+2.0V$ for periods <20 ns. - 3. Maximum DC voltage on V<sub>PP</sub> may overshoot to +14.0V for periods <20 ns. Maximum DC voltage on RP# or Ag may overshoot to 13.5V for periods <20 ns. - 4. Output shorted for no more than one second. No more than one output shorted at a time. # **OPERATING CONDITIONS** | Symbol | Parameter | Notes | Min | Max | Units | |-----------------|--------------------------------------|-------|------|------|-------| | T <sub>A</sub> | Operating Temperature | | -40 | 125 | °C | | V <sub>CC</sub> | V <sub>CC</sub> Supply Voltage (10%) | 5 | 4.40 | 5.50 | ٧ | # DC CHARACTERISTICS | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | |--------|------------------------|-------|-----|-----|------|------|----------------------------------------------------| | lu | Input Load Current | 1 | | | ±1.0 | μΑ | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | ILO | Output Leakage Current | 1 | | | ±10 | μΑ | $V_{CC} = V_{CC} Max$<br>$V_{OUT} = V_{CC} or GND$ | ADVANCE INFORMATION 4826176 0085869 789 **■** ITL2 # DC CHARACTERISTICS (Continued) | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | |------------------|------------------------------------------------------------------------------|------------|------|-----|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | lccs | V <sub>CC</sub> Standby Current | 1, 3 | | | 1.5 | mA | V <sub>CC</sub> = V <sub>CC</sub> Max<br>CE# = RP# = V <sub>IH</sub> | | | | | : | | 130 | μΑ | $\begin{split} &V_{CC}=V_{CC}\text{Max}\\ &CE\#=\text{RP}\#=V_{CC}\pm0.2V\\ &28\text{F200BX:}\\ &\text{BYTE}\#=V_{CC}\pm0.2V\text{or GND} \end{split}$ | | CCD | V <sub>CC</sub> Deep Powerdown Current | 1 | | | 80 | μΑ | RP# = GND ±0.2V | | ICCR | V <sub>CC</sub> Read Current for<br>28F400BX Byte-Wide<br>and Word-Wide Mode | 1, 5,<br>6 | | | 60 | mA | $V_{CC} = V_{CC}$ Max, $CE \# = GND$<br>f = 10 MHz, $I_{OUT} = 0$ mA<br>CMOS Inputs | | | | | | | 65 | mA | $V_{\rm CC} = V_{\rm CC}$ Max, ${\rm CE}\# = V_{\rm IL}$ f = 10 MHz, $I_{\rm OUT} = 0$ mA TTL Inputs | | lccw | V <sub>CC</sub> Word/Byte Write Current | 1, 4 | | | 65 | mΑ | Word Write in Progress | | ICCE | V <sub>CC</sub> Block Erase Current | 1,4 | | | 30 | mΑ | Block Erase in Progress | | CCES | V <sub>CC</sub> Erase Suspend Current | 1, 2 | | 5 | 10 | mA | Block Erase Suspended,<br>CE# = V <sub>IH</sub> | | PPS | V <sub>PP</sub> Standby Current | 1 | | | ±10 | μΑ | V <sub>PP</sub> ≤ V <sub>CC</sub> | | IPPD | V <sub>PP</sub> Deep PowerDown Current | 1 | | | 5.0 | μΑ | RP# = GND ±0.2V | | IPPR | V <sub>PP</sub> Read Current | 1 | | | 200 | μΑ | V <sub>PP</sub> > V <sub>CC</sub> | | I <sub>PPW</sub> | V <sub>PP</sub> Word Write Current | 1 | | | 40 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Word Write in Progress | | IPPW | V <sub>PP</sub> Byte Write Current | 1 | | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Byte Write in Progress | | IPPE | V <sub>PP</sub> Block Erase Current | 1 | | | 30 | mA | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase in Progress | | IPPES | V <sub>PP</sub> Erase Suspend Current | 1 | | | 200 | μΑ | V <sub>PP</sub> = V <sub>PPH</sub><br>Block Erase Suspended | | I <sub>RP#</sub> | RP# Current | 1, 4 | | | 500 | μΑ | RP# = V <sub>HH</sub> | | l <sub>ID</sub> | A <sub>9</sub> Intelligent Identifier Current | 1, 4 | | | 500 | μΑ | $A_9 = V_{ID}$ | | V <sub>ID</sub> | A <sub>9</sub> Intelligent Identifier Voltage | | 11.5 | | 13.0 | ٧ | | | V <sub>IL</sub> | Input Low Voltage | | -0.5 | | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | $V_{CC} + 0.5$ | V | | | V <sub>OL</sub> | Output Low Voltage | | | | 0.45 | ٧ | $V_{CC} = V_{CC} Min$<br>$I_{OL} = 5.8 mA$ | 2-142 ADVANCE INFORMATION 4826176 0085870 4TO MITL2 # DC CHARACTERISTICS (Continued) | Symbol | Parameter | Notes | Min | Тур | Max | Unit | Test Condition | | |------------------|-----------------------------------------------|-------|------|------|------|------|---------------------------------------------|--| | V <sub>OH</sub> | Output High Voltage | | 2.4 | | | ٧ | $V_{CC} = V_{CC}$ Min<br>$I_{OH} = -2.5$ mA | | | $V_{PPL}$ | V <sub>PP</sub> during Normal Operations | 3 | 0.0 | | 6.5 | V | | | | $V_{PPH}$ | V <sub>PP</sub> during Erase/Write Operations | 7 | 11.4 | 12.0 | 12.6 | V | | | | V <sub>LKO</sub> | V <sub>CC</sub> Erase/Write Lock Voltage | | 2.0 | | | V | | | | V <sub>HH</sub> | RP# Unlock Voltage | | 11.5 | | 13.0 | V | Boot Block Write/Eras | | # CAPACITANCE(4) TA = 25°C, f = 1 MHz | Symbol | Parameter | Тур | Max | Unit | Condition | | |------------------|--------------------|-----|-----|------|-----------------------|--| | C <sub>IN</sub> | Input Capacitance | 6 | 8 | pF | V <sub>IN</sub> = oV | | | C <sub>OUT</sub> | Output Capacitance | 10 | 12 | pF | V <sub>OUT</sub> = 0V | | #### NOTES: - 1. All currents are in RMS unless otherwise noted. Typical values at $V_{CC}=5.0V$ , $V_{PP}=12.0V$ , $T=25^{\circ}C$ . These currents are valid for all product versions (packages and speeds). - 2. I<sub>CCES</sub> is specified with the device deselected. If the device is read while in Erase Suspend Mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. - 3. Block Erases and Word/Byte Writes are inhibited when V<sub>PP</sub> = V<sub>PPL</sub> and not guaranteed in the range between V<sub>PPH</sub> and V<sub>PPL</sub>. - 4. Sampled, not 100% tested. - 5. Automatic Power Savings (APS) reduces ICCR to less than 1 mA typical in static operation. - 6. CMOS Inputs are either $V_{CC}$ $\pm 0.2 V$ or GND $\pm 0.2 V$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . - 7. $V_{PP} = 12.0V \pm 5\%$ for applications requiring 1,000 block erase cycles. ## STANDARD TEST CONFIGURATION # STANDARD AC INPUT/OUTPUT REFERENCE WAVEFORM # STANDARD AC TESTING LOAD CIRCUIT advance information 4826176 0085871 337 **II**ITL2 AC CHARACTERISTICS—Read Only Operations(1) | Versions | | | | A28F400BX-90 <sup>(4, 5)</sup> | | | |----------------------------------------|-----------------|-------------------------------------------------------------------|-------|--------------------------------|-----|------| | Symbol | | Parameter | Notes | Min | Max | Unit | | tavav | t <sub>RC</sub> | Read Cycle Time | | 90 | | ns | | †AVQV | tACC | Address to<br>Output Delay | | | 90 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | CE# to Output Delay | | | 90 | ns | | t <sub>PHQV</sub> | tpwH | RP# High to<br>Output Delay | | | 300 | ns | | tGLQV | t <sub>OE</sub> | OE# to Output Delay | 2 | | 45 | ns | | tELQX | tLZ | CE# to Output Low Z | , | 0 | | ns | | <sup>t</sup> EHQZ | t <sub>HZ</sub> | CE# High to Output<br>High Z | | | 35 | ns | | tGLQX | toLZ | OE# to Output Low Z | 3 | 0 | | ns | | tGHQZ | t <sub>DF</sub> | OE# High to Output<br>High Z | 3 | | 35 | ns | | | tон | Output Hold from Addresses, CE# or OE# Change, Whichever is First | 3 | 0 | · | ns | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | | CE# to BYTE#<br>Switching<br>Low or High | 3 | | 5 | ns | | <sup>t</sup> FHQV | | BYTE# Switching<br>High to Valid<br>Output Delay | 3, 5 | | 90 | ns | | t <sub>FLQZ</sub> | | BYTE# Switching<br>Low to<br>Output High Z | 3 | | 35 | ns | #### NOTES: 1. See AC Input/Output Reference Waveform for timing measurements. 3. Sampled, not 100% tested. 4. See Standard Test Configuration. <sup>2.</sup> OE# may be delayed up to t<sub>CE</sub>-t<sub>OE</sub> after the falling edge of CE# without impact on t<sub>CE</sub>. <sup>5.</sup> tFLQV, BYTE# switching low to valid output delay, will be equal to tAVQV from the time DQ<sub>15</sub>/A<sub>-1</sub> becomes valid. Figure 10. AC Waveforms for Read Operations **ADVANCE INFORMATION** 4826176 0085873 10T ■ITL2 Figure 11. BYTE# Timing Diagram for Both Read and Write Operations for A28F400BX 2-146 advance information 4826176 0085874 046 **mm**ITL2 # AC CHARACTERISTICS—WE# Controlled Write Operations(1) | | | Versions(4) | | | | | |--------------------|------------------|------------------------------------------------|---------|-----|----------------------------------------|------| | Symbol | | Parameter | Notes | Min | Max | Unit | | tAVAV | twc | Write Cycle Time | | 90 | | ns | | <sup>t</sup> PHWL | tps | RP# High Recovery to<br>WE# Going Low | | 210 | | ns | | t <sub>ELWL</sub> | tcs | CE# Setup to WE# Going Low | | 0 | | ns | | tрннwн | t <sub>PHS</sub> | RP# V <sub>HH</sub> Setup to WE#<br>Going High | 6, 8 | 100 | · · · · · · · · · · · · · · · · · · · | ns | | tvpwH | t <sub>VPS</sub> | V <sub>PP</sub> Setup to WE# Going High | 5, 8 | 100 | | ns | | t <sub>AVWH</sub> | t <sub>AS</sub> | Address Setup to WE#<br>Going High | 3 | 60 | | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Setup to WE# Going High | 4 | 60 | | ns | | twLWH | t <sub>WP</sub> | WE# Pulse Width | | 60 | | ns | | twHDX | t <sub>DH</sub> | Data Hold from WE# High | 4 | 0 | | ns | | twhax | t <sub>AH</sub> | Address Hold from WE# High | 3 | 10 | | ns | | tWHEH | t <sub>CH</sub> | CE# Hold from WE# High | | 10 | | ns | | twhwL | twpH | WE# Pulse Width High | | 30 | | ns | | t <sub>WHQV1</sub> | | Duration of Word/Byte<br>Programming Operation | 2, 5 | 7 | ······································ | μs | | twHQV2 | | Duration of Erase Operation (Boot) | 2, 5, 6 | 0.4 | | s | | twHQV3 | | Duration of Erase Operation (Parameter) | 2, 5 | 0.4 | | s | | t <sub>WHQV4</sub> | | Duration of Erase Operation (Main) | 2, 5 | 0.7 | | s | | <sup>t</sup> QWL | t <sub>VPH</sub> | V <sub>PP</sub> Hold from Valid SRD | 5, 8 | 0 | | ns | | tQVPH | tphh | RP# V <sub>HH</sub> Hold from Valid SRD | 6, 8 | 0 | | ns | | t <sub>PHBR</sub> | | Boot-Block Relock Delay | 7, 8 | | 100 | ns | 4826176 0085875 T82 ■ ITL2 # AC CHARACTERISTICS—WE# Controlled Write Operations(1) (Continued) ## NOTES: - 1. Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC characteristics during Read Mode. - 2. The on-chip WSM completely automates program/erase operations; program/erase algorithms are now controlled internally which includes verify and margining operations. - 3. Refer to command definition table for valid AIN. - 4. Refer to command definition table for valid DIN. - 5. Program/Erase durations are measured to valid SRD data (successful operation, SR.7 = 1). - 6. For Boot Block Program/Erase, RP ≠ should be held at VHH until operation completes successfully. - 7. Time t<sub>PHBR</sub> is required for successful relocking of the Boot Block. - 8. Sampled but not 100% tested. - 9. See Standard Test Configuration. # BLOCK ERASE AND WORD/BYTE WRITE PERFORMANCE $V_{PP}=12.0V~\pm5\%$ | | | A28F400BX-90 | | | Unit | | |------------------------------------|-------|--------------|--------------------|------|------|--| | Parameter | Notes | Min | Typ <sup>(1)</sup> | Max | Oill | | | Boot/Parameter<br>Block Erase Time | 2 | | 1.5 | 10.5 | s | | | Main Block<br>Erase Time | 2 | | 3.0 | 18 | s | | | Main Block Byte<br>Program Time | 2 | | 1.4 | 5.0 | s | | | Main Block Word<br>Program Time | 2. | | 0.7 | 2.5 | S | | #### NOTES: - 1. 25°C - 2. Excludes System-Level Overhead. Figure 12. AC Waveforms for a Write and Erase Operations (WE#-Controlled Writes) ADVANCE INFORMATION 4826176 0085877 855 **■**ITL2 # AC CHARACTERISTICS—CE#-CONTROLLED WRITE OPERATIONS(1,9) | Versions | | | | A28F400I | 3X-90 <sup>(10)</sup> | Unit | |--------------------|-----------------|------------------------------------------------|---------|----------|-----------------------|------| | Symbol | | Parameter | Notes | Min | Max | | | tavav | twc | Write Cycle Time | | 90 | | ns | | tPHEL | tps | RP# High Recovery to CE# Going Low | | 210 | | ns | | twler | tws | WE# Setup to CE# Going Low | | 0 | | ns | | t <sub>PHHEH</sub> | tpHS | RP# VHH Setup to CE# Going High | 6, 8 | 100 | | ns | | typeH | tvps | V <sub>PP</sub> Setup to CE# Going High | 5, 8 | 100 | | ns | | taven | tas | Address Setup to CE# Going High | 3 | 60 | | ns | | t <sub>DVEH</sub> | t <sub>DS</sub> | Data Setup to CE# Going High | 4 | 60 | | ns | | t <sub>ELEH</sub> | t <sub>CP</sub> | CE# Pulse Width | | 60 | | ns | | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold from CE# High | 4 | 0 | | ns | | t <sub>EHAX</sub> | tAH | Address Hold from CE# High | 3 | 10 | | ns | | tEHWH | twH | WE# Hold from CE# High | | 10 | | ns | | t <sub>EHEL</sub> | tCPH | CE# Pulse Width High | | 30 | | ns | | tEHQV1 | | Duration of Word/Byte Programming<br>Operation | 2, 5 | 7 | | μs | | t <sub>EHQV2</sub> | | Duration of Erase Operation (Boot) | 2, 5, 6 | 0.4 | | s | | t <sub>EHQV3</sub> | | Duration of Erase Operation (Parameter) | 2, 5 | 0.4 | | s | | tEHQV4 | | Duration of Erase Operation (Main) | 2, 5 | 0.7 | | s | | towL | tvpH | V <sub>PP</sub> Hold from Valid SRD | 5, 8 | 0 | | ns | | t <sub>QVPH</sub> | tphh | RP# V <sub>HH</sub> Hold from Valid SRD | 6, 8 | 0 | | ns | | t <sub>PHBR</sub> | | Boot-Block Relock Delay | 7 | | 100 | ns | #### **NOTES:** 2, 3, 4, 5, 6, 7, 8: Refer to AC Characteristics for WE #-Controlled Write Operations. 10. See Standard Test Configuration. ADVANCE INFORMATION <sup>1.</sup> Chip-Enable Controlled Writes: Write operations are driven by the valid combination of CE# and WE# in systems where CE# defines the write pulse-width (within a longer WE# timing waveform), all set-up, hold and inactive WE# times should be measured relative to the CE# waveform. <sup>9.</sup> Read timing characteristics during write and erase operations are the same as during read-only operations. Refer to AC Characteristics during Read Mode. Figure 13. Alternate AC Waveforms for Write and Erase Operations (CE#-Controlled Writes) Advance information 4826176 0085879 628 MITL2 # **ORDERING INFORMATION** | ADDITIONAL INFORMATION A28F200BX Datasheet | Order Number<br>290500 | |------------------------------------------------------------|------------------------| | 28F200BX/28F002BX Datasheet | 290448 | | 28F200BXL/28F002BXL Datasheet | 290449 | | 28F400BCL/28F004BCL Datasheet | 290450 | | AP-363 "Extended Flash BIOS Design for Portable Computers" | 292098 | | ER-28 "ETOX-III Flash Memory Technology" | 204012 | | ER-29 "The Intel 2/4-MBit Boot Block Flash Memory Family" | 294013 |