

### **MAX 7000B**

# Programmable Logic Device

October 2001, ver. 3.1 Data Sheet

### Features...

- High-performance 2.5-V CMOS EEPROM-based programmable logic devices (PLDs) built on second-generation Multiple Array MatriX (MAX®) architecture (see Table 1)
  - Pin-compatible with the popular 5.0-V MAX 7000S and 3.3-V MAX 7000A device families
  - High-density PLDs ranging from 600 to 10,000 usable gates
  - 3.5-ns pin-to-pin logic delays with counter frequencies in excess of 303.0 MHz
- Advanced 2.5-V in-system programmability (ISP)
  - Programs through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with advanced pin-locking capability
  - Enhanced ISP algorithm for faster programming
  - ISP\_Done bit to ensure complete programming
  - Pull-up resistor on I/O pins during in-system programming
  - ISP circuitry compliant with IEEE Std. 1532



For information on in-system programmable 5.0-V MAX 7000S or 3.3-V MAX 7000A devices, see the *MAX* 7000 Programmable Logic Device Family Data Sheet or the *MAX* 7000A Programmable Logic Device Family Data Sheet.

| Table 1. MAX 7000B Device Features |          |          |          |          |          |  |  |  |
|------------------------------------|----------|----------|----------|----------|----------|--|--|--|
| Feature                            | EPM7032B | EPM7064B | EPM7128B | EPM7256B | EPM7512B |  |  |  |
| Usable gates                       | 600      | 1,250    | 2,500    | 5,000    | 10,000   |  |  |  |
| Macrocells                         | 32       | 64       | 128      | 256      | 512      |  |  |  |
| Logic array blocks                 | 2        | 4        | 8        | 16       | 32       |  |  |  |
| Maximum user I/O pins              | 36       | 68       | 100      | 164      | 212      |  |  |  |
| t <sub>PD</sub> (ns)               | 3.5      | 3.5      | 4.0      | 5.0      | 5.5      |  |  |  |
| t <sub>SU</sub> (ns)               | 2.1      | 2.1      | 2.5      | 3.3      | 3.6      |  |  |  |
| t <sub>FSU</sub> (ns)              | 1.0      | 1.0      | 1.0      | 1.0      | 1.0      |  |  |  |
| t <sub>CO1</sub> (ns)              | 2.4      | 2.4      | 2.8      | 3.3      | 3.7      |  |  |  |
| f <sub>CNT</sub> (MHz)             | 303.0    | 303.0    | 243.9    | 188.7    | 163.9    |  |  |  |

### ...and More Features

### System-level features

- MultiVolt<sup>TM</sup> I/O interface enabling device core to run at 2.5 V, while I/O pins are compatible with 3.3-V, 2.5-V, and 1.8-V logic levels
- Programmable power-saving mode for 50% or greater power reduction in each macrocell
- Fast input setup times provided by a dedicated path from I/O pin to macrocell registers
- Support for advanced I/O standards, including SSTL-2 and SSTL-3, and GTL+
- Bus-hold option on I/O pins
- PCI compatible
- Bus-friendly architecture including programmable slew-rate control
- Open-drain output option
- Programmable security bit for protection of proprietary designs
- Built-in boundary-scan test circuitry compliant with IEEE Std. 1149.1
- Supports hot-socketing operation
- Programmable ground pins
- Advanced architecture features
  - Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance
  - Configurable expander product-term distribution, allowing up to 32 product terms per macrocell
  - Programmable macrocell registers with individual clear, preset, clock, and clock enable controls
  - Two global clock signals with optional inversion
  - Programmable power-up states for macrocell registers
  - 6 to 10 pin- or logic-driven output enable signals
- Advanced package options
  - Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), ball-grid array (BGA), space-saving FineLine BGA<sup>TM</sup>, 0.8-mm Ultra FineLine BGA, and plastic J-lead chip carrier (PLCC) packages
  - Pin-compatibility with other MAX 7000B devices in the same package
- Advanced software support
  - Software design support and automatic place-and-route provided by Altera's MAX+PLUS® II development system for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800 workstations

- Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPMs), Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest
- Programming support with Altera's Master Programming Unit (MPU), MasterBlaster<sup>TM</sup> serial/universal serial bus (USB) communications cable, and ByteBlasterMV<sup>TM</sup> parallel port download cable, as well as programming hardware from third-party manufacturers and any Jam<sup>TM</sup> STAPL File (.jam), Jam ByteCode File (.jbc), or Serial Vector Format File (.svf)-capable incircuit tester

# General Description

MAX 7000B devices are high-density, high-performance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROM-based MAX 7000B devices operate with a 2.5-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 3.5 ns, and counter speeds up to 303.0 MHz. See Table 2.

| Table 2. MAX 7000B Speed Grades Note (1) |             |          |          |          |          |  |  |
|------------------------------------------|-------------|----------|----------|----------|----------|--|--|
| Device                                   | Speed Grade |          |          |          |          |  |  |
|                                          | -3          | -4       | -5       | -7       | -10      |  |  |
| EPM7032B                                 | <b>✓</b>    |          | <b>✓</b> | <b>✓</b> |          |  |  |
| EPM7064B                                 | <b>✓</b>    |          | <b>✓</b> | <b>✓</b> |          |  |  |
| EPM7128B                                 |             | <b>✓</b> |          | <b>✓</b> | <b>✓</b> |  |  |
| EPM7256B                                 |             |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |  |  |
| EPM7512B                                 |             |          | <b>✓</b> | <b>✓</b> | <b>✓</b> |  |  |

#### Notes:

 Contact Altera Marketing for up-to-date information on available device speed grades.

The MAX 7000B architecture supports 100% TTL emulation and high-density integration of SSI, MSI, and LSI logic functions. It easily integrates multiple devices ranging from PALs, GALs, and 22V10s to MACH and pLSI devices. MAX 7000B devices are available in a wide range of packages, including PLCC, BGA, FineLine BGA, 0.8-mm Ultra FineLine BGA, PQFP, TQFP, and TQFP packages. See Table 3.

| Table 3. MAX | Table 3. MAX 7000B Maximum User I/O Pins Note (1) |                |                       |                                                  |                     |                                |                     |                                                   |                     |                    |                                |
|--------------|---------------------------------------------------|----------------|-----------------------|--------------------------------------------------|---------------------|--------------------------------|---------------------|---------------------------------------------------|---------------------|--------------------|--------------------------------|
| Device       | 44-Pin<br>PLCC                                    | 44-Pin<br>TQFP | 48-Pin<br>TQFP<br>(2) | 49-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 100-<br>Pin<br>TQFP | 100-Pin<br>FineLine<br>BGA (4) | 144-<br>Pin<br>TQFP | 169-Pin<br>0.8-mm<br>Ultra<br>FineLine<br>BGA (3) | 208-<br>Pin<br>PQFP | 256-<br>Pin<br>BGA | 256-Pin<br>FineLine<br>BGA (4) |
| EPM7032B     | 36                                                | 36             | 36                    | 36                                               |                     |                                |                     |                                                   |                     |                    |                                |
| EPM7064B     | 36                                                | 36             | 40                    | 41                                               | 68                  | 68                             |                     |                                                   |                     |                    |                                |
| EPM7128B     |                                                   |                |                       | 41                                               | 84                  | 84                             | 100                 | 100                                               |                     |                    | 100                            |
| EPM7256B     |                                                   |                |                       |                                                  | 84                  |                                | 120                 | 141                                               | 164                 |                    | 164                            |
| EPM7512B     |                                                   |                |                       |                                                  | 84                  |                                | 120                 | 141                                               | 176                 | 212                | 212                            |

#### Notes:

- (1) When the IEEE Std. 1149.1 (JTAG) interface is used for in-system programming or boundary-scan testing, four I/O pins become JTAG pins.
- (2) Contact Altera for up-to-date information on available device package options.
- (3) All 0.8-mm Ultra FineLine BGA packages are footprint-compatible via the SameFrame<sup>TM</sup> pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details.
- (4) All FineLine BGA packages are footprint-compatible via the SameFrame pin-out feature. Therefore, designers can design a board to support a variety of devices, providing a flexible migration path across densities and pin counts. Device migration is fully supported by Altera development tools. See "SameFrame Pin-Outs" on page 14 for more details.

MAX 7000B devices use CMOS EEPROM cells to implement logic functions. The user-configurable MAX 7000B architecture accommodates a variety of independent combinatorial and sequential logic functions. The devices can be reprogrammed for quick and efficient iterations during design development and debug cycles, and can be programmed and erased up to 100 times.

MAX 7000B devices contain 32 to 512 macrocells that are combined into groups of 16 macrocells, called logic array blocks (LABs). Each macrocell has a programmable-AND/fixed-OR array and a configurable register with independently programmable clock, clock enable, clear, and preset functions. To build complex logic functions, each macrocell can be supplemented with both shareable expander product terms and high-speed parallel expander product terms to provide up to 32 product terms per macrocell.

MAX 7000B devices provide programmable speed/power optimization. Speed-critical portions of a design can run at high speed/full power, while the remaining portions run at reduced speed/low power. This speed/power optimization feature enables the designer to configure one or more macrocells to operate up to 50% lower power while adding only a nominal timing delay. MAX 7000B devices also provide an option that reduces the slew rate of the output buffers, minimizing noise transients when non-speed-critical signals are switching. The output drivers of all MAX 7000B devices can be set for 3.3 V, 2.5 V, or 1.8 V and all input pins are 3.3-V, 2.5-V, and 1.8-V tolerant, allowing MAX 7000B devices to be used in mixed-voltage systems.

MAX 7000B devices are supported by Altera development systems, which are integrated packages that offer schematic, text—including VHDL, Verilog HDL, and the Altera Hardware Description Language (AHDL)—and waveform design entry, compilation and logic synthesis, simulation and timing analysis, and device programming. Altera software provides EDIF 2 0 0 and 3 0 0, LPM, VHDL, Verilog HDL, and other interfaces for additional design entry and simulation support from other industry-standard PC- and UNIX-workstation-based EDA tools. Altera software runs on Windows-based PCs, as well as Sun SPARCstation, and HP 9000 Series 700/800 workstations.



For more information on development tools, see the MAX+PLUS II Programmable Logic Development System & Software Data Sheet and the Quartus Programmable Logic Development System & Software Data Sheet.

# Functional Description

The MAX 7000B architecture includes the following elements:

- LABs
- Macrocells
- Expander product terms (shareable and parallel)
- PIA
- I/O control blocks

The MAX 7000B architecture includes four dedicated inputs that can be used as general-purpose inputs or as high-speed, global control signals (clock, clear, and two output enable signals) for each macrocell and I/O pin. Figure 1 shows the architecture of MAX 7000B devices.



Figure 1. MAX 7000B Device Block Diagram

### Note:

 EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enables. EPM7512B devices have ten output enables.

### **Logic Array Blocks**

The MAX 7000B device architecture is based on the linking of high-performance LABs. LABs consist of 16 macrocell arrays, as shown in Figure 1. Multiple LABs are linked together via the PIA, a global bus that is fed by all dedicated input pins, I/O pins, and macrocells.

Each LAB is fed by the following signals:

- 36 signals from the PIA that are used for general logic inputs
- Global controls that are used for secondary register functions
- Direct input paths from I/O pins to the registers that are used for fast setup times

### **Macrocells**

The MAX 7000B macrocell can be individually configured for either sequential or combinatorial logic operation. The macrocell consists of three functional blocks: the logic array, the product-term select matrix, and the programmable register. Figure 2 shows the MAX 7000B macrocell.

Figure 2. MAX 7000B Macrocell



Combinatorial logic is implemented in the logic array, which provides five product terms per macrocell. The product-term select matrix allocates these product terms for use as either primary logic inputs (to the OR and XOR gates) to implement combinatorial functions, or as secondary inputs to the macrocell's register preset, clock, and clock enable control functions.

Two kinds of expander product terms ("expanders") are available to supplement macrocell logic resources:

- Shareable expanders, which are inverted product terms that are fed back into the logic array
- Parallel expanders, which are product terms borrowed from adjacent macrocells

The Altera development system automatically optimizes product-term allocation according to the logic requirements of the design.

For registered functions, each macrocell flipflop can be individually programmed to implement D, T, JK, or SR operation with programmable clock control. The flipflop can be bypassed for combinatorial operation. During design entry, the designer specifies the desired flipflop type; the MAX+PLUS II software then selects the most efficient flipflop operation for each registered function to optimize resource utilization.

Each programmable register can be clocked in three different modes:

- Global clock signal. This mode achieves the fastest clock-to-output performance.
- Global clock signal enabled by an active-high clock enable. A clock enable is generated by a product term. This mode provides an enable on each flipflop while still achieving the fast clock-to-output performance of the global clock.
- Array clock implemented with a product term. In this mode, the flipflop can be clocked by signals from buried macrocells or I/O pins.

Two global clock signals are available in MAX 7000B devices. As shown in Figure 1, these global clock signals can be the true or the complement of either of the global clock pins, GCLK1 or GCLK2.

Each register also supports asynchronous preset and clear functions. As shown in Figure 2, the product-term select matrix allocates product terms to control these operations. Although the product-term-driven preset and clear from the register are active high, active-low control can be obtained by inverting the signal within the logic array. In addition, each register clear function can be individually driven by the active-low dedicated global clear pin (GCLRn). Upon power-up, each register in a MAX 7000B device may be set to either a high or low state. This power-up state is specified at design entry.

All MAX 7000B I/O pins have a fast input path to a macrocell register. This dedicated path allows a signal to bypass the PIA and combinatorial logic and be clocked to an input D flipflop with an extremely fast input setup time. The input path from the I/O pin to the register has a programmable delay element that can be selected to either guarantee zero hold time or to get the fastest possible set-up time (as fast as 1.0 ns).

### **Expander Product Terms**

Although most logic functions can be implemented with the five product terms available in each macrocell, more complex logic functions require additional product terms. Another macrocell can be used to supply the required logic resources. However, the MAX 7000B architecture also offers both shareable and parallel expander product terms ("expanders") that provide additional product terms directly to any macrocell in the same LAB. These expanders help ensure that logic is synthesized with the fewest possible logic resources to obtain the fastest possible speed.

### Shareable Expanders

Each LAB has 16 shareable expanders that can be viewed as a pool of uncommitted single product terms (one from each macrocell) with inverted outputs that feed back into the logic array. Each shareable expander can be used and shared by any or all macrocells in the LAB to build complex logic functions. A small delay ( $t_{SEXP}$ ) is incurred when shareable expanders are used. Figure 3 shows how shareable expanders can feed multiple macrocells.

Macrocell Product-Term Logic

Product-Term Select Matrix

Macrocell Product-Term Logic

Shareable expanders can be shared by any or all macrocells in an LAB.

Figure 3. MAX 7000B Shareable Expanders

Altera Corporation 9

16 Shared

Expanders

36 Signals

from PIA

### Parallel Expanders

Parallel expanders are unused product terms that can be allocated to a neighboring macrocell to implement fast, complex logic functions. Parallel expanders allow up to 20 product terms to directly feed the macrocell OR logic, with five product terms provided by the macrocell and 15 parallel expanders provided by neighboring macrocells in the LAB.

The Altera Compiler can automatically allocate up to three sets of up to five parallel expanders to the macrocells that require additional product terms. Each set of five parallel expanders incurs a small, incremental timing delay ( $t_{PEXP}$ ). For example, if a macrocell requires 14 product terms, the Compiler uses the five dedicated product terms within the macrocell and allocates two sets of parallel expanders; the first set includes five product terms and the second set includes four product terms, increasing the total delay by  $2 \times t_{PEXP}$ .

Two groups of eight macrocells within each LAB (e.g., macrocells 1 through 8, and 9 through 16) form two chains to lend or borrow parallel expanders. A macrocell borrows parallel expanders from lower-numbered macrocells. For example, macrocell 8 can borrow parallel expanders from macrocell 7, from macrocells 7 and 6, or from macrocells 7, 6, and 5. Within each group of eight, the lowest-numbered macrocell can only lend parallel expanders and the highest-numbered macrocell can only borrow them. Figure 4 shows how parallel expanders can be borrowed from a neighboring macrocell.

Figure 4. MAX 7000B Parallel Expanders

Unused product terms in a macrocell can be allocated to a neighboring macrocell.



### **Programmable Interconnect Array**

Logic is routed between LABs on the PIA. This global bus is a programmable path that connects any signal source to any destination on the device. All MAX 7000B dedicated inputs, I/O pins, and macrocell outputs feed the PIA, which makes the signals available throughout the entire device. Only the signals required by each LAB are actually routed from the PIA into the LAB. Figure 5 shows how the PIA signals are routed into the LAB. An EEPROM cell controls one input to a two-input AND gate, which selects a PIA signal to drive into the LAB.

Figure 5. MAX 7000B PIA Routing



While the routing delays of channel-based routing schemes in masked or field-programmable gate arrays (FPGAs) are cumulative, variable, and path-dependent, the MAX 7000B PIA has a predictable delay. The PIA makes a design's timing performance easy to predict.

### I/O Control Blocks

The I/O control block allows each I/O pin to be individually configured for input, output, or bidirectional operation. All I/O pins have a tri-state buffer that is individually controlled by one of the global output enable signals or directly connected to ground or  $V_{CC}.$  Figure 6 shows the I/O control block for MAX 7000B devices. The I/O control block has six or ten global output enable signals that are driven by the true or complement of two output enable signals, a subset of the I/O pins, or a subset of the I/O macrocells.

6 or 10 Global Output Enable Signals (1) PIA OE Select Multiplexer vcc Programmable to Other I/O Pins Pull-up from Macrocell Open-Drain Output Slew-Rate Control **Bus Hold** Programmable I/O Standards Ground Fast Input to Programmable Delay Macrocell Register to PIA

Figure 6. I/O Control Block of MAX 7000B Devices

#### Note:

(1) EPM7032B, EPM7064B, EPM7128B, and EPM7256B devices have six output enable signals. EPM7512B devices have ten output enable signals.

When the tri-state buffer control is connected to ground, the output is tri-stated (high impedance) and the I/O pin can be used as a dedicated input. When the tri-state buffer control is connected to  $V_{CC}$ , the output is enabled.

The MAX 7000B architecture provides dual I/O feedback, in which macrocell and pin feedbacks are independent. When an I/O pin is configured as an input, the associated macrocell can be used for buried logic.

# SameFrame Pin-Outs

MAX 7000B devices support the SameFrame pin-out feature for FineLine BGA and 0.8-mm Ultra FineLine BGA packages. The SameFrame pin-out feature is the arrangement of balls on FineLine BGA and 0.8-mm Ultra FineLine BGA packages such that the lower-ball-count packages form a subset of the higher-ball-count packages. SameFrame pin-outs provide the flexibility to migrate not only from device to device within the same package, but also from one package to another. FineLine BGA packages are compatible with other FineLine BGA packages, and 0.8-mm Ultra FineLine BGA packages are compatible with other 0.8-mm Ultra FineLine BGA packages. A given printed circuit board (PCB) layout can support multiple device density/package combinations. For example, a single board layout can support a range of devices from an EPM7064B device in a 100-pin FineLine BGA package to an EPM7512B device in a 256-pin FineLine BGA package.

The Altera software provides support to design PCBs with SameFrame pin-out devices. Devices can be defined for present and future use. The Altera software generates pin-outs describing how to layout a board to take advantage of this migration (see Figure 7).

Figure 7. SameFrame Pin-Out Example



Printed Circuit Board

Designed for 256-Pin FineLine BGA Package



100-Pin FineLine BGA Package (Reduced I/O Count or Logic Requirements)

256-Pin FineLine BGA Package (Increased I/O Count or Logic Requirements)

# In-System Programmability (ISP)

MAX 7000B devices can be programmed in-system via an industry-standard 4-pin IEEE Std. 1149.1 (JTAG) interface. ISP offers quick, efficient iterations during design development and debugging cycles. The MAX 7000B architecture internally generates the high programming voltages required to program EEPROM cells, allowing in-system programming with only a single 2.5-V power supply. During in-system programming, the I/O pins are tri-stated and weakly pulled-up to eliminate board conflicts. The pull-up value is nominally 50 k $\Omega$ .

MAX 7000B devices have an enhanced ISP algorithm for faster programming. These devices also offer an ISP\_Done bit that provides safe operation when in-system programming is interrupted. This ISP\_Done bit, which is the last bit programmed, prevents all I/O pins from driving until the bit is programmed.

ISP simplifies the manufacturing flow by allowing devices to be mounted on a PCB with standard pick-and-place equipment before they are programmed. MAX 7000B devices can be programmed by downloading the information via in-circuit testers, embedded processors, the Altera MasterBlaster communications cable, and the ByteBlasterMV parallel port download cable. Programming the devices after they are placed on the board eliminates lead damage on high-pin-count packages (e.g., QFP packages) due to device handling. MAX 7000B devices can be reprogrammed after a system has already shipped to the field. For example, product upgrades can be performed in the field via software or modem.

In-system programming can be accomplished with either an adaptive or constant algorithm. An adaptive algorithm reads information from the unit and adapts subsequent programming steps to achieve the fastest possible programming time for that unit. A constant algorithm uses a pre-defined (non-adaptive) programming sequence that does not take advantage of adaptive algorithm programming time improvements. Some in-circuit testers cannot program using an adaptive algorithm. Therefore, a constant algorithm must be used. MAX 7000B devices can be programmed with either an adaptive or constant (non-adaptive) algorithm.

The Jam Standard Test and Programming Language (STAPL), JEDEC standard JESD-71, can be used to program MAX 7000B devices with in-circuit testers, PCs, or embedded processors.



For more information on using the Jam language, see *Application Note 88* (*Using the Jam Language for ISP & ICR via an Embedded Processor*) and *Application Note 122* (*Using STAPL for ISP & ICR via an Embedded Processor*).

The ISP circuitry in MAX 7000B devices is compliant with the IEEE Std. 1532 specification. The IEEE Std. 1532 is a standard developed to allow concurrent ISP between multiple PLD vendors.

# Programming with External Hardware

MAX 7000B devices can be programmed on Windows-based PCs with an Altera Logic Programmer card, the Master Programming Unit (MPU), and the appropriate device adapter. The MPU performs continuity checking to ensure adequate electrical contact between the adapter and the device.



For more information, see the *Altera Programming Hardware Data Sheet*.

The Altera software can use text- or waveform-format test vectors created with the Altera Text Editor or Waveform Editor to test the programmed device. For added design verification, designers can perform functional testing to compare the functional device behavior with the results of simulation.

Data I/O, BP Microsystems, and other programming hardware manufacturers provide programming support for Altera devices. For more information, see *Programming Hardware Manufacturers*.

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

MAX 7000B devices include the JTAG boundary-scan test circuitry defined by IEEE Std. 1149.1. Table 4 describes the JTAG instructions supported by MAX 7000B devices. The pin-out tables starting on page 55 of this data sheet show the location of the JTAG control pins for each device. If the JTAG interface is not required, the JTAG pins are available as user I/O pins.

| Table 4. MAX 7000B | JTAG Instructions                                                                                                                                                                                                                                                                 |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JTAG Instruction   | Description                                                                                                                                                                                                                                                                       |
| SAMPLE/PRELOAD     | Allows a snapshot of signals at the device pins to be captured and examined during normal device operation, and permits an initial data pattern output at the device pins.                                                                                                        |
| EXTEST             | Allows the external circuitry and board-level interconnections to be tested by forcing a test pattern at the output pins and capturing test results at the input pins.                                                                                                            |
| BYPASS             | Places the 1-bit bypass register between the TDI and TDO pins, which allows the boundary-scan test data to pass synchronously through a selected device to adjacent devices during normal operation.                                                                              |
| CLAMP              | Allows the values in the boundary-scan register to determine pin states while placing the 1-bit bypass register between the TDI and TDO pins.                                                                                                                                     |
| IDCODE             | Selects the IDCODE register and places it between the TDI and TDO pins, allowing the IDCODE to be serially shifted out of TDO.                                                                                                                                                    |
| USERCODE           | Selects the 32-bit USERCODE register and places it between the TDI and TDO pins, allowing the USERCODE value to be shifted out of TDO.                                                                                                                                            |
| ISP Instructions   | These instructions are used when programming MAX 7000B devices via the JTAG ports with the MasterBlaster or ByteBlasterMV download cable, or using a Jam File (.jam), Jam Byte-Code File (.jbc), or Serial Vector Format File (.svf) via an embedded processor or test equipment. |

The instruction register length of MAX 7000B devices is ten bits. The MAX 7000B USERCODE register length is 32 bits. Tables 5 and 6 show the boundary-scan register length and device IDCODE information for MAX 7000B devices.

| Table 5. MAX 7000B Boundary-Scan Register Length |     |  |  |  |  |  |
|--------------------------------------------------|-----|--|--|--|--|--|
| Device Boundary-Scan Register Length             |     |  |  |  |  |  |
| EPM7032B                                         | 96  |  |  |  |  |  |
| EPM7064B                                         | 192 |  |  |  |  |  |
| EPM7128B                                         | 288 |  |  |  |  |  |
| EPM7256B                                         | 480 |  |  |  |  |  |
| EPM7512B                                         | 624 |  |  |  |  |  |

| Table 6. 32-Bit MAX 7000B Device IDCODENote (1) |                     |                       |                                      |                  |  |  |  |
|-------------------------------------------------|---------------------|-----------------------|--------------------------------------|------------------|--|--|--|
| Device                                          | IDCODE (32 Bits)    |                       |                                      |                  |  |  |  |
|                                                 | Version<br>(4 Bits) | Part Number (16 Bits) | Manufacturer's<br>Identity (11 Bits) | 1 (1 Bit)<br>(2) |  |  |  |
| EPM7032B                                        | 0010                | 0111 0000 0011 0010   | 00001101110                          | 1                |  |  |  |
| EPM7064B                                        | 0010                | 0111 0000 0110 0100   | 00001101110                          | 1                |  |  |  |
| EPM7128B                                        | 0010                | 0111 0001 0010 1000   | 00001101110                          | 1                |  |  |  |
| EPM7256B                                        | 0010                | 0111 0010 0101 0110   | 00001101110                          | 1                |  |  |  |
| EPM7512B                                        | 0010                | 0111 0101 0001 0010   | 00001101110                          | 1                |  |  |  |

#### Notes:

- (1) The most significant bit (MSB) is on the left.
- (2) The least significant bit (LSB) for all JTAG IDCODEs is 1.



See Application Note 39 (IEEE 1149.1 (JTAG) Boundary-Scan Testing in Altera Devices) for more information on JTAG boundary-scan testing.

Figure 8 shows the timing information for the JTAG signals.



Figure 8. MAX 7000B JTAG Waveforms

Table 7 shows the JTAG timing parameters and values for MAX 7000B devices.

| <b>Table 7.</b><br>Note (1) | JTAG Timing Parameters & Values for MAX 70     | 00B Dev | ices |      |
|-----------------------------|------------------------------------------------|---------|------|------|
| Symbol                      | Parameter                                      | Min     | Max  | Unit |
| t <sub>JCP</sub>            | TCK clock period                               | 100     |      | ns   |
| t <sub>JCH</sub>            | TCK clock high time                            | 50      |      | ns   |
| t <sub>JCL</sub>            | TCK clock low time                             | 50      |      | ns   |
| t <sub>JPSU</sub>           | JTAG port setup time                           | 20      |      | ns   |
| t <sub>JPH</sub>            | JTAG port hold time                            | 45      |      | ns   |
| t <sub>JPCO</sub>           | JTAG port clock to output                      |         | 25   | ns   |
| t <sub>JPZX</sub>           | JTAG port high impedance to valid output       |         | 25   | ns   |
| t <sub>JPXZ</sub>           | JTAG port valid output to high impedance       |         | 25   | ns   |
| t <sub>JSSU</sub>           | Capture register setup time                    | 20      |      | ns   |
| t <sub>JSH</sub>            | Capture register hold time                     | 45      |      | ns   |
| t <sub>JSCO</sub>           | Update register clock to output                |         | 25   | ns   |
| t <sub>JSZX</sub>           | Update register high impedance to valid output |         | 25   | ns   |
| t <sub>JSXZ</sub>           | Update register valid output to high impedance |         | 25   | ns   |

Note:

(1) Timing parameters in this table apply to all  $V_{\mbox{\scriptsize CCIO}}$  levels.

# Programmable Speed/Power Control

MAX 7000B devices offer a power-saving mode that supports low-power operation across user-defined signal paths or the entire device. This feature allows total power dissipation to be reduced by 50% or more, because most logic applications require only a small fraction of all gates to operate at maximum frequency.

The designer can program each individual macrocell in a MAX 7000B device for either high-speed or low-power operation. As a result, speed-critical paths in the design can run at high speed, while the remaining paths can operate at reduced power. Macrocells that run at low power incur a nominal timing delay adder ( $t_{LPA}$ ) for the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters.

# Output Configuration

MAX 7000B device outputs can be programmed to meet a variety of system-level requirements.

### MultiVolt I/O Interface

The MAX 7000B device architecture supports the MultiVolt I/O interface feature, which allows MAX 7000B devices to connect to systems with differing supply voltages. MAX 7000B devices in all packages can be set for 3.3-V, 2.5-V, or 1.8-V pin operation. These devices have one set of  $V_{CC}$  pins for internal operation and input buffers (VCCINT), and another set for I/O output drivers (VCCIO).

The VCCIO pins can be connected to either a 3.3-V, 2.5-V, or 1.8-V power supply, depending on the output requirements. When the VCCIO pins are connected to a 1.8-V power supply, the output levels are compatible with 1.8-V systems. When the VCCIO pins are connected to a 2.5-V power supply, the output levels are compatible with 2.5-V systems. When the VCCIO pins are connected to a 3.3-V power supply, the output high is at 3.3 V and is therefore compatible with 3.3-V or 5.0-V systems. Devices operating with  $V_{\rm CCIO}$  levels of 2.5 V or 1.8 V incur a nominal timing delay adder.

Table 8 describes the MAX 7000B MultiVolt I/O support.

| Table 8. MAX 7000B MultiVolt I/O Support |          |          |          |     |                   |          |          |          |
|------------------------------------------|----------|----------|----------|-----|-------------------|----------|----------|----------|
| V <sub>CCIO</sub> (V)                    |          | Input Si | gnal (V) |     | Output Signal (V) |          |          |          |
|                                          | 1.8      | 2.5      | 3.3      | 5.0 | 1.8               | 2.5      | 3.3      | 5.0      |
| 1.8                                      | <b>✓</b> | <b>✓</b> | <b>✓</b> |     | <b>✓</b>          |          |          |          |
| 2.5                                      | <b>✓</b> | <b>✓</b> | <b>✓</b> |     |                   | <b>✓</b> |          |          |
| 3.3                                      | <b>✓</b> | <b>✓</b> | <b>✓</b> |     |                   |          | <b>✓</b> | <b>✓</b> |

### **Open-Drain Output Option**

MAX 7000B devices provide an optional open-drain (equivalent to open-collector) output for each I/O pin. This open-drain output enables the device to provide system-level control signals (e.g., interrupt and write enable signals) that can be asserted by any of several devices. It can also provide an additional wired-OR plane.

### **Programmable Ground Pins**

Each unused I/O pin on MAX 7000B devices may be used as an additional ground pin. This programmable ground feature does not require the use of the associated macrocell; therefore, the buried macrocell is still available for user logic.

### Slew-Rate Control

The output buffer for each MAX 7000B I/O pin has an adjustable output slew rate that can be configured for low-noise or high-speed performance. A faster slew rate provides high-speed transitions for high-performance systems. However, these fast transitions may introduce noise transients into the system. A slow slew rate reduces system noise, but adds a nominal delay of 4 to 5 ns. When the configuration cell is turned off, the slew rate is set for low-noise performance. Each I/O pin has an individual EEPROM bit that controls the slew rate, allowing designers to specify the slew rate on a pin-by-pin basis. The slew rate control affects both the rising and falling edges of the output signal.

### Advanced I/O Standard Support

The MAX 7000B I/O pins support the following I/O standards: LVTTL, LVCMOS, 1.8-V I/O, 2.5-V I/O, GTL+, SSTL-3 Class I and II, and SSTL-2 Class I and II.

MAX 7000B devices contain two I/O banks. Both banks support all standards. Each I/O bank has its own VCCIO pins. A single device can support 1.8-V, 2.5-V, and 3.3-V interfaces; each bank can support a different standard independently. Within a bank, any one of the terminated standards can be supported.

Figure 9 shows the arrangement of the MAX 7000B I/O banks.



Figure 9. MAX 7000B I/O Banks for Various Advanced I/O Standards

Table 9 shows which macrocells have pins in each I/O bank.

| Table 9. Macrocell Pins Contained in Each I/O Bank |                |                  |  |  |  |  |  |
|----------------------------------------------------|----------------|------------------|--|--|--|--|--|
| Device                                             | Bank 1         | Bank 2           |  |  |  |  |  |
| EPM7032B                                           | 1-16           | 17-32            |  |  |  |  |  |
| EPM7064B                                           | 1-32           | 33-64            |  |  |  |  |  |
| EPM7128B                                           | 1-64           | 65-128           |  |  |  |  |  |
| EPM7256B                                           | 1-128, 177-181 | 129-176, 182-256 |  |  |  |  |  |
| EPM7512B                                           | 1-265          | 266-512          |  |  |  |  |  |

Each MAX 7000B device has two VREF pins. Each can be set to a separate  $V_{REF}$  level. Any I/O pin that uses one of the voltage-referenced standards (GTL+, SSTL-2, or SSTL-3) may use either of the two VREF pins. If these pins are not required as VREF pins, they may be individually programmed to function as user I/O pins.

### Programmable Pull-Up Resistor

Each MAX 7000B device I/O pin provides an optional programmable pull-up resistor during user mode. When this feature is enabled for an I/O pin, the pull-up resistor (typically 50 k $\Omega$ ) weakly holds the output to  $V_{CCIO}$  level.

### **Bus Hold**

Each MAX 7000B device I/O pin provides an optional bus-hold feature. When this feature is enabled for an I/O pin, the bus-hold circuitry weakly holds the signal at its last driven state. By holding the last driven state of the pin until the next input signals is present, the bus-hold feature can eliminate the need to add external pull-up or pull-down resistors to hold a signal level when the bus is tri-stated. The bus-hold circuitry also pulls undriven pins away from the input threshold voltage where noise can cause unintended high-frequency switching. This feature can be selected individually for each I/O pin. The bus-hold output will drive no higher than  $V_{\rm CCIO}$  to prevent overdriving signals. The propagation delays through the input and output buffers in MAX 7000B devices are not affected by whether the bus-hold feature is enabled or disabled.

The bus-hold circuitry weakly pulls the signal level to the last driven state through a resistor with a nominal resistance ( $R_{BH}$ ) of approximately  $8.5~k\Omega$ . Table 10 gives specific sustaining current that will be driven through this resistor and overdrive current that will identify the next driven input level. This information is provided for each VCCIO voltage level.

| Table 10. Bus Hold Parameters |                                           |             |      |       |      |       |      |       |
|-------------------------------|-------------------------------------------|-------------|------|-------|------|-------|------|-------|
| Parameter                     | Conditions                                | VCCIO Level |      |       |      |       |      | Units |
|                               |                                           | 1.8         | 8 V  | 2.5 V |      | 3.3 V |      |       |
|                               |                                           | Min         | Max  | Min   | Max  | Min   | Max  |       |
| Low sustaining current        | V <sub>IN</sub> > V <sub>IL</sub> (max)   | 30          |      | 50    |      | 70    |      | μΑ    |
| High sustaining current       | V <sub>IN</sub> < V <sub>IH</sub> (min)   | -30         |      | -50   |      | -70   |      | μΑ    |
| Low overdrive current         | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> |             | 200  |       | 300  |       | 500  | μΑ    |
| High overdrive current        | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> |             | -295 |       | -435 |       | -680 | μΑ    |

The bus-hold circuitry is active only during user operation. At power-up, the bus-hold circuit initializes its initial hold value as  $V_{CC}$  approaches the recommended operation conditions. When transitioning from ISP to User Mode with bus hold enabled, the bus-hold circuit captures the value present on the pin at the end of programming.

Two inverters implement the bus-hold circuitry in a loop that weakly drives back to the I/O pin in user mode.

Figure 10 shows a block diagram of the bus-hold circuit.

Figure 10. Bus-Hold Circuit



# PCI Compatibility

MAX 7000B devices are compatible with PCI applications as well as all 3.3-V electrical specifications in the *PCI Local Bus Specification Revision 2.2* except for the clamp diode. While having multiple clamp diodes on a signal trace may be redundant, designers can add an external clamp diode to meet the specification. Table 11 shows the MAX 7000B device speed grades that meet the PCI timing specifications.

| Table 11. MAX 7000B Device Speed Grades that Meet PCI Timing<br>Specifications |                  |            |  |  |  |  |
|--------------------------------------------------------------------------------|------------------|------------|--|--|--|--|
| Device                                                                         | Specification    |            |  |  |  |  |
|                                                                                | 33-MHz PCI       | 66-MHz PCI |  |  |  |  |
| EPM7032B                                                                       | All speed grades | -3         |  |  |  |  |
| EPM7064B                                                                       | All speed grades | -3         |  |  |  |  |
| EPM7128B                                                                       | All speed grades | -4         |  |  |  |  |
| EPM7256B                                                                       | All speed grades | -5 (1)     |  |  |  |  |
| EPM7512B                                                                       | All speed grades | -5 (1)     |  |  |  |  |

#### Note:

(1) The EPM7256B and EPM7512B devices in a -5 speed grade meet all PCI timing specifications for 66-MHz operation except the Input Setup Time to CLK—Bused Signal parameter. However, these devices are within 1 ns of that parameter. EPM7256B and EPM7512B devices meet all other 66-MHz PCI timing specifications.

# Power Sequencing & Hot-Socketing

Because MAX 7000B devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. The  $V_{\rm CCIO}$  and  $V_{\rm CCINT}$  power planes can be powered in any order.

Signals can be driven into MAX 7000B devices before and during power-up (and power-down) without damaging the device. Additionally, MAX 7000B devices do not drive out during power-up. Once operating conditions are reached, MAX 7000B devices operate as specified by the user.

# **Design Security**

All MAX 7000B devices contain a programmable security bit that controls access to the data programmed into the device. When this bit is programmed, a design implemented in the device cannot be copied or retrieved. This feature provides a high level of design security, because programmed data within EEPROM cells is invisible. The security bit that controls this function, as well as all other programmed data, is reset only when the device is reprogrammed.

# **Generic Testing**

MAX 7000B devices are fully functionally tested. Complete testing of each programmable EEPROM bit and all internal logic elements ensures 100% programming yield. AC test measurements are taken under conditions equivalent to those shown in Figure 11. Test patterns can be used and then erased during early stages of the production flow.

### Figure 11. MAX 7000B AC Test Conditions

Power supply transients can affect AC measurements. Simultaneous transitions of multiple outputs should be avoided for accurate measurement. Threshold tests must not be performed under AC conditions. Large-amplitude, fast-groundcurrent transients normally occur as the device outputs discharge the load capacitances. When these transients flow through the parasitic inductance between the device ground pin and the test system ground, significant reductions in observable noise immunity can result. Numbers in brackets are for 2.5-V outputs. Numbers without brackets are for 3.3-V outputs. Switches S1 and S2 are open for all tests except output disable timing parameters.



# Operating Conditions

Tables 12 through 15 provide information on absolute maximum ratings, recommended operating conditions, operating conditions, and capacitance for MAX 7000B devices.

| Table 12. MAX 7000B Device Absolute Maximum Ratings Note (1) |                            |            |      |     |      |  |  |  |  |
|--------------------------------------------------------------|----------------------------|------------|------|-----|------|--|--|--|--|
| Symbol                                                       | Parameter                  | Conditions | Min  | Max | Unit |  |  |  |  |
| V <sub>CCINT</sub>                                           | Supply voltage             |            | -0.5 | 3.6 | V    |  |  |  |  |
| V <sub>CCIO</sub>                                            | Supply voltage             |            | -0.5 | 3.6 | V    |  |  |  |  |
| VI                                                           | DC input voltage           | (2)        | -2.0 | 4.6 | V    |  |  |  |  |
| I <sub>OUT</sub>                                             | DC output current, per pin |            | -33  | 50  | mA   |  |  |  |  |
| T <sub>STG</sub>                                             | Storage temperature        | No bias    | -65  | 150 | °C   |  |  |  |  |
| T <sub>A</sub>                                               | Ambient temperature        | Under bias | -65  | 135 | °C   |  |  |  |  |
| TJ                                                           | Junction temperature       | Under bias | -65  | 135 | °C   |  |  |  |  |

| Table 1            | 3. MAX 7000B Device Recomm                          | ended Operating Conditions |       |                   |      |
|--------------------|-----------------------------------------------------|----------------------------|-------|-------------------|------|
| Symbol             | Parameter                                           | Conditions                 | Min   | Max               | Unit |
| V <sub>CCINT</sub> | Supply voltage for internal logic and input buffers | (10)                       | 2.375 | 2.625             | V    |
| V <sub>CCIO</sub>  | Supply voltage for output drivers, 3.3-V operation  |                            | 3.0   | 3.6               | V    |
|                    | Supply voltage for output drivers, 2.5-V operation  |                            | 2.375 | 2.625             | V    |
|                    | Supply voltage for output drivers, 1.8-V operation  |                            | 1.71  | 1.89              | V    |
| V <sub>CCISP</sub> | Supply voltage during in-system programming         |                            | 2.375 | 2.625             | V    |
| VI                 | Input voltage                                       | (3)                        | -0.5  | 3.9               | V    |
| Vo                 | Output voltage                                      |                            | 0     | V <sub>CCIO</sub> | V    |
| T <sub>J</sub>     | Junction temperature                                | For commercial use         | 0     | 90                | °C   |
|                    |                                                     | For industrial use         | -40   | 105               | ° C  |
| t <sub>R</sub>     | Input rise time                                     |                            |       | 40                | ns   |
| t <sub>F</sub>     | Input fall time                                     |                            |       | 40                | ns   |

| Symbol           | Parameter                                                                               | Conditions                                                    | Min                         | Max                         | Unit |
|------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------|-----------------------------|------|
| V <sub>IH</sub>  | High-level input voltage for 3.3-V TTL/CMOS                                             |                                                               | 2.0                         | 3.9                         | V    |
|                  | High-level input voltage for 2.5-V TTL/CMOS                                             |                                                               | 1.7                         | 3.9                         | V    |
|                  | High-level input voltage for 1.8-V TTL/CMOS                                             |                                                               | 0.65 ×<br>V <sub>CCIO</sub> | 3.9                         | V    |
| V <sub>IL</sub>  | Low-level input voltage for 3.3-V<br>TTL/CMOS and PCI compliance                        |                                                               | -0.5                        | 0.8                         | V    |
|                  | Low-level input voltage for 2.5-V<br>TTL/CMOS                                           |                                                               | -0.5                        | 0.7                         | V    |
|                  | Low-level input voltage for 1.8-V TTL/CMOS                                              |                                                               | -0.5                        | 0.35 ×<br>V <sub>CCIO</sub> |      |
| V <sub>OH</sub>  | 3.3-V high-level TTL output voltage                                                     | $I_{OH} = -8 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$   | 2.4                         |                             | V    |
|                  | 3.3-V high-level CMOS output voltage                                                    | $I_{OH} = -0.1 \text{ mA DC}, V_{CCIO} = 3.00 \text{ V } (5)$ | V <sub>CCIO</sub> – 0.2     |                             | V    |
|                  | 2.5-V high-level output voltage                                                         | $I_{OH} = -100 \ \mu A \ DC, \ V_{CCIO} = 2.30 \ V \ (5)$     | 2.1                         |                             | V    |
|                  |                                                                                         | I <sub>OH</sub> = -1 mA DC, V <sub>CCIO</sub> = 2.30 V (5)    | 2.0                         |                             | V    |
|                  |                                                                                         | $I_{OH} = -2 \text{ mA DC}, V_{CCIO} = 2.30 \text{ V } (5)$   | 1.7                         |                             | V    |
|                  | 1.8-V high-level output voltage                                                         | I <sub>OH</sub> = -2 mA DC, V <sub>CCIO</sub> =1.65 V (5)     | 1.2                         |                             | V    |
| V <sub>OL</sub>  | 3.3-V low-level TTL output voltage                                                      | $I_{OL}$ = 8 mA DC, $V_{CCIO}$ = 3.00 V (6)                   |                             | 0.4                         | V    |
|                  | 3.3-V low-level CMOS output voltage                                                     | $I_{OL}$ = 0.1 mA DC, $V_{CCIO}$ = 3.00 V (6)                 |                             | 0.2                         | V    |
|                  | 2.5-V low-level output voltage                                                          | $I_{OL}$ = 100 $\mu A$ DC, $V_{CCIO}$ = 2.30 V $(6)$          |                             | 0.2                         | V    |
|                  |                                                                                         | $I_{OL}$ = 1 mA DC, $V_{CCIO}$ = 2.30 V (6)                   |                             | 0.4                         | V    |
|                  |                                                                                         | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 2.30 V (6)                   |                             | 0.7                         | V    |
|                  | 1.8-V low-level output voltage                                                          | $I_{OL}$ = 2 mA DC, $V_{CCIO}$ = 1.7 V (6)                    |                             | 0.4                         | V    |
| l <sub>l</sub>   | Input leakage current                                                                   | $V_I = -0.5 \text{ to } 3.9 \text{ V } (7)$                   | -10                         | 10                          | μΑ   |
| I <sub>OZ</sub>  | Tri-state output off-state current                                                      | $V_1 = -0.5 \text{ to } 3.9 \text{ V } (7)$                   | -10                         | 10                          | μΑ   |
| R <sub>ISP</sub> | Value of I/O pin pull-up resistor<br>during in-system programming or<br>during power up | V <sub>CCIO</sub> = 1.7 to 3.6 V (8)                          | 20                          | 74                          | kΩ   |

| Table 1          | Table 15. MAX 7000B Device Capacitance   Note (9) |                                     |  |   |    |  |  |  |  |
|------------------|---------------------------------------------------|-------------------------------------|--|---|----|--|--|--|--|
| Symbol           | Parameter                                         | Conditions Min Max Ur               |  |   |    |  |  |  |  |
| C <sub>IN</sub>  | Input pin capacitance                             | V <sub>IN</sub> = 0 V, f = 1.0 MHz  |  | 8 | pF |  |  |  |  |
| C <sub>I/O</sub> | I/O pin capacitance                               | V <sub>OUT</sub> = 0 V, f = 1.0 MHz |  | 8 | pF |  |  |  |  |

#### Notes to tables:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Minimum DC input voltage is –0.5 V. During transitions, the inputs may undershoot to –2.0 V or overshoot to 4.6 V for input currents less than 100 mA and periods shorter than 20 ns.
- (3) All pins, including dedicated inputs, I/O pins, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (4) These values are specified under the Recommended Operating Conditions in Table 13 on page 25.
- (5) The parameter is measured with 50% of the outputs each sourcing the specified current. The I<sub>OH</sub> parameter refers to high-level TTL or CMOS output current.
- (6) The parameter is measured with 50% of the outputs each sinking the specified current. The I<sub>OL</sub> parameter refers to low-level TTL or CMOS output current.
- (7) This value is specified for normal device operation. During power-up, the maximum leakage current is  $\pm 300\,\mu\text{A}$ .
- (8) This pull-up exists while devices are being programmed in-system and in unprogrammed devices during power-up. The pull-up resistor is from the pins to  $V_{CCIO}$ .
- (9) Capacitance is measured at 25° C and is sample-tested only. Two of the dedicated input pins (OE1 and GCLRN) have a maximum capacitance of 15 pF.
- (10) The POR time for MAX 7000B devices does not exceed 100 ms.

Figure 12 shows the typical output drive characteristics of MAX 7000B devices.

Figure 12. Output Drive Characteristics of MAX 7000B Devices





### **Timing Model**

MAX 7000B device timing can be analyzed with the Altera software, with a variety of popular industry-standard EDA simulators and timing analyzers, or with the timing model shown in Figure 13. MAX 7000B devices have predictable internal delays that enable the designer to determine the worst-case timing of any design. The Altera software provides timing simulation, point-to-point delay prediction, and detailed timing analysis for device-wide performance evaluation.

Figure 13. MAX 7000B Timing Model



The timing characteristics of any signal path can be derived from the timing model and parameters of a particular device. External timing parameters, which represent pin-to-pin timing delays, can be calculated as the sum of internal parameters. Figure 14 shows the timing relationship between internal and external delay parameters.



See *Application Note* 94 (*Understanding MAX* 7000 *Timing*) for more information.

### Figure 14. MAX 7000B Switching Waveforms





### **Global Clock Mode**



### **Array Clock Mode**



Tables 16 through 30 show MAX 7000B device timing parameters.

| Symbol             | Parameter                                                 | Conditions     | Speed Grade |      |       |     |       |     |     |
|--------------------|-----------------------------------------------------------|----------------|-------------|------|-------|-----|-------|-----|-----|
|                    |                                                           |                | -3          | -3.5 |       | .0  | -7.5  |     |     |
|                    |                                                           |                | Min         | Max  | Min   | Max | Min   | Max |     |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |             | 3.5  |       | 5.0 |       | 7.5 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |             | 3.5  |       | 5.0 |       | 7.5 | ns  |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 2.1         |      | 3.0   |     | 4.5   |     | ns  |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0         |      | 0.0   |     | 0.0   |     | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0         |      | 1.0   |     | 1.5   |     | ns  |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0         |      | 1.0   |     | 1.0   |     | ns  |
| <sup>t</sup> FZHSU | Global clock setup time of fast input with zero hold time |                | 2.0         |      | 2.5   |     | 3.0   |     | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0         |      | 0.0   |     | 0.0   |     | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0         | 2.4  | 1.0   | 3.4 | 1.0   | 5.0 | ns  |
| t <sub>CH</sub>    | Global clock high time                                    |                | 1.5         |      | 2.0   |     | 3.0   |     | ns  |
| t <sub>CL</sub>    | Global clock low time                                     |                | 1.5         |      | 2.0   |     | 3.0   |     | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 0.9         |      | 1.3   |     | 1.9   |     | ns  |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.2         |      | 0.3   |     | 0.6   |     | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0         | 3.6  | 1.0   | 5.1 | 1.0   | 7.6 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 1.5         |      | 2.0   |     | 3.0   |     | ns  |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 1.5         |      | 2.0   |     | 3.0   |     | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 1.5         |      | 2.0   |     | 3.0   |     | ns  |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |             | 3.3  |       | 4.7 |       | 7.0 | ns  |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 303.0       |      | 212.8 |     | 142.9 |     | MHz |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |             | 3.3  |       | 4.7 |       | 7.0 | ns  |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 303.0       |      | 212.8 |     | 142.9 |     | MHz |

| Symbol            | Parameter                                                                          | Conditions | Speed Grade |     |      |     |      |     | Unit |
|-------------------|------------------------------------------------------------------------------------|------------|-------------|-----|------|-----|------|-----|------|
|                   |                                                                                    |            | -3          | .5  | -5.0 |     | -7.5 |     |      |
|                   |                                                                                    |            | Min         | Max | Min  | Max | Min  | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |             | 0.3 |      | 0.5 |      | 0.7 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                     |            |             | 0.3 |      | 0.5 |      | 0.7 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |             | 0.9 |      | 1.3 |      | 2.0 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |             | 1.0 |      | 1.5 |      | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |             | 1.5 |      | 2.1 |      | 3.2 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |             | 0.4 |      | 0.6 |      | 0.9 | ns   |
| $t_{LAD}$         | Logic array delay                                                                  |            |             | 1.4 |      | 2.0 |      | 3.1 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                          |            |             | 1.2 |      | 1.7 |      | 2.6 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |             | 0.1 |      | 0.2 |      | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |             | 0.9 |      | 1.2 |      | 1.8 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |             | 5.9 |      | 6.2 |      | 6.8 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |             | 1.6 |      | 2.2 |      | 3.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |             | 6.6 |      | 7.2 |      | 8.4 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |             | 1.6 |      | 2.2 |      | 3.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                |            | 0.7         |     | 1.1  |     | 1.6  |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.4         |     | 0.5  |     | 0.9  |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8         |     | 0.8  |     | 1.1  |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                   |            | 1.2         |     | 1.2  |     | 1.4  |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                     |            |             | 0.5 |      | 0.6 |      | 0.9 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |             | 0.2 |      | 0.3 |      | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |             | 1.2 |      | 1.8 |      | 2.8 | ns   |
| $t_{EN}$          | Register enable time                                                               |            |             | 1.2 |      | 1.7 |      | 2.6 | ns   |
| $t_{GLOB}$        | Global control delay                                                               |            |             | 0.7 |      | 1.1 |      | 1.6 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                               |            |             | 1.0 |      | 1.3 |      | 1.9 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                |            |             | 1.0 |      | 1.3 |      | 1.9 | ns   |
| $t_{PIA}$         | PIA delay                                                                          | (2)        |             | 0.7 |      | 1.0 |      | 1.4 | ns   |
| $t_{LPA}$         | Low-power adder                                                                    | (4)        |             | 1.5 |      | 2.1 |      | 3.2 | ns   |

| I/O Standard    | Parameter                       |      |      | Speed | Grade |     |             | Unit |  |
|-----------------|---------------------------------|------|------|-------|-------|-----|-------------|------|--|
|                 |                                 | -3.5 |      | -5    | i.0   | -7  | <b>'.</b> 5 |      |  |
|                 |                                 | Min  | Max  | Min   | Max   | Min | Max         |      |  |
| 3.3 V TTL/CMOS  | Input to (PIA)                  |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
|                 | Input to global clock and clear |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
|                 | Input to fast input register    |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
|                 | All outputs                     |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
| 2.5 V TTL/CMOS  | Input to PIA                    |      | 0.3  |       | 0.4   |     | 0.6         | ns   |  |
|                 | Input to global clock and clear |      | 0.3  |       | 0.4   |     | 0.6         | ns   |  |
|                 | Input to fast input register    |      | 0.2  |       | 0.3   |     | 0.4         | ns   |  |
|                 | All outputs                     |      | 0.2  |       | 0.3   |     | 0.4         | ns   |  |
| 1.8 V TTL/CMOS  | Input to PIA                    |      | 0.5  |       | 0.8   |     | 1.1         | ns   |  |
|                 | Input to global clock and clear |      | 0.5  |       | 0.8   |     | 1.1         | ns   |  |
|                 | Input to fast input register    |      | 0.4  |       | 0.5   |     | 0.8         | ns   |  |
|                 | All outputs                     |      | 1.2  |       | 1.8   |     | 2.6         | ns   |  |
| SSTL-2 Class I  | Input to PIA                    |      | 1.3  |       | 1.9   |     | 2.8         | ns   |  |
|                 | Input to global clock and clear |      | 1.2  |       | 1.8   |     | 2.6         | ns   |  |
|                 | Input to fast input register    |      | 0.9  |       | 1.3   |     | 1.9         | ns   |  |
|                 | All outputs                     |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
| SSTL-2 Class II | Input to PIA                    |      | 1.3  |       | 1.9   |     | 2.8         | ns   |  |
|                 | Input to global clock and clear |      | 1.2  |       | 1.8   |     | 2.6         | ns   |  |
|                 | Input to fast input register    |      | 0.9  |       | 1.3   |     | 1.9         | ns   |  |
|                 | All outputs                     |      | -0.1 |       | -0.1  |     | -0.2        | ns   |  |
| SSTL-3 Class I  | Input to PIA                    |      | 1.2  |       | 1.8   |     | 2.6         | ns   |  |
|                 | Input to global clock and clear |      | 0.9  |       | 1.3   |     | 1.9         | ns   |  |
|                 | Input to fast input register    |      | 0.8  |       | 1.1   |     | 1.7         | ns   |  |
|                 | All outputs                     |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
| SSTL-3 Class II | Input to PIA                    |      | 1.2  |       | 1.8   |     | 2.6         | ns   |  |
|                 | Input to global clock and clear |      | 0.9  |       | 1.3   |     | 1.9         | ns   |  |
|                 | Input to fast input register    |      | 0.8  |       | 1.1   |     | 1.7         | ns   |  |
|                 | All outputs                     |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |
| GTL+            | Input to PIA                    |      | 1.6  |       | 2.3   |     | 3.4         | ns   |  |
|                 | Input to global clock and clear |      | 1.6  |       | 2.3   |     | 3.4         | ns   |  |
|                 | Input to fast input register    |      | 1.5  |       | 2.1   |     | 3.2         | ns   |  |
|                 | All outputs                     |      | 0.0  |       | 0.0   |     | 0.0         | ns   |  |

| Table 18. EPM7032B Selectable I/O Standard Timing Adder Delays Notes (1) |                                 |             |     |     |     |     |      |      |  |  |
|--------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|------|------|--|--|
| I/O Standard                                                             | Parameter                       | Speed Grade |     |     |     |     |      | Unit |  |  |
|                                                                          |                                 | -3          | 3.5 | -5  | .0  | -7  | -7.5 |      |  |  |
|                                                                          |                                 | Min         | Max | Min | Max | Min | Max  |      |  |  |
| PCI                                                                      | Input to PIA                    |             | 0.0 |     | 0.0 |     | 0.0  | ns   |  |  |
|                                                                          | Input to global clock and clear |             | 0.0 |     | 0.0 |     | 0.0  | ns   |  |  |
|                                                                          | Input to fast input register    |             | 0.0 |     | 0.0 |     | 0.0  | ns   |  |  |
|                                                                          | All outputs                     |             | 0.0 |     | 0.0 |     | 0.0  | ns   |  |  |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 13 on page 25. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of all LABs.
- 3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 19           | 9. EPM7064B External Ti                                   | ming Parameters | Note        | (1) |       |     |       |     |     |
|--------------------|-----------------------------------------------------------|-----------------|-------------|-----|-------|-----|-------|-----|-----|
| Symbol             | Parameter                                                 | Conditions      | Speed Grade |     |       |     |       |     |     |
|                    |                                                           |                 |             | -3  |       | 5   | -7    |     | 1   |
|                    |                                                           |                 | Min         | Max | Min   | Max | Min   | Max | 1   |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2)  |             | 3.5 |       | 5.0 |       | 7.5 | ns  |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2)  |             | 3.5 |       | 5.0 |       | 7.5 | ns  |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)             | 2.1         |     | 3.0   |     | 4.5   |     | ns  |
| t <sub>H</sub>     | Global clock hold time                                    | (2)             | 0.0         |     | 0.0   |     | 0.0   |     | ns  |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                 | 1.0         |     | 1.0   |     | 1.5   |     | ns  |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                 | 1.0         |     | 1.0   |     | 1.0   |     | ns  |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                 | 2.0         |     | 2.5   |     | 3.0   |     | ns  |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                 | 0.0         |     | 0.0   |     | 0.0   |     | ns  |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF      | 1.0         | 2.4 | 1.0   | 3.4 | 1.0   | 5.0 | ns  |
| t <sub>CH</sub>    | Global clock high time                                    |                 | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>CL</sub>    | Global clock low time                                     |                 | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)             | 0.9         |     | 1.3   |     | 1.9   |     | ns  |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)             | 0.2         |     | 0.3   |     | 0.6   |     | ns  |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2)  | 1.0         | 3.6 | 1.0   | 5.1 | 1.0   | 7.6 | ns  |
| t <sub>ACH</sub>   | Array clock high time                                     |                 | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>ACL</sub>   | Array clock low time                                      |                 | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                 | 1.5         |     | 2.0   |     | 3.0   |     | ns  |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)             |             | 3.3 |       | 4.7 |       | 7.0 | ns  |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)        | 303.0       |     | 212.8 |     | 142.9 |     | MHz |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)             |             | 3.3 |       | 4.7 |       | 7.0 | ns  |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)        | 303.0       |     | 212.8 |     | 142.9 |     | MHz |

| Symbol            | Parameter                                                                          | Conditions | Speed Grade |     |     |     |     |     |    |
|-------------------|------------------------------------------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|----|
|                   |                                                                                    |            | -           | 3   | -   | 5   | -   | 7   |    |
|                   |                                                                                    |            | Min         | Max | Min | Max | Min | Max |    |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |             | 0.3 |     | 0.5 |     | 0.7 | ns |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                     |            |             | 0.3 |     | 0.5 |     | 0.7 | ns |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |             | 0.9 |     | 1.3 |     | 2.0 | ns |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |             | 1.0 |     | 1.5 |     | 1.5 | ns |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |             | 1.5 |     | 2.1 |     | 3.2 | ns |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |             | 0.4 |     | 0.6 |     | 0.9 | ns |
| $t_{LAD}$         | Logic array delay                                                                  |            |             | 1.4 |     | 2.0 |     | 3.1 | ns |
| t <sub>LAC</sub>  | Logic control array delay                                                          |            |             | 1.2 |     | 1.7 |     | 2.6 | ns |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |             | 0.1 |     | 0.2 |     | 0.3 | ns |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |             | 0.9 |     | 1.2 |     | 1.8 | ns |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |             | 5.9 |     | 6.2 |     | 6.8 | ns |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |             | 1.6 |     | 2.2 |     | 3.4 | ns |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |             | 6.6 |     | 7.2 |     | 8.4 | ns |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |             | 1.6 |     | 2.2 |     | 3.4 | ns |
| $t_{SU}$          | Register setup time                                                                |            | 0.7         |     | 1.1 |     | 1.6 |     | ns |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.4         |     | 0.5 |     | 0.9 |     | ns |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8         |     | 0.8 |     | 1.1 |     | ns |
| $t_{FH}$          | Register hold time of fast input                                                   |            | 1.2         |     | 1.2 |     | 1.4 |     | ns |
| t <sub>RD</sub>   | Register delay                                                                     |            |             | 0.5 |     | 0.6 |     | 0.9 | ns |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |             | 0.2 |     | 0.3 |     | 0.5 | ns |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |             | 1.2 |     | 1.8 |     | 2.8 | ns |
| $t_{EN}$          | Register enable time                                                               |            |             | 1.2 |     | 1.7 |     | 2.6 | ns |
| t <sub>GLOB</sub> | Global control delay                                                               |            |             | 0.7 |     | 1.1 |     | 1.6 | ns |
| t <sub>PRE</sub>  | Register preset time                                                               |            |             | 1.0 |     | 1.3 |     | 1.9 | ns |
| t <sub>CLR</sub>  | Register clear time                                                                |            |             | 1.0 |     | 1.3 |     | 1.9 | ns |
| t <sub>PIA</sub>  | PIA delay                                                                          | (2)        |             | 0.7 |     | 1.0 |     | 1.4 | ns |
| $t_{LPA}$         | Low-power adder                                                                    | (4)        | 1           | 1.5 |     | 2.1 |     | 3.2 | ns |

| I/O Standard    | Parameter                       |     |      | Speed | Grade |     |      | Unit |
|-----------------|---------------------------------|-----|------|-------|-------|-----|------|------|
|                 |                                 | -   | 3    | -     | 5     | -   | 7    |      |
|                 |                                 | Min | Max  | Min   | Max   | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to global clock and clear |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to fast input register    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |     | 0.3  |       | 0.4   |     | 0.6  | ns   |
|                 | Input to global clock and clear |     | 0.3  |       | 0.4   |     | 0.6  | ns   |
|                 | Input to fast input register    |     | 0.2  |       | 0.3   |     | 0.4  | ns   |
|                 | All outputs                     |     | 0.2  |       | 0.3   |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |     | 0.5  |       | 0.7   |     | 1.1  | ns   |
|                 | Input to global clock and clear |     | 0.5  |       | 0.7   |     | 1.1  | ns   |
|                 | Input to fast input register    |     | 0.4  |       | 0.6   |     | 0.9  | ns   |
|                 | All outputs                     |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |     | 1.3  |       | 1.9   |     | 2.8  | ns   |
|                 | Input to global clock and clear |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to fast input register    |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |     | 1.3  |       | 1.9   |     | 2.8  | ns   |
|                 | Input to global clock and clear |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to fast input register    |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | All outputs                     |     | -0.1 |       | -0.1  |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to global clock and clear |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | Input to fast input register    |     | 0.8  |       | 1.1   |     | 1.7  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |     | 1.2  |       | 1.7   |     | 2.6  | ns   |
|                 | Input to global clock and clear |     | 0.9  |       | 1.3   |     | 1.9  | ns   |
|                 | Input to fast input register    |     | 0.8  |       | 1.1   |     | 1.7  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |     | 1.6  |       | 2.3   |     | 3.4  | ns   |
|                 | Input to global clock and clear |     | 1.6  |       | 2.3   |     | 3.4  | ns   |
|                 | Input to fast input register    |     | 1.5  |       | 2.1   |     | 3.2  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |

| Table 21. EPM70641 | 3 Selectable I/O Standard Timing | Adder L | Delays | (Part 2 | of 2) | Note (1) | )   |      |
|--------------------|----------------------------------|---------|--------|---------|-------|----------|-----|------|
| I/O Standard       | Parameter                        |         |        | Speed   | Grade |          |     | Unit |
|                    |                                  | -       | 3      | -       | 5     | -        | -7  |      |
|                    |                                  | Min     | Max    | Min     | Max   | Min      | Max |      |
| PCI                | Input to PIA                     |         | 0.0    |         | 0.0   |          | 0.0 | ns   |
|                    | Input to global clock and clear  |         | 0.0    |         | 0.0   |          | 0.0 | ns   |
|                    | Input to fast input register     |         | 0.0    |         | 0.0   |          | 0.0 | ns   |
|                    | All outputs                      |         | 0.0    |         | 0.0   |          | 0.0 | ns   |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 13 on page 25. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of all LABs.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 22           | 2. EPM7128B External Ti                                   | ming Parameters | Note  | (1) |       |       |      |      |      |
|--------------------|-----------------------------------------------------------|-----------------|-------|-----|-------|-------|------|------|------|
| Symbol             | Parameter                                                 | Conditions      |       |     | Speed | Grade |      |      | Unit |
|                    |                                                           |                 | -     | 4   | -     | 7     |      | 10   |      |
|                    |                                                           |                 | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2)  |       | 4.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2)  |       | 4.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)             | 2.5   |     | 4.5   |       | 6.1  |      | ns   |
| t <sub>H</sub>     | Global clock hold time                                    | (2)             | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                 | 1.0   |     | 1.5   |       | 1.5  |      | ns   |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                 | 1.0   |     | 1.0   |       | 1.0  |      | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                 | 2.0   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                 | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF      | 1.0   | 2.8 | 1.0   | 5.7   | 1.0  | 7.5  | ns   |
| t <sub>CH</sub>    | Global clock high time                                    |                 | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>    | Global clock low time                                     |                 | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)             | 1.2   |     | 2.0   |       | 2.8  |      | ns   |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)             | 0.2   |     | 0.7   |       | 0.9  |      | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2)  | 1.0   | 4.1 | 1.0   | 8.2   | 1.0  | 10.8 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                     |                 | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>   | Array clock low time                                      |                 | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                 | 1.5   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)             |       | 4.1 |       | 7.9   |      | 10.6 | ns   |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)        | 243.9 |     | 126.6 |       | 94.3 |      | MHz  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)             |       | 4.1 |       | 7.9   |      | 10.6 | ns   |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)        | 243.9 |     | 126.6 |       | 94.3 |      | MHz  |

| Symbol            | Parameter                                                                          | Conditions |     |     | Speed | Grade |     |     | Unit |
|-------------------|------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|
|                   |                                                                                    |            | -   | 4   | -     | 7     | -1  | 10  |      |
|                   |                                                                                    |            | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |     | 0.3 |       | 0.6   |     | 0.8 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                     |            |     | 0.3 |       | 0.6   |     | 0.8 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |     | 1.3 |       | 2.9   |     | 3.7 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |     | 1.0 |       | 1.5   |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |     | 1.5 |       | 2.8   |     | 3.8 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |     | 0.4 |       | 0.8   |     | 1.0 | ns   |
| t <sub>LAD</sub>  | Logic array delay                                                                  |            |     | 1.6 |       | 2.9   |     | 3.8 | ns   |
| t <sub>LAC</sub>  | Logic control array delay                                                          |            |     | 1.4 |       | 2.6   |     | 3.4 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |     | 0.1 |       | 0.3   |     | 0.4 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |     | 0.9 |       | 1.7   |     | 2.2 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.9 |       | 6.7   |     | 7.2 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |     | 1.8 |       | 3.3   |     | 4.4 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 6.8 |       | 8.3   |     | 9.4 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |     | 1.8 |       | 3.3   |     | 4.4 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                |            | 1.0 |     | 1.9   |       | 2.6 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.4 |     | 0.8   |       | 1.1 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8 |     | 0.9   |       | 0.9 |     | ns   |
| t <sub>FH</sub>   | Register hold time of fast input                                                   |            | 1.2 |     | 1.6   |       | 1.6 |     | ns   |
| t <sub>RD</sub>   | Register delay                                                                     |            |     | 0.5 |       | 1.1   |     | 1.4 | ns   |
| t <sub>COMB</sub> | Combinatorial delay                                                                |            |     | 0.2 |       | 0.3   |     | 0.4 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.4 |       | 2.8   |     | 3.6 | ns   |
| $t_{EN}$          | Register enable time                                                               |            |     | 1.4 |       | 2.6   |     | 3.4 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                               |            |     | 1.1 |       | 2.3   |     | 3.1 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 1.0 |       | 1.9   |     | 2.6 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 1.0 |       | 1.9   |     | 2.6 | ns   |
| $t_{PIA}$         | PIA delay                                                                          | (2)        |     | 1.0 |       | 2.0   |     | 2.8 | ns   |
| $t_{LPA}$         | Low-power adder                                                                    | (4)        | 1   | 1.5 |       | 2.8   |     | 3.8 | ns   |

| I/O Standard    | Parameter                       |     |      | Speed | Grade |     |      | Unit |
|-----------------|---------------------------------|-----|------|-------|-------|-----|------|------|
|                 |                                 | -   | 4    | -     | 7     | -1  | 10   |      |
|                 |                                 | Min | Max  | Min   | Max   | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to global clock and clear |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to fast input register    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |     | 0.3  |       | 0.6   |     | 0.8  | ns   |
|                 | Input to global clock and clear |     | 0.3  |       | 0.6   |     | 0.8  | ns   |
|                 | Input to fast input register    |     | 0.2  |       | 0.4   |     | 0.5  | ns   |
|                 | All outputs                     |     | 0.2  |       | 0.4   |     | 0.5  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |     | 0.5  |       | 0.9   |     | 1.3  | ns   |
|                 | Input to global clock and clear |     | 0.5  |       | 0.9   |     | 1.3  | ns   |
|                 | Input to fast input register    |     | 0.4  |       | 0.8   |     | 1.0  | ns   |
|                 | All outputs                     |     | 1.2  |       | 2.3   |     | 3.0  | ns   |
| SSTL-2 Class I  | Input to PIA                    |     | 1.4  |       | 2.6   |     | 3.5  | ns   |
|                 | Input to global clock and clear |     | 1.2  |       | 2.3   |     | 3.0  | ns   |
|                 | Input to fast input register    |     | 1.0  |       | 1.9   |     | 2.5  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |     | 1.4  |       | 2.6   |     | 3.5  | ns   |
|                 | Input to global clock and clear |     | 1.2  |       | 2.3   |     | 3.0  | ns   |
|                 | Input to fast input register    |     | 1.0  |       | 1.9   |     | 2.5  | ns   |
|                 | All outputs                     |     | -0.1 |       | -0.2  |     | -0.3 | ns   |
| SSTL-3 Class I  | Input to PIA                    |     | 1.3  |       | 2.4   |     | 3.3  | ns   |
|                 | Input to global clock and clear |     | 1.0  |       | 1.9   |     | 2.5  | ns   |
|                 | Input to fast input register    |     | 0.9  |       | 1.7   |     | 2.3  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |     | 1.3  |       | 2.4   |     | 3.3  | ns   |
|                 | Input to global clock and clear |     | 1.0  |       | 1.9   |     | 2.5  | ns   |
|                 | Input to fast input register    |     | 0.9  |       | 1.7   |     | 2.3  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |     | 1.7  |       | 3.2   |     | 4.3  | ns   |
|                 | Input to global clock and clear |     | 1.7  |       | 3.2   |     | 4.3  | ns   |
|                 | Input to fast input register    |     | 1.6  |       | 3.0   |     | 4.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |

| Table 24. EPM7128B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |     |     |       |           |     |     |    |  |  |  |
|---------------------------------------------------------------------------------------|---------------------------------|-----|-----|-------|-----------|-----|-----|----|--|--|--|
| I/O Standard                                                                          | Parameter                       |     |     | Speed | eed Grade |     |     |    |  |  |  |
|                                                                                       |                                 | -   | 4   | -     | 7         | -1  | -10 |    |  |  |  |
|                                                                                       |                                 | Min | Max | Min   | Max       | Min | Max |    |  |  |  |
| PCI                                                                                   | Input to PIA                    |     | 0.0 |       | 0.0       |     | 0.0 | ns |  |  |  |
|                                                                                       | Input to global clock and clear |     | 0.0 |       | 0.0       |     | 0.0 | ns |  |  |  |
|                                                                                       | Input to fast input register    |     | 0.0 |       | 0.0       |     | 0.0 | ns |  |  |  |
|                                                                                       | All outputs                     |     | 0.0 |       | 0.0       |     | 0.0 | ns |  |  |  |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 13 on page 25. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Table 25           | 5. EPM7256B External Ti                                   | ming Parameters | Note  | (1) |       |       |      |      |      |
|--------------------|-----------------------------------------------------------|-----------------|-------|-----|-------|-------|------|------|------|
| Symbol             | Parameter                                                 | Conditions      |       |     | Speed | Grade |      |      | Unit |
|                    |                                                           |                 | -     | 5   | -     | 7     | -    | 10   |      |
|                    |                                                           |                 | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2)  |       | 5.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2)  |       | 5.0 |       | 7.5   |      | 10.0 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)             | 3.3   |     | 4.8   |       | 6.6  |      | ns   |
| t <sub>H</sub>     | Global clock hold time                                    | (2)             | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                 | 1.0   |     | 1.5   |       | 1.5  |      | ns   |
| t <sub>FH</sub>    | Global clock hold time for fast input                     |                 | 1.0   |     | 1.0   |       | 1.0  |      | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                 | 2.5   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                 | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF      | 1.0   | 3.3 | 1.0   | 5.1   | 1.0  | 6.7  | ns   |
| t <sub>CH</sub>    | Global clock high time                                    |                 | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>    | Global clock low time                                     |                 | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)             | 1.4   |     | 2.0   |       | 2.8  |      | ns   |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)             | 0.4   |     | 0.8   |       | 1.0  |      | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2)  | 1.0   | 5.2 | 1.0   | 7.9   | 1.0  | 10.5 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                     |                 | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>   | Array clock low time                                      |                 | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                 | 2.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)             |       | 5.3 |       | 7.9   |      | 10.6 | ns   |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)        | 188.7 |     | 126.6 |       | 94.3 |      | MHz  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)             |       | 5.3 |       | 7.9   |      | 10.6 | ns   |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)        | 188.7 |     | 126.6 |       | 94.3 |      | MHz  |

| Symbol            | Parameter                                                                          | Conditions |     |     | Speed | Grade |     |     | Unit |
|-------------------|------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|-----|------|
|                   |                                                                                    |            | -   | 5   | -     | 7     | -1  | 10  |      |
|                   |                                                                                    |            | Min | Max | Min   | Max   | Min | Max |      |
| t <sub>IN</sub>   | Input pad and buffer delay                                                         |            |     | 0.4 |       | 0.6   |     | 0.8 | ns   |
| t <sub>IO</sub>   | I/O input pad and buffer delay                                                     |            |     | 0.4 |       | 0.6   |     | 0.8 | ns   |
| t <sub>FIN</sub>  | Fast input delay                                                                   |            |     | 1.5 |       | 2.5   |     | 3.1 | ns   |
| t <sub>FIND</sub> | Programmable delay adder for fast input                                            |            |     | 1.5 |       | 1.5   |     | 1.5 | ns   |
| t <sub>SEXP</sub> | Shared expander delay                                                              |            |     | 1.5 |       | 2.3   |     | 3.0 | ns   |
| t <sub>PEXP</sub> | Parallel expander delay                                                            |            |     | 0.4 |       | 0.6   |     | 0.8 | ns   |
| $t_{LAD}$         | Logic array delay                                                                  |            |     | 1.7 |       | 2.5   |     | 3.3 | ns   |
| $t_{LAC}$         | Logic control array delay                                                          |            |     | 1.5 |       | 2.2   |     | 2.9 | ns   |
| t <sub>IOE</sub>  | Internal output enable delay                                                       |            |     | 0.1 |       | 0.2   |     | 0.3 | ns   |
| t <sub>OD1</sub>  | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |     | 0.9 |       | 1.4   |     | 1.9 | ns   |
| t <sub>OD3</sub>  | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.9 |       | 6.4   |     | 6.9 | ns   |
| t <sub>ZX1</sub>  | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |     | 2.2 |       | 3.3   |     | 4.5 | ns   |
| t <sub>ZX3</sub>  | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 7.2 |       | 8.3   |     | 9.5 | ns   |
| $t_{XZ}$          | Output buffer disable delay                                                        | C1 = 5 pF  |     | 2.2 |       | 3.3   |     | 4.5 | ns   |
| t <sub>SU</sub>   | Register setup time                                                                |            | 1.2 |     | 1.8   |       | 2.5 |     | ns   |
| t <sub>H</sub>    | Register hold time                                                                 |            | 0.6 |     | 1.0   |       | 1.3 |     | ns   |
| t <sub>FSU</sub>  | Register setup time of fast input                                                  |            | 0.8 |     | 1.1   |       | 1.1 |     | ns   |
| $t_{FH}$          | Register hold time of fast input                                                   |            | 1.2 |     | 1.4   |       | 1.4 |     | ns   |
| $t_{RD}$          | Register delay                                                                     |            |     | 0.7 |       | 1.0   |     | 1.3 | ns   |
| $t_{COMB}$        | Combinatorial delay                                                                |            |     | 0.3 |       | 0.4   |     | 0.5 | ns   |
| t <sub>IC</sub>   | Array clock delay                                                                  |            |     | 1.5 |       | 2.3   |     | 3.0 | ns   |
| t <sub>EN</sub>   | Register enable time                                                               |            |     | 1.5 |       | 2.2   |     | 2.9 | ns   |
| t <sub>GLOB</sub> | Global control delay                                                               |            |     | 1.3 |       | 2.1   |     | 2.7 | ns   |
| t <sub>PRE</sub>  | Register preset time                                                               |            |     | 1.0 |       | 1.6   |     | 2.1 | ns   |
| t <sub>CLR</sub>  | Register clear time                                                                |            |     | 1.0 |       | 1.6   |     | 2.1 | ns   |
| $t_{PIA}$         | PIA delay                                                                          | (2)        |     | 1.7 |       | 2.6   |     | 3.3 | ns   |
| $t_{LPA}$         | Low-power adder                                                                    | (4)        |     | 2.0 |       | 3.0   |     | 4.0 | ns   |

| I/O Standard    | Parameter                       |     |      | Speed | Grade |     |      | Unit |
|-----------------|---------------------------------|-----|------|-------|-------|-----|------|------|
|                 |                                 | -   | 5    | -     | 7     | -1  | 10   |      |
|                 |                                 | Min | Max  | Min   | Max   | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to global clock and clear |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | Input to fast input register    |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |     | 0.4  |       | 0.6   |     | 0.8  | ns   |
|                 | Input to global clock and clear |     | 0.3  |       | 0.5   |     | 0.6  | ns   |
|                 | Input to fast input register    |     | 0.2  |       | 0.3   |     | 0.4  | ns   |
|                 | All outputs                     |     | 0.2  |       | 0.3   |     | 0.4  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |     | 0.6  |       | 0.9   |     | 1.2  | ns   |
|                 | Input to global clock and clear |     | 0.6  |       | 0.9   |     | 1.2  | ns   |
|                 | Input to fast input register    |     | 0.5  |       | 0.8   |     | 1.0  | ns   |
|                 | All outputs                     |     | 1.3  |       | 2.0   |     | 2.6  | ns   |
| SSTL-2 Class I  | Input to PIA                    |     | 1.5  |       | 2.3   |     | 3.0  | ns   |
|                 | Input to global clock and clear |     | 1.3  |       | 2.0   |     | 2.6  | ns   |
|                 | Input to fast input register    |     | 1.1  |       | 1.7   |     | 2.2  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |     | 1.5  |       | 2.3   |     | 3.0  | ns   |
|                 | Input to global clock and clear |     | 1.3  |       | 2.0   |     | 2.6  | ns   |
|                 | Input to fast input register    |     | 1.1  |       | 1.7   |     | 2.2  | ns   |
|                 | All outputs                     |     | -0.1 |       | -0.2  |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |     | 1.4  |       | 2.1   |     | 2.8  | ns   |
|                 | Input to global clock and clear |     | 1.1  |       | 1.7   |     | 2.2  | ns   |
|                 | Input to fast input register    |     | 1.0  |       | 1.5   |     | 2.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |     | 1.4  |       | 2.1   |     | 2.8  | ns   |
|                 | Input to global clock and clear |     | 1.1  |       | 1.7   |     | 2.2  | ns   |
|                 | Input to fast input register    |     | 1.0  |       | 1.5   |     | 2.0  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |     | 1.8  |       | 2.7   |     | 3.6  | ns   |
|                 | Input to global clock and clear |     | 1.8  |       | 2.7   |     | 3.6  | ns   |
|                 | Input to fast input register    |     | 1.7  |       | 2.6   |     | 3.4  | ns   |
|                 | All outputs                     |     | 0.0  |       | 0.0   |     | 0.0  | ns   |

| Table 27. EPM7256B Selectable I/O Standard Timing Adder Delays (Part 2 of 2) Note (1) |                                 |               |     |     |     |     |     |    |  |  |  |
|---------------------------------------------------------------------------------------|---------------------------------|---------------|-----|-----|-----|-----|-----|----|--|--|--|
| I/O Standard                                                                          | Parameter                       | r Speed Grade |     |     |     |     |     |    |  |  |  |
|                                                                                       |                                 | -             | 5   | -   | 7   | -1  | -10 |    |  |  |  |
|                                                                                       |                                 | Min           | Max | Min | Max | Min | Max |    |  |  |  |
| PCI                                                                                   | Input to PIA                    |               | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |  |
|                                                                                       | Input to global clock and clear |               | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |  |
|                                                                                       | Input to fast input register    |               | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |  |
|                                                                                       | All outputs                     |               | 0.0 |     | 0.0 |     | 0.0 | ns |  |  |  |

### Notes to tables:

- (1) These values are specified under the Recommended Operating Conditions in Table 13 on page 25. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.1 ns to the PIA timing value.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The  $t_{LPA}$  parameter must be added to the  $t_{LAD}$ ,  $t_{LAC}$ ,  $t_{IC}$ ,  $t_{ACL}$ ,  $t_{CPPW}$ ,  $t_{EN}$ , and  $t_{SEXP}$  parameters for macrocells running in low-power mode.

| Symbol             | Parameter                                                 | Conditions     |       |     | Speed | Grade |      |      | Unit |
|--------------------|-----------------------------------------------------------|----------------|-------|-----|-------|-------|------|------|------|
|                    |                                                           |                | -     | 5   | -     | 7     |      | 10   |      |
|                    |                                                           |                | Min   | Max | Min   | Max   | Min  | Max  |      |
| t <sub>PD1</sub>   | Input to non-registered output                            | C1 = 35 pF (2) |       | 5.5 |       | 7.5   |      | 10.0 | ns   |
| t <sub>PD2</sub>   | I/O input to non-registered output                        | C1 = 35 pF (2) |       | 5.5 |       | 7.5   |      | 10.0 | ns   |
| t <sub>SU</sub>    | Global clock setup time                                   | (2)            | 3.6   |     | 4.9   |       | 6.5  |      | ns   |
| t <sub>H</sub>     | Global clock hold time                                    | (2)            | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>FSU</sub>   | Global clock setup time of fast input                     |                | 1.0   |     | 1.5   |       | 1.5  |      | ns   |
| t <sub>FH</sub>    | Global clock hold time of fast input                      |                | 1.0   |     | 1.0   |       | 1.0  |      | ns   |
| t <sub>FZHSU</sub> | Global clock setup time of fast input with zero hold time |                | 2.5   |     | 3.0   |       | 3.0  |      | ns   |
| t <sub>FZHH</sub>  | Global clock hold time of fast input with zero hold time  |                | 0.0   |     | 0.0   |       | 0.0  |      | ns   |
| t <sub>CO1</sub>   | Global clock to output delay                              | C1 = 35 pF     | 1.0   | 3.7 | 1.0   | 5.0   | 1.0  | 6.7  | ns   |
| t <sub>CH</sub>    | Global clock high time                                    |                | 3.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CL</sub>    | Global clock low time                                     |                | 3.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ASU</sub>   | Array clock setup time                                    | (2)            | 1.4   |     | 1.9   |       | 2.5  |      | ns   |
| t <sub>AH</sub>    | Array clock hold time                                     | (2)            | 0.5   |     | 0.6   |       | 0.8  |      | ns   |
| t <sub>ACO1</sub>  | Array clock to output delay                               | C1 = 35 pF (2) | 1.0   | 5.9 | 1.0   | 8.0   | 1.0  | 10.7 | ns   |
| t <sub>ACH</sub>   | Array clock high time                                     |                | 3.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>ACL</sub>   | Array clock low time                                      |                | 3.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CPPW</sub>  | Minimum pulse width for clear and preset                  |                | 3.0   |     | 3.0   |       | 4.0  |      | ns   |
| t <sub>CNT</sub>   | Minimum global clock period                               | (2)            |       | 6.1 |       | 8.4   |      | 11.1 | ns   |
| f <sub>CNT</sub>   | Maximum internal global clock frequency                   | (2), (3)       | 163.9 |     | 119.0 |       | 90.1 |      | MHz  |
| t <sub>ACNT</sub>  | Minimum array clock period                                | (2)            |       | 6.1 |       | 8.4   |      | 11.1 | ns   |
| f <sub>ACNT</sub>  | Maximum internal array clock frequency                    | (2), (3)       | 163.9 |     | 119.0 |       | 90.1 |      | MHz  |

| Symbol                                | Parameter                                                                          | Conditions |     |     | Speed | Grade |     |      | Unit |
|---------------------------------------|------------------------------------------------------------------------------------|------------|-----|-----|-------|-------|-----|------|------|
|                                       |                                                                                    |            | -   | 5   | -     | 7     | -1  | 10   |      |
|                                       |                                                                                    |            | Min | Max | Min   | Max   | Min | Max  |      |
| t <sub>IN</sub>                       | Input pad and buffer delay                                                         |            |     | 0.3 |       | 0.3   |     | 0.5  | ns   |
| t <sub>IO</sub>                       | I/O input pad and buffer delay                                                     |            |     | 0.3 |       | 0.3   |     | 0.5  | ns   |
| t <sub>FIN</sub>                      | Fast input delay                                                                   |            |     | 2.2 |       | 3.2   |     | 4.0  | ns   |
| t <sub>FIND</sub>                     | Programmable delay adder for fast input                                            |            |     | 1.5 |       | 1.5   |     | 1.5  | ns   |
| t <sub>SEXP</sub>                     | Shared expander delay                                                              |            |     | 1.5 |       | 2.1   |     | 2.7  | ns   |
| t <sub>PEXP</sub>                     | Parallel expander delay                                                            |            |     | 0.4 |       | 0.5   |     | 0.7  | ns   |
| t <sub>LAD</sub>                      | Logic array delay                                                                  |            |     | 1.7 |       | 2.3   |     | 3.0  | ns   |
| $t_{LAC}$                             | Logic control array delay                                                          |            |     | 1.5 |       | 2.0   |     | 2.6  | ns   |
| t <sub>IOE</sub>                      | Internal output enable delay                                                       |            |     | 0.1 |       | 0.2   |     | 0.2  | ns   |
| t <sub>OD1</sub>                      | Output buffer and pad delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V         | C1 = 35 pF |     | 0.9 |       | 1.2   |     | 1.6  | ns   |
| t <sub>OD3</sub>                      | Output buffer and pad delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V | C1 = 35 pF |     | 5.9 |       | 6.2   |     | 6.6  | ns   |
| t <sub>ZX1</sub>                      | Output buffer enable delay slow slew rate = off V <sub>CCIO</sub> = 3.3 V          | C1 = 35 pF |     | 2.8 |       | 3.8   |     | 5.0  | ns   |
| t <sub>ZX3</sub>                      | Output buffer enable delay slow slew rate = on V <sub>CCIO</sub> = 2.5 V or 3.3 V  | C1 = 35 pF |     | 7.8 |       | 8.8   |     | 10.0 | ns   |
| $t_{XZ}$                              | Output buffer disable delay                                                        | C1 = 5 pF  |     | 2.8 |       | 3.8   |     | 5.0  | ns   |
| t <sub>SU</sub>                       | Register setup time                                                                |            | 1.5 |     | 2.0   |       | 2.6 |      | ns   |
| t <sub>H</sub>                        | Register hold time                                                                 |            | 0.4 |     | 0.5   |       | 0.7 |      | ns   |
| t <sub>FSU</sub>                      | Register setup time of fast input                                                  |            | 0.8 |     | 1.1   |       | 1.1 |      | ns   |
| t <sub>FH</sub>                       | Register hold time of fast input                                                   |            | 1.2 |     | 1.4   |       | 1.4 |      | ns   |
| t <sub>RD</sub>                       | Register delay                                                                     |            |     | 0.5 |       | 0.7   |     | 1.0  | ns   |
| $t_{COMB}$                            | Combinatorial delay                                                                |            |     | 0.2 |       | 0.3   |     | 0.4  | ns   |
| t <sub>IC</sub>                       | Array clock delay                                                                  |            |     | 1.8 |       | 2.4   |     | 3.1  | ns   |
| $\frac{t_{\text{EN}}}{t_{\text{EN}}}$ | Register enable time                                                               |            |     | 1.5 |       | 2.0   |     | 2.6  | ns   |
| t <sub>GLOB</sub>                     | Global control delay                                                               |            |     | 2.0 |       | 2.8   |     | 3.6  | ns   |
| t <sub>PRE</sub>                      | Register preset time                                                               |            |     | 1.0 |       | 1.4   |     | 1.9  | ns   |
| t <sub>CLR</sub>                      | Register clear time                                                                |            |     | 1.0 |       | 1.4   |     | 1.9  | ns   |
| $t_{PIA}$                             | PIA delay                                                                          | (2)        |     | 2.4 |       | 3.4   |     | 4.5  | ns   |
| $t_{LPA}$                             | Low-power adder                                                                    | (4)        |     | 2.0 |       | 2.7   |     | 3.6  | ns   |

| I/O Standard    | Parameter                       | Speed Grade |      |     |      |     |      | Unit |
|-----------------|---------------------------------|-------------|------|-----|------|-----|------|------|
|                 |                                 | -5          |      | -7  |      | -10 |      |      |
|                 |                                 | Min         | Max  | Min | Max  | Min | Max  |      |
| 3.3 V TTL/CMOS  | Input to PIA                    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to global clock and clear |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | Input to fast input register    |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| 2.5 V TTL/CMOS  | Input to PIA                    |             | 0.4  |     | 0.5  |     | 0.7  | ns   |
|                 | Input to global clock and clear |             | 0.3  |     | 0.4  |     | 0.5  | ns   |
|                 | Input to fast input register    |             | 0.2  |     | 0.3  |     | 0.3  | ns   |
|                 | All outputs                     |             | 0.2  |     | 0.3  |     | 0.3  | ns   |
| 1.8 V TTL/CMOS  | Input to PIA                    |             | 0.7  |     | 1.0  |     | 1.3  | ns   |
|                 | Input to global clock and clear |             | 0.6  |     | 0.8  |     | 1.0  | ns   |
|                 | Input to fast input register    |             | 0.5  |     | 0.6  |     | 0.8  | ns   |
|                 | All outputs                     |             | 1.3  |     | 1.8  |     | 2.3  | ns   |
| SSTL-2 Class I  | Input to PIA                    |             | 1.5  |     | 2.0  |     | 2.7  | ns   |
|                 | Input to global clock and clear |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-2 Class II | Input to PIA                    |             | 1.5  |     | 2.0  |     | 2.7  | ns   |
|                 | Input to global clock and clear |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to fast input register    |             | 1.1  |     | 1.5  |     | 2.0  | ns   |
|                 | All outputs                     |             | -0.1 |     | -0.1 |     | -0.2 | ns   |
| SSTL-3 Class I  | Input to PIA                    |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.6  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.4  |     | 1.8  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| SSTL-3 Class II | Input to PIA                    |             | 1.4  |     | 1.9  |     | 2.5  | ns   |
|                 | Input to global clock and clear |             | 1.2  |     | 1.6  |     | 2.2  | ns   |
|                 | Input to fast input register    |             | 1.0  |     | 1.4  |     | 1.8  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |
| GTL+            | Input to PIA                    |             | 1.8  |     | 2.5  |     | 3.3  | ns   |
|                 | Input to global clock and clear |             | 1.9  |     | 2.6  |     | 3.5  | ns   |
|                 | Input to fast input register    |             | 1.8  |     | 2.5  |     | 3.3  | ns   |
|                 | All outputs                     |             | 0.0  |     | 0.0  |     | 0.0  | ns   |

| Table 30. EPM7512B Selectable I/O Standard Timing Adder Delays (Part 2 of 2)       Note (1) |                                 |             |     |     |     |     |      |    |
|---------------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-----|-----|-----|------|----|
| I/O Standard                                                                                | Parameter                       | Speed Grade |     |     |     |     | Unit |    |
|                                                                                             |                                 | -5          |     | -7  |     | -10 |      |    |
|                                                                                             |                                 | Min         | Max | Min | Max | Min | Max  |    |
| PCI                                                                                         | Input to PIA                    |             | 0.0 |     | 0.0 |     | 0.0  | ns |
|                                                                                             | Input to global clock and clear |             | 0.0 |     | 0.0 |     | 0.0  | ns |
|                                                                                             | Input to fast input register    |             | 0.0 |     | 0.0 |     | 0.0  | ns |
|                                                                                             | All outputs                     |             | 0.0 |     | 0.0 |     | 0.0  | ns |

### Notes to tables:

- These values are specified under the Recommended Operating Conditions in Table 13 on page 25. See Figure 14 for more information on switching waveforms.
- (2) These values are specified for a PIA fan-out of one LAB (16 macrocells). For each additional LAB fan-out in these devices, add an additional 0.12 ns to the PIA timing value.
- (3) Measured with a 16-bit loadable, enabled, up/down counter programmed into each LAB.
- (4) The t<sub>LPA</sub> parameter must be added to the t<sub>LAD</sub>, t<sub>LAC</sub>, t<sub>IC</sub>, t<sub>ACL</sub>, t<sub>CPPW</sub>, t<sub>EN</sub>, and t<sub>SEXP</sub> parameters for macrocells running in low-power mode.

# Power Consumption

Supply power (P) versus frequency ( $f_{MAX}$ , in MHz) for MAX 7000B devices is calculated with the following equation:

$$P = P_{INT} + P_{IO} = I_{CCINT} \times V_{CC} + P_{IO}$$

The  $P_{IO}$  value, which depends on the device output load characteristics and switching frequency, can be calculated using the guidelines given in *Application Note 74 (Evaluating Power for Altera Devices)*.

The  $I_{CCINT}$  value depends on the switching frequency and the application logic. The  $I_{CCINT}$  value is calculated with the following equation:

 $I_{CCINT} =$ 

$$(A \times MC_{TON}) + [B \times (MC_{DEV} - MC_{TON})] + (C \times MC_{USED} \times f_{MAX} \times tog_{LC})$$

The parameters in this equation are:

 $MC_{TON}$  = Number of macrocells with the Turbo Bit<sup>TM</sup> option turned

on, as reported in the MAX+PLUS II Report File (.rpt)

 $MC_{DEV}$  = Number of macrocells in the device

 $MC_{USED}$  = Total number of macrocells in the design, as reported in

the Report File

 $f_{MAX}$  = Highest clock frequency to the device

tog<sub>LC</sub> = Average percentage of logic cells toggling at each clock

(typically 12.5%)

A, B, C = Constants, shown in Table 31

| Table 31. MAX 7000B I <sub>CC</sub> Equation Constants |      |      |       |  |  |  |
|--------------------------------------------------------|------|------|-------|--|--|--|
| Device                                                 | A    | В    | C     |  |  |  |
| EPM7032B                                               | 0.91 | 0.54 | 0.010 |  |  |  |
| EPM7064B                                               | 0.91 | 0.54 | 0.012 |  |  |  |
| EPM7128B                                               | 0.91 | 0.54 | 0.016 |  |  |  |
| EPM7256B                                               | 0.91 | 0.54 | 0.017 |  |  |  |
| EPM7512B                                               | 0.91 | 0.54 | 0.019 |  |  |  |

This calculation provides an  $I_{CC}$  estimate based on typical conditions using a pattern of a 16-bit, loadable, enabled, up/down counter in each LAB with no output load. Actual  $I_{CC}$  should be verified during operation because this measurement is sensitive to the actual pattern in the device and the environmental operating conditions.



Figure 15.  $I_{CC}$  vs. Frequency for EPM7032B Devices







Figure 17.  $I_{CC}$  vs. Frequency for EPM7128B Devices

Figure 18.  $I_{CC}$  vs. Frequency for EPM7256B Devices





Figure 19.  $I_{CC}$  vs. Frequency for EPM7512B Devices

## Device Pin-Outs

See the Altera web site (http://www.altera.com) or the *Altera Digital Library* for pin-out information.

Figures 20 through 29 show the package pin-out diagrams for MAX 7000B devices.

Figure 20. 44-Pin PLCC/TQFP Package Pin-Out Diagram

Package outlines not drawn to scale.



Figure 21. 48-Pin VTQFP Package Pin-Out Diagram



Figure 22. 49-Pin Ultra FineLine BGA Package Pin-Out Diagram

Package outline not drawn to scale.



Figure 23. 100-Pin TQFP Package Pin-Out Diagram



Figure 24. 100-Pin FineLine BGA Package Pin-Out Diagram



Figure 25. 144-Pin TQFP Package Pin-Out Diagram



Figure 26. 169-Pin Ultra FineLine BGA Pin-Out Diagram

Package outline not drawn to scale.



Figure 27. 208-Pin PQFP Package Pin-Out Diagram



Figure 28. 256-Pin BGA Package Pin-Out Diagram



Figure 29. 256-Pin FineLine BGA Package Pin-Out Diagram



## Revision History

The information contained in the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.1 supersedes information published in previous versions.

### Version 3.1

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.1:

- Updated V<sub>IH</sub> and V<sub>IL</sub> specifications in Table 14.
- Updated leakage current conditions in Table 14.

### Version 3.0

The following changes were made to the *MAX 7000B Programmable Logic Device Family Data Sheet* version 3.0:

- Updated timing numbers in Table 1.
- Updated Table 14.
- Updated timing in Tables 16, 17, 19, 20, 22, 23, 25, 26, 28, and 29.



101 Innovation Drive San Jose, CA 95134 (408) 544-7000 http://www.altera.com Applications Hotline: (800) 800-EPLD Customer Marketing: (408) 544-7104 Literature Services: (888) 3-ALTERA lit\_reg@altera.com

Copyright © 2001 Altera Corporation. All rights reserved. Altera, The Programmable Solutions Company, the stylized Altera logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Altera Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Altera products are protected under numerous U.S. and foreign patents and pending applications, maskwork rights, and copyrights. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera Corporation. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

I.S. EN ISO 9001

