# M58990P,-1 6249828 MITSUBISHI (MICMPTR/MIPRC) 91D 11916 S D CMOS 8-BIT 8-CHANNEL A-D CONVERTER T-51-10-08 #### **DESCRIPTION** The M58990P,-1 is used to convert analog signals to 8-bit digital values. The M58990P,-1 is fabricated using silicon-gate CMOS technology. The M58990P,-1 can select multiplex 8 channels of analog input. #### **FEATURES** | Туре No. | Linearity error<br>(Max)<br>(LSB) | Absolute accuracy<br>(Max)<br>(LSB) | |-----------|-----------------------------------|-------------------------------------| | M58990P | ±½ | ±1 | | M58990P-1 | ±1 | ±1½ | - Single 5V supply voltage - TTL compatibleConversion resolution of 8 bits - Conversion resolution of 6 bits - Multiplex 8 channels of analog input - Broad range of analog input voltages: 0V~V<sub>CC</sub> - Conversion time: 60μs - Conversion by successive approximation - Can be used online through the data bus of a microprocessor #### **APPLICATION** Used with microcomputers to control analog systems #### **FUNCTION** The M58990P,-1 has eight analog input terminals that are selected by the input signals to the 3 address terminals (ADD A $\sim$ ADD C). The address signals of these terminals PIN CONFIGURATION (TOP VIEW) IN<sub>2</sub> - IN2 ANALOG . - IN ANALOG INPUTS 26 - INo – ADD A ADDRESS 24 - ADD B INPLITS START CONVER-- ADD C START SION INPUT END OF CONVER-- ALE ADDRESS LATCH SION OUTPUT → 2<sup>-1</sup> MSB DIGITAL OUTPUT 2-5 OUTPUT ENABLE → 2<sup>-2</sup> 2-3 CLOCK INPUT CLK 18 2-4 (5V) V<sub>CC</sub> • 2<sup>-8</sup> LSB REFERENCE REF(十) REF(-) REFERENCE (0V) GND 13 DIGITAL 2-7 OUTPUT 2-7 → 2<sup>-6</sup> DIGITAL OUTPUT Outline 28P4 are read and latched in the internal address latches by the ALE signal. When the OE terminal is at low-level, the output terminals $2^{-1}\sim 2^{-8}$ are in a floating state so they can be connected directly to the data bus of a microcomputer. The input terminal START is used to call for the start of an analog to digital conversion and a signal is output through terminal EOC when the conversion is completed. ### PIN DESCRIPTIONS | Pin<br>WWW | Name<br>DataShee(4U.com | Input or<br>Output | Functions | |------------------------------------------|-----------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN <sub>0</sub><br>\$<br>IN <sub>7</sub> | Analog signal | Input | These are analog signal input pins. Which of the 8 inputs is selected, is determined by ADD A $\sim$ ADD C. An analog voltage applied at the selected pin is converted to a digital value in the range of $2^{-1}\sim 2^{-8}$ and output. | | ADD A<br>\$<br>ADD C | Address signal | Input | The input is used for selecting which of the 8 terminals IN <sub>0</sub> ~IN <sub>7</sub> is to be converted from analog to digital. The address input through ADD A~ADD C is read to the address latch by the rising edge of ALE. | | ALE | Address latch enable signal | Input | This is the strobe signal which causes the address signal input through ADD A~ADD C to be read and latched for use as an internal address. | | REF(+) | Reference voltage(十) | Input | This is one of the input terminals for the réference voltage that is applied to the 256R resistor ladder circuit. The other terminal is REF(-) and the voltage levels of these two inputs must meet the condition; REF(+) > REF(-). | | REF(-) | Reference voltage(—) | Input | This is one of the input terminals for the reference voltage that is applied to the 256R resistor ladder circuit. The other terminal is REF(+) and the voltage levels of these two inputs must meet the condition: REF(+) > REF(-). | | OE | Output enable signal | Input | The signal at this pin controls the digital output. When the signal is low-level, pins $2^{-1} \sim 2^{-8}$ are in a floating state. When it is high-level, the data is output. | | 2 <sup>-1</sup><br>\$<br>2 <sup>-8</sup> | Digital signal | Output | The analog signal, which was input through IN <sub>0</sub> ~IN <sub>7</sub> , is converted to digital data and is output from these terminals. When OE is low-level, these terminals are floating. When OE is high-level, the converted digital data is output. The MSB is 2 <sup>-1</sup> and the LSB is 2 <sup>-8</sup> . | | EOC | End of conversion signal | Output | This terminals is used to indicate the completion of an analog to digital conversion. It is reset by a START signal (high-level to low-level) and is set on completion of the conversion (low-level to high-level). This output is normally used to generate an interrupt request for the CPU. | | START | Start conversion signal | Input | The input signal at this terminal is used to start a conversion cycle by setting the successive approximation register. The successive approximation register is reset by rising from judges to the successive approximation register is reset by rising from judges to the successive approximation register. | | CLK . | Clock input | Input | The signal at this terminal is the basic clocking signal used to determine internal timing. | # BASIC FUNCTION BLOCKS 8-channel Multiplexer The M58990P,-1 has eight input pins $(IN_0 \sim IN_7)$ used for entering analog signals. When analog signals are present at IN<sub>0</sub>~IN<sub>7</sub>, the 8-channel multiplexer selects one of those signals and converts it into a digital signal. The address decoder contains an input latch circuit which functions to hold the input signal present at pins ADD A~ ADD C. This circuit is illustrated in Fig. 1, while timing of the address latch is shown in Fig. 2. Fig.1 Address latch circuit and S2 and S3 are open. At this time, external input is inhibited at S3, and the previous data is sent to the decoder. When ALE transits from "L" to "H", S1 and S4 open, and S2 and S<sub>3</sub> close. This simultaneously latches the address data, and enables output to the decoder. At this point, the new data arriving at ADD A~ADD C is blocked at S1. Subsequent transition of ALE from "H" to "L" does not produce a change; the latched data remains held. When the ALE signal is "L", S1 and S4 (Fig. 1) are closed, The method for determining selection of the analog input at INo~IN7 is by reading the value of the latched address signal. Value allocations are shown in Table 1. Address signals as related to selected Table 1 analog signal pin | ADD C | ADD B | ADD A | Analog input | |-------|-------|-------|-----------------| | 0 | 0 | . 0 | IN <sub>0</sub> | | 0 | 0 | 1 | IN <sub>1</sub> | | 0 | 1 | 0 | IN <sub>2</sub> | | 0 - | . 1 | 1 | IN <sub>3</sub> | | 1 | 0 | 0 | IN <sub>4</sub> | | 1 | . 0 | 1 | IN <sub>5</sub> | | - 1 | . 1 | 0 | IN <sub>6</sub> | | 1 | - 1 | 1 | IN <sub>7</sub> | #### 256R Ladder Network And Switch Tree Fig. 3 shows the 256R resistor ladder and switch tree circuit. The 256R ladder network is created in the diffusion process by forming 256 individual resistors into the substrate, 254 of these resistors have the same value R, while the resistor on each end of the ladder carries the value 3/ 2R and 1/2R respectively. The reference voltage source is applied to both ends of the ladder, and the reference voltage used to compare analog input voltages is output at each of the steps. The reason for using different resistance values on the ends of the ladder network is illustrated in Fig. 9 (a) showing the I/O characteristics of the A-D converter. The different resistance values provide symmetry between the zero point and full scale point in the output characteristics transfer curve. As noted in this diagram, the width of the horizontal axis of each step is determined by the potential difference created by each ladder resistor. The step widths 256R ladder network and switch tree 3/2-times that of the intermediate steps. The switch tree is an analog switch network made up of 510 MOSFETs, and is used to output the ladder step voltage selected by successive approximation register (S.A.R.) code to the comparator. The output voltage obtained from the 256R ladder and switch tree is increased or decreased in accordance with the S. A. R. code, with the monotonicity of the 256R ladder. #### Comparator amplifier used to minimize input offset voltage and drift. The comparator used in M58990P,-1 has a chopper type This circuit is illustrated in Fig. 4. Fig. 6 shows the operational timing of the comparator. At the start of the comparing cycle, So and S1 close on the positive edge of $\phi_0$ and $\phi_1$ . Analog input voltage $V_{IN}$ is then sent to the comparator. At the same time, the input of the AC amplifier is biased at point A shown in the I/O characteristics curve of Fig. 6. When $S_0$ and $S_1$ open, $S_2$ closes on the positive edge of $\phi_2$ , and the difference voltage $\Delta$ V derived from comparing analog input voltage $V_{\text{IN}}$ and reference voltage $V_{\text{REF}}$ from the ladder appears at AC amplifier input. Amplification of this difference voltage causes a voltage saturated at "H" or "L" level to appear at output. (This is shown as point B or C in Fig. 5.) Offset and drift are blocked by the AC amplifier. The comparator results are stored in the successive approximation register at the end of the comparing cycle. Fig.5 AC amplifier I/O characteristics Fig.6 Comparing cycle timing #### Successive Approximation Register (S.A.R.) The S.A.R. takes the results from the comparator and converts them to an 8-bit binary code for use in determining the reference voltage value that should be used in the next input comparison. The relationship between reference voltage VREF and the binary code is as follows: $$V_{REF} = (2^{7}C_{7} + 2^{6}C_{6} + \cdots + 2^{0}C_{0}) \times \frac{V_{FSR}}{256} + REF(-) - \frac{V_{FSR}}{512} + \cdots + C_{0} + 0.$$ Where $C_{7} + C_{6} + \cdots + C_{0} \neq 0$ . When $C_7=C_6=\cdots=C_0=0$ , $V_{REF}=REF(-)$ Here, V<sub>FSR</sub> stands for full scale range of analog voltage, which indicates the range between minimum and maximum $V_{FSR} = REF(+) - REF(-) \cdots (2)$ C7, C6...C0 are each represented by a 0 or 1 digit in the $$C_7$$ , $C_6 \cdots C_0$ are each represented by a 0 or 1 digit in the binary code, with $C_7$ the MSB and $C_0$ the LSB. Consequently, from equation (1), we have: $$V_{REF} = (\frac{1}{2}C_1 + \frac{1}{2^2}C_6 + \dots + \frac{1}{2^8}C_0) \times V_{FSR} + REF(-) - \frac{V_{FSR}}{512}, \dots (3)$$ When each digit (bit) in the right half of equation (3) is weighted from 1/2 to 1/28, the value relative to full scale can be obtained. With the successive comparator method, successive approximations are made from MSB to LSB until reference voltage V<sub>REF</sub> is as close to V<sub>IN</sub> as it can get. The following explanation provides more specifics. When the start pulse entered at the START pin transitions from "L" to "H", the S.A.R. sets only the MSB "1", the other bits being reset to "0". As a result, the voltage selected for reference voltage V<sub>REF</sub> is approximately one-half of V<sub>FSR</sub>, and this is used to compare with analog input VIN. The conversion is started when the start pulse transition from "H" to "L", and the first comparing cycle is entered. At this time, should VIN be smaller than VREF, MSB will be reset to "0". If larger, the MSB will remain "1" and the next comparing cycle will be entered. For this cycle, the bit next to MSB, C6 will be set, and the previous results will be carried up. In other words, taking the next selected reference $$V_{IN} > V_{REF}$$ , then: $$V_{REF} = (\frac{1}{2} + \frac{1}{4}) V_{FSR} - \frac{V_{FSR}}{512} + REF (-)$$ voltage as V<sub>REF</sub>', when Changing reference voltage during A-D conversion And when $V_{IN} < V_{REF}$ , $V_{REF} = \frac{1}{4} V_{FSR} = \frac{V_{FSR}}{512} REF (-)$ In the second comparing cycle, $V_{\rm IN}$ is compared with $V_{\rm REF}$ , and the results for $C_6$ are obtained. From there, the comparator cycles are repeated until the value for $C_0$ is obtained. This process is illustrated in Fig. 7. There are eight comparing cycles for each conversion cycle, and one comparing cycle requires eight clocks. This means that each conversion cycle requires 64 clocks, and since clock frequency is 640kHz, each conversion cycle requires 100 $\mu$ s. (Note 1) When the comparison has been made, results are latched in the output circuit, and the EOC signal is sent. The EOC signal is reset to "L" by the start pulse, then set "H" when the conversion is completed. The EOC signal has interrupt capability with regards to the CPU, and can be tied to the start pulse for continuous conversion. If a new start signal is entered during conversion, the S.A.R. is reset and starts over from that point. is reset and starts over from that point. Note 1 : Conversion time t<sub>C</sub>, a characteristics value that will be convered later, is defined as the time between the positive edge of the start pulse and the positive eage of EOC. Consequently, t<sub>C</sub> is a combination value of conversion cycle time, EOC delay time (1 to 8 clocks), and latch cycle time applied to the output circuit (1 clock). EOC delay time is determined by the state of the internal circuit and start pulse timing. Consequently, if continuous con- versions are to be run at a fixed conversion time, the start pulse must be applied synchronized with the positive edge of EOC. #### **Output Circuit** As illustrated in Fig. 8, the output circuit consists of a D latch and a 3-state buffer. At the end of a conversion cycle, the converted data is latched in the D latch. Then when OE transits "H", the latched data is output to pins $2^{-1} \sim 2^{-8}$ . When OE is "L", pins $2^{-1}\sim 2^{-8}$ are in a floating state. During the conversion cycle, the previous data is held in the D latch. Fig.8 Output circuit # ERRORS AND ACCURACY OF THE A-D CONVERTER Resolution The analog input voltage range over which conversion operations are possible is referred to as the full scale range (FSR), and resolution defines the number of "steps" that FSR can be broken down into. In general, n-bits of resolution indicates that FSR can be resolved into 1/2" steps. Also, resolution can be arrived at by taking FSR divided by 2" as the size of the LSB. Fig.9 A-D converter I/O characteristics and quantizing errors #### Quantizing Error An inherent error in the A-D conversion process develops due to the fact that analog input values of less than the LSB must be rounded off. Figure 9 shows the quantizing errors occurring in a 3-bit A-D converter. The I/O characteristics of a perfect 3-bit A-D converter are illustrated in Fig. 9 (a). Where FSR is 8 and LSB is 1, as shown in the diagram, analog input voltage $V_{\rm IN}$ where FSR is 8 are LSB is 1, as shown in the diagram, analog input voltage $V_{\rm IN}$ where FSR is 8 are LSB is 1. $$n - \frac{1}{2}LSB \le V_{IN} < n + \frac{1}{2}LSB (0 < n \le 7).$$ one of the two ends of the step. Fig. 9 (b) shows how quantizing errors are produced. Each step is shown like the tooth of a saw, centered on 0. An input of full scale becomes -1 LSB. This is because output codes can only be produced up to 1112=710, so when using the converter near full scale should be took care. In order to reduce quantizing errors, resolution must be in- In this case, a quantizing error of ±1/2 LSB is produced on #### Non-linearity Errors creased. Non-linearity error is the portion of A-D converter I/O characteristics that indicate the amount of deviation from the ideal line. These errors can be expressed as total linearity. or for only a portion of the scale, as differential nonlinearity. This is shown in Fig. 10. Linearity indicates the amount of deviation from a straight line drawn from the start to the end of a step. Differential linearity indicates the amount that an actual step differs from 1 LSB of perfect step width. Monotonicity is the term used to express the fact that rises and falls in output follow rises and falls in input, and monotonicity cannot be assured unless differential nonlinearity is less than 1/2 LSB. Nonlinearity in A-D conversion characteristics Zero Error And Full Scale Error Zero error is the error relative to the input voltage required to bring the output code to all "0"s, and full scale error is the error relative to the input voltage required to bring the output code to all "1"s. These errors are expressed as the amount of deviation from the perfect A-D conversion curve, and are illustrated in Fig. 11. Fig.11 Zero and full scale error # Absolute Accuracy Absolute accuracy accounts for the various errors occurring in the A-D conversion, and indicate how closely the output code represents the analog input. Where the output code is absolute accuracy = $N - \frac{V_{IN}}{ISB}$ This is shown in Fig. 12. Fig.12 A-D converter absolute accuracy #### PRECAUTIONS REGARDING REFERENCE VOLTAGE POWER SUPPLIES Fig. 13 shows a portion of the 256R ladder network and switch tree, and Fig. 14 Illustrates the turn-on resistance characteristics for MOSFETs. As Fig. 14 shows, where drain potential V<sub>D</sub> approaches V<sub>CC</sub>, the turn-on resistance of n-channel MOSFETs increases. On the other hand, when V<sub>D</sub> approaches GND, turn-on re- sistance for p-channel MOSFETs increases. devices are used. Where threshold voltage for the two transistor types is taken as VthN and VthP respectively, when VD is between GND and VthN, p-channel MOSFETs will not turn on, and when $V_D$ is in the range $V_{CC}$ - $V_{th}P$ ~ $V_{CC}$ , n-channel MOSFETs will not turn on. Due to this fact, the border formed by (REF(+) + REF(-))/2 in the switch tree of Fig. 13 is an operating limit for MOSFETs. Above this line, pchannel devices are used, and below this line n-channel Fig.13 256R ladder network and switch tree Fig.14 MOS switch turn-on resistance For ladder network and switch tree structures like this, the following precautions should be observed in the design of the reference voltage supply. 1. REF (+) potential must not exceed Vcc. 2. REF (-) potential must not go below GND. 3. The value for (REF(+) + REF(-))/2 must not differ greatly from the value of V<sub>CC</sub>/2. 4. REF(+)>REF(-) must be observed. The reason for 1 and 2 is that for MOS switches located near the V<sub>REF</sub> pin, their souces and substate PN junctions are likely to forward bias, with the resulting current flow changing ladder potentials. In 3, (REF(+) + REF(-))/2 is the potential for the center of the ladder, and as shown in Fig. 13, this is the borderline between p-channel and n-channel switch operations. Consequently, if this potential varies greatly from V<sub>CC</sub>/2, turn-on resistance of the n-channel swiches near the center of the ladder will increase. (See Fig. 14.) On the other hand, if this value is smaller than V<sub>CC</sub>/2, the turn-on resistance of the p-channel switches will increase. Where turn-on resistance is high, the required settling time es too long, and accuracy cannot be maintained. In 4, if REF(+) < REF(-), the up-down transients of the control signals from the S.A.R. will be reversed relative to the up-down transients of the reference voltage from ladder to comparator. In this case, instead of the approximations converging, the bits will diverge all "0"s or all "1"s. Also, as noted previously, where REF (+) and REF (-) approach GND and Voc respectively, the switches will not turn on. after fully charging the comparator's input capacitor becom- www.DataSheet4U.com #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Unit | | |------------------|--------------------------------------|---------------------|---------------------------|------|--| | V <sub>CC</sub> | Supply voltage | | -0.3~7 | | | | V, | Input voltage | With respect to GND | -0,3~V <sub>CC</sub> +0,3 | V | | | V <sub>o</sub> | Output voltage | | 0∼Vcc | V | | | Pd | Maximum power dissipation | Ta=25°C | 500 | mW | | | Topr | Operating free-air temperature range | | 0~70 | č | | | T <sub>stg</sub> | Storage temperature range | | -65~150 | ℃ | | #### RECOMMENDED OPERATING CONDITIONS (Ta=0~70°C, unless otherwise noted) | Symbol | Bassandan | | Limits | | | | |------------------------------------------|-----------------------------------|----------------------|--------------------|----------------------|------|--| | | Parameter | Min | Nom | Max | Unit | | | Vcc | Supply voltage | 4. 75 | 5 | 5. 25 | V | | | GND | Supply voltage | | 0 | | ٧ | | | V <sub>REF(+)</sub> | Max of reference voltage(+) | | Vcc | V <sub>cc</sub> +0.1 | V | | | V <sub>REF(-)</sub> | Min of reference voltage(—) | -0.1 | 0 | | v | | | V <sub>REF(+)</sub> +V <sub>REF(-)</sub> | | V <sub>CC</sub> -0.1 | $\frac{V_{CC}}{2}$ | V <sub>CC</sub> +0.1 | v | | | △V <sub>REF</sub> | Defferential of reference voltage | | 5. 12 | 5. 25 | V | | | V <sub>I(IN)</sub> | Analog input voltage | 0 | | V <sub>REF(+)</sub> | ٧ | | # **ELECTRICAL** CHARACTERISTICS ( $\tau_a$ =0~70 $\overset{\cdot}{c}$ , $v_{cc}$ =5V $\pm$ 5%, unless otherwise noted) | | Parameter | | Altemative | T dill | Limits | | | - Unit | |-----------------|------------------------------------------|------------------------------------------------------|----------------------|------------------------------------------------------------------|----------------------|--------|---------------------|------------------| | Symbol | Parameter | | symbol | Test conditions | Min | Тур | Max | Onic | | ViH | High-level input voltage | | V <sub>IN(1)</sub> | | 2 | | Vcc | | | VIL | Low-level input voltage | | VIN(O) | | -0.3 | - | 0.8 | V | | VoH | High-level output voltage | | Vout(1) | l <sub>OH</sub> =−360μA, T <sub>a</sub> =70℃ | V <sub>CC</sub> -0.4 | , | | V | | VoL | Low-level output voltage, 2-1~2-8 output | | V <sub>OUT</sub> (0) | I <sub>OL</sub> =1.6mA | | | 0. 45 | V | | Vol(EOC) | Low-level output voltage, EOC output | | V <sub>OUT(0)</sub> | I <sub>OL</sub> =1.2mA | | | 0.45 | · V | | I <sub>IH</sub> | High-level input current | | lin(1) | V <sub>IH</sub> =5. 25V | | | 1.0 | μΑ | | I <sub>IL</sub> | Low-level input current | | l <sub>IN</sub> (o) | V <sub>IL</sub> =0V | | | -1.0 | μA | | lozh | Off-state (high-impedance sta | ate)<br>ent 2 <sup>-1</sup> ~2 <sup>-8</sup> output | Гоит | Vo=5V | | | 3 | μΑ | | lozL | Off state (high-impedance state) | ite)<br>ent, 2 <sup>-1</sup> ~2 <sup>-8</sup> output | lour | V <sub>o</sub> =0V | | | —з | μΑ | | Icç | Supply current from V <sub>CC</sub> i | nput | | f <sub>C(≠)</sub> =500kH <sub>z</sub> , T <sub>a</sub> =70°C | | | 1000 | μΑ | | l <sub>IZ</sub> | Off-state input current, (INo~IN7 input) | | l <sub>OFF(+)</sub> | V <sub>CC</sub> =5V, V <sub>I</sub> =5V | | | 200 | nA | | l <sub>IZ</sub> | Off-state input current, (INo~IN7 input) | | l <sub>OFF</sub> () | V <sub>CC</sub> =5V, V <sub>I</sub> =0V | | | 200 | nA | | . — | Conversion resolution | | | | 8 | | | Bits | | | | M58990P | | | | ±+ | ±士 | LSB | | _ | Linearity error | M58990P-1 | | | | 生士 | ±1 | L9D | | _ | Zero error | | | V <sub>CC</sub> =V <sub>REF(+)</sub> =5.12V | | ±+ | 土士 | LSB | | | Full-scale error | | , and a | V <sub>REF(-)</sub> =GND | | ±╁ | ±눞 | LSB | | | | M58990P | | ] | - | | ±1 | LSB | | _ | Absolute accuracy | M58990P-1 | | 1 | | | ±1호 | LOD | | RLADDER | Ladder resistances | | | V <sub>co</sub> =5V | 1 | | | kΩ | | Cı | Input capacitance | | C <sub>IN</sub> . | V <sub>i</sub> =GND, V <sub>O</sub> =25mVrms, f=1MH <sub>z</sub> | www.D | ataShe | et4U <sub>c</sub> c | om <sub>pF</sub> | | Co | Output capacitance | | Cout | Vo=GND, Vo=25mVrms, f=1MHz | | | 12 | pF | #### TIMING REQUIREMENTS ( $T_8 = 25 \text{C}$ , $V_{CC} = V_{REF(+)} = 5 \text{V}$ , $V_{REF(-)} = GND$ unless otherwise noted) | Symbol DataSheetRarameter | _ | Alternative | | Limits | | | 11-14 | |---------------------------|--------------------|-----------------|-----|--------|------|------|-------| | | Symbol | Test conditions | Min | Тур | Max | Unit | | | tw(START) | Start pulse width | tws | | 200 | | | ns | | tw(ALE) | ALE pulse width | twale | | 200 | | | ns | | t <sub>SU(A)</sub> | Address setup time | ts | | 50 | | | ns | | th(A) | Address hold time | t <sub>H</sub> | | 50 | | | ns | | fo(ø) | Clock frequency | fc | | 10 | 640 | 1200 | kHz | | t <sub>C(\$)</sub> | Clock cycle | _ | | 100 | 1,56 | 0.83 | μş | ## SWITCHING CHARACTERISTICS ( $T_a=25\%$ , $V_{oc}=V_{REF(+)}=5V$ , $V_{REF(-)}=GND$ , unless otherwise noted) | Symbol | | Alternative<br>Symbol | Test conditions | Limits | | | Unit | |----------------|---------------------------------------------|-----------------------------------|---------------------------|--------|-----|-----|-------------| | | Parameter | | | Min | Тур | Max | Oill | | tezy(ne-no) | Propagation time from OE to output | t <sub>HI</sub> , t <sub>HO</sub> | C <sub>L</sub> =50pF | | | 250 | ns | | | Propagation time from OE to output floating | t <sub>IH,</sub> t <sub>OH.</sub> | | | | 250 | ns | | t <sub>G</sub> | Cycle time | to | f <sub>O(¢)</sub> =640kHz | | | 114 | ns | | td(EOC) | EOC delay time | teoc | | 1 | | 8 | Clock cycle | Input pulse rise time Input pulse fall time Reference level input output Input pulse level 0. 45~2. 4V 10ns 10ns V<sub>IH</sub>=2V, V<sub>IL</sub>=0. 8V V<sub>OH</sub>=2V, V<sub>OL</sub>=0. 8V #### TIMING DIAGRAM #### APPLICATION EXAMPLE www.DataSheet4U.com