# **DSP Microcomputers with ROM** ADSP-216x ### **SUMMARY** 16-Bit Fixed-Point DSP Microprocessors with On-Chip Memory Enhanced Harvard Architecture for Three-Bus Performance: Instruction Bus and Dual Data Buses Independent Computation Units: ALU, Multiplier/ Accumulator and Shifter Single-Cycle Instruction Execution and Multifunction Instructions On-Chip Program Memory ROM and Data Memory RAM Integrated I/O Peripherals: Serial Ports, Timer #### **FEATURES** 25 MIPS, 40 ns Maximum Instruction Rate (5 V) Separate On-Chip Buses for Program and Data Memory Program Memory Stores Both Instructions and Data (Three-Bus Performance) Dual Data Address Generators with Modulo and Bit-Reverse Addressing Efficient Program Sequencing with Zero-Overhead Looping: Single-Cycle Loop Setup Double-Buffered Serial Ports with Companding Hardware, Automatic Data Buffering and Multichannel Operation Three Edge- or Level-Sensitive Interrupts Low Power IDLE Instruction PLCC and MQFP Packages #### **GENERAL DESCRIPTION** The ADSP-216x Family processors are single-chip micro-computers optimized for digital signal processing (DSP) and other high speed numeric processing applications. The ADSP-216x processors are all built upon a common core with ADSP-2100. Each processor combines the core DSP architecture—computation units, data address generators and program sequencer—with features such as on-chip program ROM and data memory RAM, a programmable timer and two serial ports. The ADSP-2165/ADSP-2166 also adds program memory and power-down mode. This data sheet describes the following ADSP-216x Family processors: ADSP-2161/ADSP-2162/ ADSP-2163/ADSP-2164 ADSP-2165/ADSP-2166 Custom ROM-programmed DSPs: ROM-programmed ADSP-216x processors with power-down and larger on-chip memories (12K Program Memory ROM, 1K Program Memory RAM, 4K Data Memory RAM) ### REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. ### FUNCTIONAL BLOCK DIAGRAM Fabricated in a high speed, submicron, double-layer metal CMOS process, the highest-performance ADSP-216x processors operate at 25 MHz with a 40 ns instruction cycle time. Every instruction can execute in a single cycle. Fabrication in CMOS results in low power dissipation. The ADSP-2100 Family's flexible architecture and comprehensive instruction set support a high degree of parallelism. In one cycle the ADSP-216x can perform all of the following operations: - Generate the next program address - Fetch the next instruction - Perform one or two data moves - Update one or two data address pointers - Perform a computation - Receive and transmit data via one or two serial ports Table I shows the features of each ADSP-216x processor. The ADSP-216x series are memory-variant versions of the ADSP-2101 and ADSP-2103 that contain factory-programmed on-chip ROM program memory. These devices offer different amounts of on-chip memory for program and data storage. Table I shows the features available in the ADSP-216x series of custom ROM-coded processors. The ADSP-216x products eliminate the need for an external boot EPROM in your system, and can also eliminate the need for any external program memory by fitting the entire application program in on-chip ROM. These devices thus provide an excellent option for volume applications where board space and system cost constraints are of critical concern. | TABLE OF CONTENTS | TEST CONDITIONS | |----------------------------------------------------|---------------------------------| | SUMMARY 1 | Output Disable Time | | FEATURES 1 | Output Enable Time | | GENERAL DESCRIPTION | TIMING PARAMETERS | | Development Tools | (ADSP-2161/ADSP-2163/ADSP-2165) | | Additional Information | GENERAL NOTES | | ARCHITECTURE OVERVIEW 3 | TIMING NOTES | | Serial Ports 4 | MEMORY REQUIREMENTS | | Interrupts | CLOCK SIGNALS AND RESET 22 | | SYSTEM INTERFACE 5 | INTERRUPTS AND FLAGS | | Clock Signals | BUS REQUEST/BUS GRANT | | Reset | MEMORY READ | | PIN FUNCTION DESCRIPTIONS 6 | MEMORY WRITE 26 | | Program Memory Interface 7 | SERIAL PORTS | | Program Memory Maps 7 | TIMING PARAMETERS | | Data Memory Interface 8 | (ADSP-2162/ADSP-2164/ADSP-2166) | | Data Memory Map 8 | GENERAL NOTES | | Bus Interface 9 | TIMING NOTES 28 | | POWER-DOWN | MEMORY REQUIREMENTS | | Power-Down Control 9 | CLOCK SIGNALS AND RESET | | Entering Power-Down | INTERRUPTS AND FLAGS | | Exiting Power-Down | BUS REQUEST/BUS GRANT | | Low Power IDLE Instruction | MEMORY READ 32 | | ADSP-216x Prototyping | MEMORY WRITE | | Ordering Procedure for ADSP-216x ROM Processors 10 | SERIAL PORTS 34 | | Instruction Set | PIN CONFIGURATIONS | | SPECIFICATIONS-RECOMMENDED OPERATING | 68-Lead PLCC (ADSP-216x) | | CONDITIONS | 80-Lead MQFP (ADSP-216x) | | (ADSP-2161/ADSP-2163/ADSP-2165) | PACKAGE OUTLINE DIMENSIONS | | ELECTRICAL CHARACTERISTICS 13 | 68-Lead PLCC 37 | | ABSOLUTE MAXIMUM RATINGS | 80-Lead MQFP | | SPECIFICATIONS-SUPPLY CURRENT AND POWER | ORDERING GUIDE | | (ADSP-2161/ADSP-2163/ADSP-2165) | | | POWER DISSIPATION EXAMPLE | | | ENVIRONMENTAL CONDITIONS | | | CAPACITIVE LOADING | | | SPECIFICATIONS- | | | (ADSP-2161/ADSP-2163/ADSP-2165) | | | TEST CONDITIONS | | | Output Disable Time | | | Output Enable Time | | | SPECIFICATIONS-RECOMMENDED OPERATING | | | CONDITIONS | | | (ADSP-2162/ADSP-2164/ADSP-2166) | | | ELECTRICAL CHARACTERISTICS | | | ABSOLUTE MAXIMUM RATINGS | | | SPECIFICATIONS–SUPPLY CURRENT AND POWER | | | (ADSP-2162/ADSP-2164/ADSP-2166) | | | POWER DISSIPATION EXAMPLE | | | ENVIRONMENTAL CONDITIONS | | | CAPACITIVE LOADING 19 | | -2- REV. 0 Table I. ADSP-216x ROM-Programmed Processor Features | Feature | 2161 | 2162 | 2163 | 2164 | 2165 | 2166 | |---------------------------------------|------|-------|------|-------|------|-------| | Data Memory (RAM) | 1/2K | 1/2K | 1/2K | 1/2K | 4K | 4K | | Program Memory (ROM) | 8K | 8K | 4K | 4K | 12K | 12K | | Program Memory (RAM) | | | | | 1K | 1K | | Timer | • | • | • | • | • | • | | Serial Port 0 (Multichannel) | • | • | • | • | • | • | | Serial Port 1 | • | • | • | • | • | • | | Supply Voltage | 5 V | 3.3 V | 5 V | 3.3 V | 5 V | 3.3 V | | Speed Grades (Instruction Cycle Time) | | | | | | | | 10.24 MHz (97.6 ns) | | • | | • | | | | 13.00 MHz (76.9 ns) | | | | | | • | | 16.67 MHz (60 ns) | • | | • | | | • | | 20.00 MHz (50 ns) | | | | | • | | | 25 MHz (40 ns) | | | • | | • | | | Packages | | | | | | | | 68-Lead PLCC | • | • | • | • | | | | 80-Lead MQFP | • | • | • | • | • | • | | Temperature Grades | | | | | | | | K Commercial, 0°C to +70°C | • | • | • | • | • | • | | B Industrial, -40°C to +85°C | • | • | • | • | • | • | ### **Development Tools** The ADSP-216x processors are supported by a complete set of tools for system development. The ADSP-2100 Family Development Software includes C and assembly language tools that allow programmers to write code for any of the ADSP-216x processors. The ANSI C compiler generates ADSP-216x assembly source code, while the runtime C library provides ANSI-standard and custom DSP library routines. The ADSP-216x assembler produces object code modules that the linker combines into an executable file. The processor simulators provide an interactive instruction-level simulation with a reconfigurable, windowed user interface. A PROM splitter utility generates PROM programmer compatible files. EZ-ICE<sup>®</sup> in-circuit emulators allow debugging of ADSP-21xx systems by providing a full range of emulation functions such as modification of memory and register values and execution breakpoints. EZ-LAB<sup>®</sup> demonstration boards are complete DSP systems that execute EPROM-based programs. The EZ-Kit Lite is a very low-cost evaluation/development platform that contains both the hardware and software needed to evaluate the ADSP-21xx architecture. Additional details and ordering information are available in the *ADSP-2100 Family Software & Hardware Development Tools* data sheet (ADDS-21xx-TOOLS). This data sheet can be requested from any Analog Devices sales office or distributor. ### **Additional Information** This data sheet provides a general overview of ADSP-216x processor functionality. For detailed design information on the architecture and instruction set, refer to the *ADSP-2100 Family User's Manual*, Third Edition, available from Analog Devices. #### ARCHITECTURE OVERVIEW Figure 1 shows a block diagram of the ADSP-216x architecture. The processors contain three independent computational units: the ALU, the multiplier/accumulator (MAC), and the shifter. The computational units process 16-bit data directly and have provisions to support multiprecision computations. The ALU performs a standard set of arithmetic and logic operations; division primitives are also supported. The MAC performs single-cycle multiply, multiply/add, and multiply/subtract operations. The shifter performs logical and arithmetic shifts, normalization, denormalization, and derive exponent operations. The shifter can be used to efficiently implement numeric format control including multiword floating-point representations. The internal result (R) bus directly connects the computational units so that the output of any unit may be used as the input of any unit on the next cycle. A powerful program sequencer and two dedicated data address generators ensure efficient use of these computational units. The sequencer supports conditional jumps, subroutine calls, and returns in a single cycle. With internal loop counters and loop stacks, the ADSP-216x executes looped code with zero overhead—no explicit jump instructions are required to maintain the loop. Two data address generators (DAGs) provide addresses for simultaneous dual operand fetches (from data memory and program memory). Each DAG maintains and updates four address pointers. Whenever the pointer is used to access data (indirect addressing), it is post-modified by the value of one of four modify registers. A length value may be associated with each pointer to implement automatic modulo addressing for circular buffers. The circular buffering feature is also used by the serial ports for automatic data transfers to (and from) on-chip memory. Figure 1. ADSP-216x Block Diagram Efficient data transfer is achieved with the use of five internal buses: - Program Memory Address (PMA) Bus - Program Memory Data (PMD) Bus - · Data Memory Address (DMA) Bus - Data Memory Data (DMD) Bus - · Result (R) Bus The two address buses (PMA, DMA) share a single external address bus, allowing memory to be expanded off-chip, and the two data buses (PMD, DMD) share a single external data bus. The $\overline{BMS}$ , $\overline{DMS}$ and $\overline{PMS}$ signals indicate which memory space is using the external buses. Program memory can store both instructions and data, permitting the ADSP-216x to fetch two operands in a single cycle, one from program memory and one from data memory. The processor can fetch an operand from on-chip program memory and the next instruction in the same cycle. The memory interface supports slow memories and memory-mapped peripherals with programmable wait state generation. External devices can gain control of the processor's buses with the use of the bus request/grant signals $(\overline{BR}, \overline{BG})$ . One bus grant execution mode (GO Mode) allows the ADSP-216x to continue running from internal memory. A second execution mode requires the processor to halt while buses are granted. Each ADSP-216x processor can respond to several different interrupts. There can be up to three external interrupts, configured as edge- or level-sensitive. Internal interrupts can be generated by the timer and serial ports. There is also a master RESET signal. Booting circuitry provides for loading on-chip program memory automatically from byte-wide external memory. After reset, three wait states are automatically generated. This allows, for example, a 60 ns ADSP-2161 to use a 200 ns EPROM as external boot memory. Multiple programs can be selected and loaded from the EPROM with no additional hardware. The data receive and transmit pins on SPORT1 (Serial Port 1) can be alternatively configured as a general-purpose input flag and output flag. You can use these pins for event signalling to and from an external device. A programmable interval timer can generate periodic interrupts. A 16-bit count register (TCOUNT) is decremented every n cycles, where n-1 is a scaling value stored in an 8-bit register (TSCALE). When the value of the count register reaches zero, an interrupt is generated and the count register is reloaded from a 16-bit period register (TPERIOD). ### **Serial Ports** The ADSP-216x processors include two synchronous serial ports (SPORTs) for serial communications and multiprocessor communication. All of the ADSP-216x processors have two serial ports (SPORT0, SPORT1). The serial ports provide a complete synchronous serial interface with optional companding in hardware. A wide variety of framed or frameless data transmit and receive modes of operation are available. Each SPORT can generate an internal programmable serial clock or accept an external serial clock. Each serial port has a 5-pin interface consisting of the following signals: | Signal Name | Function | |-------------|--------------------------------------| | SCLK | Serial Clock (I/O) | | RFS | Receive Frame Synchronization (I/O) | | TFS | Transmit Frame Synchronization (I/O) | | DR | Serial Data Receive | | DT | Serial Data Transmit | -4- REV. 0 The ADSP-216x serial ports offer the following capabilities: **Bidirectional**—Each SPORT has a separate, double-buffered transmit and receive function. *Flexible Clocking*—Each SPORT can use an external serial clock or generate its own clock internally. Flexible Framing—The SPORTs have independent framing for the transmit and receive functions; each function can run in a frameless mode or with frame synchronization signals internally generated or externally generated; frame sync signals may be active high or inverted, with either of two pulsewidths and timings. **Different Word Lengths**—Each SPORT supports serial data word lengths from 3 to 16 bits. **Companding in Hardware**—Each SPORT provides optional A-law and μ-law companding according to CCITT recommendation G.711. *Flexible Interrupt Scheme*—Receive and transmit functions can generate a unique interrupt upon completion of a data word transfer. Autobuffering with Single-Cycle Overhead—Each SPORT can automatically receive or transmit the contents of an entire circular data buffer with only one overhead cycle per data word; an interrupt is generated after the transfer of the entire buffer is completed. Multichannel Capability (SPORT0 Only)—SPORT0 provides a multichannel interface to selectively receive or transmit a 24-word or 32-word, time-division multiplexed serial bit stream; this feature is especially useful for T1 or CEPT interfaces, or as a network communication scheme for multiple processors. Alternate Configuration—SPORT1 can be alternatively configured as two external interrupt inputs ( $\overline{IRQ0}$ , $\overline{IRQ1}$ ) and the Flag In and Flag Out signals (FI, FO). ### Interrupts The ADSP-216x's interrupt controller lets the processor respond to interrupts with a minimum of overhead. Up to three external interrupt input pins, $\overline{IRQ0}$ , $\overline{IRQ1}$ and $\overline{IRQ2}$ , are provided. $\overline{IRQ2}$ is always available as a dedicated pin; $\overline{IRQ1}$ and IRQ0 may be alternately configured as part of Serial Port 1. The ADSP-216x also supports internal interrupts from the timer and the serial ports. The interrupts are internally prioritized and individually maskable (except for $\overline{RESET}$ which is nonmaskable). The $\overline{IRQx}$ input pins can be programmed for either level- or edge-sensitivity. The interrupt priorities for each ADSP-216x processor are shown in Table II. Table II. Interrupt Vector Addresses and Priority | ADSP-216x Interrupt Source | Interrupt<br>Vector Address | |----------------------------|-----------------------------| | RESET Startup | 0x0000 | | IRQ2 or Power-Down | 0x0004 (High Priority) | | SPORT0 Transmit | 0x0008 | | SPORT0 Receive | 0x000C | | SPORT1 Transmit or IRQ1 | 0x0010 | | SPORT1 Receive or IRQ0 | 0x0014 | | Timer | 0x0018 (Low Priority) | The ADSP-216x uses a vectored interrupt scheme: when an interrupt is acknowledged, the processor shifts program control to the interrupt vector address corresponding to the interrupt received. Interrupts can be optionally nested so that a higher priority interrupt can preempt the currently executing interrupt service routine. Each interrupt vector location is four instructions in length so that simple service routines can be coded entirely in this space. Longer service routines require an additional JUMP or CALL instruction. Individual interrupt requests are logically ANDed with the bits in the IMASK register; the highest-priority unmasked interrupt is then selected. The interrupt control register, $\overline{ICNTL}$ , allows the external interrupts to be set as either edge- or level-sensitive. Depending on Bit 4 in $\overline{ICNTL}$ , interrupt service routines can either be nested (with higher priority interrupts taking precedence) or be processed sequentially (with only one interrupt service active at a time). The interrupt force and clear register, IFC, is a write-only register that contains a force bit and a clear bit for each interrupt. When responding to an interrupt, the ASTAT, MSTAT and IMASK status registers are pushed onto the status stack and the PC counter is loaded with the appropriate vector address. The status stack is seven levels deep to allow interrupt nesting. The stack is automatically popped when a return from the interrupt instruction is executed. ### Pin Definitions Pin Function Descriptions show pin definitions for the ADSP-216x processors. Any inputs not used must be tied to $V_{\rm DD}$ . ### **SYSTEM INTERFACE** Figure 3 shows a typical system for the ADSP-216x with two serial I/O devices, an optional external program and data memory. A total of 12K words of data memory and 15K words of program memory is addressable. Programmable wait-state generation allows the processors to easily interface to slow external memories. The ADSP-216x processors also provide either: one external interrupt ( $\overline{IRQ2}$ ) and two serial ports (SPORT0, SPORT1), or three external interrupts ( $\overline{IRQ2}$ , $\overline{IRQ1}$ , $\overline{IRQ0}$ ) and one serial port (SPORT0). #### **Clock Signals** The ADSP-216x processors' CLKIN input may be driven by a crystal or by a TTL-compatible external clock signal. The CLKIN input may not be halted or changed in frequency during operation, nor operated below the specified low frequency limit. If an external clock is used, it should be a TTL-compatible signal running at the instruction rate. The signal should be connected to the processor's CLKIN input; in this case, the XTAL input must be left unconnected. Because the ADSP-216x processors include an on-chip oscillator circuit, an external crystal may also be used. The crystal should be connected across the CLKIN and XTAL pins, with two capacitors connected as shown in Figure 2. A parallel-resonant, fundamental frequency, microprocessor-grade crystal should be used. REV. 0 –5– Figure 2. External Crystal Connections A clock output signal (CLKOUT) is generated by the processor, synchronized to the processor's internal cycles. ### Reset The RESET signal initiates a complete reset of the ADSP-216x. The RESET signal must be asserted when the chip is powered up to assure proper initialization. If the RESET signal is applied during initial power-up, it must be held long enough to allow the processor's internal clock to stabilize. If RESET is activated at any time after power-up and the input clock frequency does not change, the processor's internal clock continues and does not require this stabilization time. The power-up sequence is defined as the total time required for the crystal oscillator circuit to stabilize after a valid $V_{DD}$ is applied to the processor and for the internal phase-locked loop (PLL) to lock onto the specific crystal frequency. A minimum of 2000 $t_{CK}$ cycles will ensure that the PLL has locked (this does not, however, include the crystal oscillator start-up time). During this power-up sequence the $\overline{RESET}$ signal should be held low. On any subsequent resets, the $\overline{RESET}$ signal must meet the minimum pulsewidth specification, $t_{RSP}$ . To generate the $\overline{RESET}$ signal, use either an RC circuit with an external Schmidt trigger or a commercially available reset IC. (Do not use only an RC circuit.) The $\overline{RESET}$ input resets all internal stack pointers to the empty stack condition, masks all interrupts, and clears the MSTAT register. When $\overline{RESET}$ is released, the boot loading sequence is performed (provided there is no pending bus request and the chip is configured for booting, with MMAP = 0). The first instruction is then fetched from internal program memory location 0x0000. ### PIN FUNCTION DESCRIPTIONS | Pin<br>Name(s) | # of<br>Pins | Input/<br>Output | Function | |--------------------------|--------------|------------------|--------------------------------------------------------------| | Address | 14 | O | Address outputs for program, data and boot memory. | | Data <sup>1</sup> | 24 | I/O | Data I/O pins for program and data memories. Input only for | | | | | boot memory, with two MSBs used for boot memory addresses. | | | | | Unused data lines may be left floating. | | RESET | 1 | I | Processor Reset Input | | ĪRQ2 | 1 | I | External Interrupt Request #2 | | $\overline{BR}^2$ | 1 | I | External Bus Request Input | | $\overline{\text{BG}}$ | 1 | O | External Bus Grant Output | | PMS | 1 | O | External Program Memory Select | | DMS | 1 | O | External Data Memory Select | | BMS | 1 | O | Boot Memory Select | | RD | 1 | O | External Memory Read Enable | | $\overline{WR}$ | 1 | O | External Memory Write Enable | | MMAP | 1 | I | Memory Map Select Input | | CLKIN, XTAL | 2 | I | External Clock or Quartz Crystal Input | | CLKOUT | 1 | O | Processor Clock Output | | $V_{ m DD}$ | | | Power Supply Pins | | GND | | | Ground Pins | | SPORT0 | 5 | I/O | Serial Port 0 Pins (TFS0, RFS0, DT0, DR0, SCLK0) | | SPORT1 | 5 | I/O | Serial Port 1 Pins (TFS1, RFS1, DT1, DR1, SCLK1) | | or Interrupts and Flags: | | | | | IRQ0 (RFS1) | 1 | I | External Interrupt Request #0 | | ĪRQ1 (TFS1) | 1 | I | External Interrupt Request #1 | | FI <i>(DR1)</i> | 1 | I | Flag Input Pin | | FO ( <i>DT1</i> ) | 1 | O | Flag Output Pin | | $PWDACK^3$ | 1 | O | Indicates when the processor has entered power-down. | | $PWDFLAG^3$ | 1 | I | Low-to-High Transition of the Power-Down Flag. Input pin can | | | | | be used to terminate power-down. | NOTES <sup>3</sup>Only on ADSP-2165/ADSP-2166. -6- REV. 0 $<sup>^{1}</sup>Un$ used data bus lines may be left floating. $^{2}\overline{BR}$ must be tied high (to $V_{DD}$ ) if not used. Figure 3. Basic System Configuration ### **Program Memory Interface** The on-chip program memory address bus (PMA) and on-chip program memory data bus (PMD) are multiplexed with the on-chip data memory buses (DMA, DMD), creating a single external data bus and a single external address bus. The external data bus is bidirectional and is 24 bits wide to allow instruction fetches from external program memory. Program memory may contain code and data. The external address bus is 14 bits wide. For the ADSP-216x, these lines can directly address up to 16K words, of which 2K are on-chip. The data lines are bidirectional. The program memory select $(\overline{PMS})$ signal indicates accesses to program memory and can be used as a chip select signal. The write $(\overline{WR})$ signal indicates a write operation and is used as a write strobe. The read $(\overline{RD})$ signal indicates a read operation and is used as a read strobe or output enable signal. The ADSP-216x processors write data from their 16-bit registers to 24-bit program memory using the PX register to provide the lower eight bits. When the processor reads 16-bit data from 24-bit program memory to a 16-bit data register, the lower eight bits are placed in the PX register. The program memory interface can generate 0 to 7 wait states for external memory devices; default is to 7 wait states after RESET. ### **Program Memory Maps** Program memory can be mapped in two ways, depending on the state of the MMAP pin. Figure 4 shows the program memory map for the ADSP-2165/ADSP-2166. Figures 5 and 6 show the program memory maps for the ADSP-2161/ADSP-2162 and ADSP-2163/ADSP-2164, respectively. ### ADSP-2165|ADSP-2166 When MMAP = 0, on-chip program memory ROM occupies 12K words beginning at address 0x0000. Internal program memory RAM occupies 1K words beginning at address 0x3000. Off-chip program memory uses the 2K words beginning at address 0x3800. The ADSP-2165/ADSP-2166 does not support boot memory. When MMAP = 1, 2K words of off-chip program memory begin at address 0x0000. 10K words of on-chip program memory ROM at 0x800 to 0x2FFF, and the remainder 2K words of program memory ROM is at 0x3800 to 0x3FFF. Internal program memory RAM occupies 1K words at address 0x300 to 0x33FF. Figure 4. ADSP-2165/ADSP-2166 Program Memory Maps ADSP-2161/ADSP-2162 When MMAP = 0, on-chip program memory ROM occupies 8K words beginning at address 0x0000. Off-chip program memory uses the remaining 8K words beginning at address 0x2000. When MMAP = 1, 2K words of off-chip program memory begin at address 0x0000. 6K words of on-chip program memory ROM are at 0x0800 to 0x1FF0, and the remainder 2K words of program memory ROM is at 0x3800 to 0x3FFF. An additional 6K of off-chip program memory is at 0x2000 to 0x37FF. Figure 5. ADSP-2161/ADSP-2162 Program Memory Maps REV. 0 -7- ### ADSP-2163|ADSP-2164 When MMAP = 0, on-chip program memory ROM occupies 4K words beginning at address 0x0000. Off-chip program memory uses the remaining 12K words beginning at address 0x1000. When MMAP = 1, 2K words of off-chip program memory begin at address 0x0000. 2K words of on-chip program memory ROM is at 0x0800 to 0x0FF0, and the remainder 2K words of program memory ROM is at 0x3800 to 0x3FFF. An additional 10K of off-chip program memory is at 0x1000 to 0x37FF. Figure 6. ADSP-2163/ADSP-2164 Program Memory Maps ### **Data Memory Interface** The data memory address bus (DMA) is 14 bits wide. The bidirectional external data bus is 24 bits wide, with the upper 16 bits used for data memory data (DMD) transfers. The data memory select (DMS) signal indicates access to data memory and can be used as a chip select signal. The write (WR) signal indicates a write operation and can be used as a write strobe. The read (RD) signal indicates a read operation and can be used as a read strobe or output enable signal. The ADSP-216x processors support memory-mapped I/O, with the peripherals memory-mapped into the data memory address space and accessed by the processor in the same manner as data memory. ### **Data Memory Map** For the ADSP-2165/ADSP-2166, on-chip data memory RAM resides in the 4K words beginning at address 0x2000, as shown in Figure 7. Data memory locations from 0x3000 to the end of data memory at 0x3FFF are reserved. Control and status registers for the system, timer, wait-state configuration, and serial port operations are located in this region of memory. The remaining 8K of data memory is located off-chip. This external data memory is divided into three zones, each associated with its own wait-state generator. This allows slower peripherals to be memory-mapped into data memory for which wait states are specified. By mapping peripherals into different zones, you can accommodate peripherals with different wait-state requirements. All zones default to 7 wait states after RESET. Figure 7. ADSP-2165/ADSP-2166 Data Memory Map ### ADSP-2161|ADSP-2162|ADSP-2163|ADSP-2164 For the ADSP-2161/ADSP-2162/ADSP-2163/ADSP-2164, onchip data memory RAM resides in the 512 words beginning at address 0x3800, also shown in Figure 8. Data memory locations from 0x3A00 to the end of data memory at 0x3FFF are reserved. Control and status registers for the system, timer, wait-state configuration, and serial port operations are located in this region of memory. Figure 8. ADSP-2161/ADSP-2162/ADSP-2163/ADSP-2164 Data Memory Map The remaining 14K of data memory is located off-chip. This external data memory is divided into five zones, each associated with its own wait-state generator. This allows slower peripherals to be memory-mapped into data memory for which wait states are specified. By mapping peripherals into different zones, you can accommodate peripherals with different wait-state requirements. All zones default to seven wait states after RESET. -8- REV. 0 #### **Bus Interface** The ADSP-216x processors can relinquish control of their data and address buses to an external device. When the external device requires control of the buses, it asserts the bus request signal $(\overline{BR})$ . If the ADSP-216x is not performing an external memory access, it responds to the active $\overline{BR}$ input in the next cycle by: - Three-stating the data and address buses and the PMS, \overline{DMS}, \overline{BMS}, \overline{RD}, \overline{WR} output drivers, - Asserting the bus grant (BG) signal, and halting program execution. If the Go mode is set, however, the ADSP-216x will not halt program execution until it encounters an instruction that requires an external memory access. If the ADSP-216x is performing an external memory access when the external device asserts the $\overline{BR}$ signal, it will not three-state the memory interfaces or assert the $\overline{BG}$ signal until the cycle after the access completes (up to eight cycles later depending on the number of wait states). The instruction does not need to be completed when the bus is granted; the ADSP-21xx will grant the bus between two memory accesses if an instruction requires more than one external memory access. When the $\overline{BR}$ signal is released, the processor releases the $\overline{BG}$ signal, re-enables the output drivers and continues program execution from the point at which it stopped. The bus request feature operates at all times, including when the processor is booting and when $\overline{RESET}$ is active. If this feature is not used, the $\overline{BR}$ input should be tied high (to $V_{DD}$ ). ### **POWER-DOWN** The ADSP-2165/ADSP-2166 processors have a low power feature that lets the processor enter a very low power dormant state through hardware or software control. A list of power-down features follows: - Processor registers and on-chip memory contents are maintained during power-down. - Power-down mode holds the processor in CMOS standby with a maximum current of less than 100 μA in some modes. - Support for an externally generated TTL or CMOS processor clock. The external clock can continue running during power-down without affecting the lowest power rating. - Support for crystal operation includes disabling the oscillator to save power. (The processor automatically waits 4096 CLKIN cycles for the crystal oscillator to start and stabilize). - When power-down mode is enabled, powering down of the processor can be initiated either by externally generated IRQ2 interrupt or by using the IRQ2 force bit in the IFC register. - Power-Down Acknowledge Pin (PWDACK) indicates when the processor has entered power-down. - Interrupt support allows an unlimited number of instructions to be executed before optionally powering down. - Context clear/save control allows the processor to continue where it left off or start with a clean context when leaving the power-down state. - Low-to-high transition of the power-down flag input pin (PWDFLAG) can be used to terminate power-down. - The RESET pin also can also be used to terminate power-down. ### **Power-Down Control** Several parameters of power-down operation can be controlled through control bits of the "power-down/sportl autobuffer control register." This control register is memory-mapped at location 0x3FEF and the power-down control bits are as follows: bit[15] xtal: xtal pin disable during power-down 1 = disabled, 0 = enable (default) bit[14] pwdflag: (read only) when pwdena = 1, the value of bit [14] pwdflag is equal to the status of the pwdflag input pin. when pwdena = 0, the value of bit [14] pwdflag is equal to 0. bit[13] pwdena: power-down enable 1 = enable, 0 = disable (default) if pwdena is set to 0, then the output pin PWDACK is driven low and the input pin PWDFLAG is disabled Note: It is not recommended that power-down enable be set or cleared during an $\overline{IRQ2}$ interrupt. bit[12] pucr: power-up context reset 1 = soft reset, 0 = resume execution (default) ### **Entering Power-Down** The power-down sequence is defined as follows: • Enable power-down logic by setting the pwdena bit in the power-down/sportl autobuffer control register. Note: In order to power-down, the PWDENA bit must be set before the $\overline{IRQ2}$ interrupt is initiated. - Initiate the power-down sequence by generating an IRQ2 interrupt either externally or by software use of the IFC register. - The processor vectors to the $\overline{IRQ2}$ interrupt vector located at 0x0004. - Any number of housekeeping instructions, starting at location 0x0004 can be executed prior to the processor entering the power-down mode. - The processor enters the power-down mode when the processor executes an IDLE instruction while executing the IRQ2 interrupt routine. ### Notes: - If an RTI instruction is executed before the processor encounter an IDLE instruction, then the processor returns from the IRQ2 interrupt and the power-down sequence is aborted. - The user can differentiate between a "normal" IRQ2 interrupt and a "power-down" IRQ2 interrupt by resetting the PWDFLAG pin and checking the status of this pin by testing the PWDFLAG bit in the power-down/SPORT1 autobuffer control register located at DM[0x3FEF]. REV. 0 –9– ### **Exiting Power-Down** The power-down mode can be exited with the use of the PWDFLAG or RESET pin. Applying a low-to-high transition to the PWDFLAG pin takes the processor out of power-down mode. In this case, a delay of 4096 cycles is automatically induced by the processor. Also, depending on the status of the power-up context reset bit (pucr), the processor either 1) continues to execute instructions following the IDLE instruction that caused the power-down. A RTI instruction is required to pass control back to the main routine (pucr = 0) or 2) resumes operation from power-down by clearing the PC, STATUS, LOOP and CNTR stack. The IMASK and ASTAT registers are set to 0 and the SSTAT goes to 0x55. The processor then starts executing instructions from the address zero (pucr = 1). In the case where the power-down mode is exited by asserting the $\overline{RESET}$ pin, the processor state is reset and instruction are executed from address 0x0000. The $\overline{RESET}$ pin in this case must be held low long enough for the external crystal (if any) and the on-chip PLL to stabilize and lock. #### **Low Power IDLE Instruction** The IDLE instruction places the ADSP-216x processor in low power state in which it waits for an interrupt. When an interrupt occurs, it is serviced and execution continues with instruction following IDLE. Typically this next instruction will be a JUMP back to the IDLE instruction. This implements a low power standby loop. The $IDLE\ n$ instruction is a special version of IDLE that slows the processor's internal clock signal to further reduce power consumption. The reduced clock frequency, a programmable fraction of the normal clock rate, is specified by a selectable divisor, n, given in the IDLE instruction. The syntax of the instruction is: IDLE n; where n = 16, 32, 64 or 128. The instruction leaves the chip in an idle state, operating at the slower rate. While it is in this state, the processor's other internal clock signals, such as SCLK, CLKOUT, and the timer clock, are reduced by the same ratio. Upon receipt of an enabled interrupt, the processor will stay in the IDLE state for up to a maximum of n CLKIN cycles, where n is the divisor specified in the instruction, before resuming normal operation. When the *IDLE* n instruction is used, it slows the processor's internal clock and thus its response time to incoming interrupts—the 1-cycle response time of the standard IDLE state is increased by n, the clock divisor. When an enabled interrupt is received, the ADSP-216x will remain in the IDLE state for up to a maximum of n CLKIN cycles (where n = 16, 32, 64 or 128) before resuming normal operation. When the $IDLE\ n$ instruction is used in systems that have an externally generated serial clock (SCLK), the serial clock rate may be faster than the processor's reduced internal clock rate. Under these conditions, interrupts must not be generated at a faster rate than can be serviced, due to the additional time the processor takes to come out of the IDLE state (a maximum of n CLKIN cycles). ### ADSP-216x Prototyping You can prototype your ADSP-216x system with either ADSP-2101 or ADSP-2103 RAM-based processors. When code is fully developed and debugged, it can be submitted to Analog Devices for conversion into an ADSP-216x ROM product. The ADSP-2101 EZ-ICE emulator can be used for development of ADSP-216x systems. For the 3.3 V ADSP-2162/ADSP-2164 and ADSP-2166, a voltage converter interface board provides 3.3 V emulation. Additional overlay memory is used for emulation of ADSP-2161/ADSP-2162 systems. It should be noted that due to the use of off-chip overlay memory to emulate the ADSP-2161/ADSP-2162, a performance loss may be experienced when both executing instructions and fetching program memory data from the off-chip overlay memory in the same cycle. This can be overcome by locating program memory data in on-chip memory. Ordering Procedure for ADSP-216x ROM Processors To place an order for a custom ROM-coded ADSP-2161, ADSP-2162, ADSP-2163, ADSP-2164, ADSP-2165 or ADSP-2166 processor, you must: Complete the following forms contained in the ADSP ROM Ordering Package, available from your Analog Devices sales representative: ADSP-216x ROM Specification Form ROM Release Agreement ROM NRE Agreement & Minimum Quantity Order (MQO) Acceptance Agreement for Preproduction ROM Products - Return the forms to Analog Devices along with two copies of the Memory Image File (.EXE file) of your ROM code. The files must be supplied on two 3.5" or 5.25" floppy disks for the IBM PC (DOS 2.01 or higher). - 3. Place a purchase order with Analog Devices for nonrecurring engineering changes (NRE) associated with ROM product development. After this information is received, it is entered into Analog Devices' ROM Manager System which assigns a custom ROM model number to the product. This model number will be branded on all prototype and production units manufactured to these specifications. To minimize the risk of code being altered during this process, Analog Devices verifies that the .EXE files on both floppy disks are identical, and recalculates the checksums for the .EXE file entered into the ROM Manager System. The checksum data, in the form of a ROM Memory Map, a hard copy of the .EXE file, and a ROM Data Verification form are returned to you for inspection. A signed ROM Verification Form and a purchase order for production units are required prior to any product being manufactured. Prototype units may be applied toward the minimum order quantity. Upon completion of prototype manufacture, Analog Devices will ship prototype units and a delivery schedule update for production units. An invoice against your purchase order for the NRE charges is issued at this time. There is a charge for each ROM mask generated and a minimum order quantity. Consult your sales representative for details. A separate order must be placed for parts of a specific package type, temperature range, and speed grade. #### Instruction Set **ALU Instructions** The ADSP-216x assembly language uses an algebraic syntax for ease of coding and readability. The sources and destinations of computations and data movements are written explicitly in each assembly statement, eliminating cryptic assembler mnemonics. Every instruction assembles into a single 24-bit word and executes in a single cycle. The instructions encompass a wide variety of instruction types along with a high degree of operational ``` parallelism. There are five basic categories of instructions: data move instructions, computational instructions, multifunction instructions, program flow control instructions and miscellaneous instructions. Multifunction instructions perform one or two data moves and a computation. ``` The instruction set is summarized below. The ADSP-2100 Family Users Manual contains a complete reference to the instruction set. ``` [IF cond] AR | AF xop + yop [+ C]; Add/Add with Carry Subtract X - Y/Subtract X - Y with Borrow xop - yop [+ C-1]; Subtract Y - X/Subtract Y - X with Borrow = yop - xop [+ C-1]; = xop AND yop; AND = xop OR yop; OR XOR = xop XOR yop; = PASS xop; Pass, Clear = -xop; Negate = NOT xop; NOT ABS xop; Absolute Value yop + 1; Increment = yop - 1; Decrement DIVS yop, xop; Divide DIVQ xop; MAC Instructions [IF cond] MR|MF = Multiply xop ⋆ yop; MR + xop * yop ; Multiply/Accumulate Multiply/Subtract = MR - xop * yop ; MR; Transfer MR Clear 0; IF MV SAT MR; Conditional MR Saturation Shifter Instructions SR = [SR OR] ASHIFT xop; Arithmetic Shift [IF cond] [IF cond] SR = [SR OR] LSHIFT xop; Logical Shift SR = [SR OR] ASHIFT xop BY < exp>; Arithmetic Shift Immediate SR = [SR OR] LSHIFT xop BY < exp>; Logical Shift Immediate [IF cond] SE = EXP \times p; Derive Exponent [IF cond] SB = EXPADJ xop; Block Exponent Adjust SR = [SR OR] NORM xop; Normalize [IF cond] Data Move Instructions Register-to-Register Move reg = reg; reg = < data > ; Load Register Immediate reg = DM (< addr>); Data Memory Read (Direct Address) dreg = DM (Ix, My); Data Memory Read (Indirect Address) Program Memory Read (Indirect Address) dreg = PM (Ix, My); Data Memory Write (Direct Address) DM (< addr >) = reg; DM (Ix, My) = dreg; Data Memory Write (Indirect Address) PM (Ix, My) = dreg; Program Memory Write (Indirect Address) Multifunction Instructions <ALU>|<MAC>|<SHIFT>, dreg = dreg; Computation with Register-to-Register Move \langle ALU \rangle | \langle MAC \rangle | \langle SHIFT \rangle, dreg = DM (Ix, My); Computation with Memory Read \langle ALU \rangle | \langle MAC \rangle | \langle SHIFT \rangle, dreg = PM (Ix, My); Computation with Memory Read DM (Ix, My) = dreg, \langle ALU \rangle | \langle MAC \rangle | \langle SHIFT \rangle; Computation with Memory Write PM (Ix, My) = dreg, <ALU>|<MAC>|<SHIFT>; Computation with Memory Write dreg = DM (Ix, My), dreg = PM (Ix, My); Data & Program Memory Read \langle ALU \rangle | \langle MAC \rangle, dreg = DM (Ix, My), dreg = PM (Ix, My); ALU/MAC with Data & Program Memory Read ``` REV. 0 -11- ``` Program Flow Instructions DO <addr> [UNTIL term]; Do Until Loop [IF cond] JUMP (Ix); Jump [IF cond] JUMP <addr>; [IF cond] CALL (Ix); Call Subroutine [IF cond] CALL <addr>; IF [NOT] FLAG_IN JUMP <addr>; Jump/Call on Flag In Pin IF [NOT] FLAG_IN CALL <addr>; [IF cond] SET | RESET | TOGGLE FLAG_OUT [, ...]; Modify Flag Out Pin [IF cond] RTS; Return from Subroutine [IF cond] RTI; Return from Interrupt Service Routine IDLE [(n)]; Miscellaneous Instructions NOP; No Operation MODIFY (Ix, My); Modify Address Register [PUSH STS] [, POP CNTR] [, POP PC] [, POP LOOP] ; Stack Control ENA | DIS SEC_REG [, ...]; Mode Control BIT REV AV_LATCH AR SAT M_MODE TIMER G MODE Notation Conventions Index registers for indirect addressing My Modify registers for indirect addressing Immediate data value <data> <addr> Immediate address value Exponent (shift value) in shift immediate instructions (8-bit signed number) <exp> Any ALU instruction (except divide) <ALU> <MAC> Any multiply-accumulate instruction <SHIFT> Any shift instruction (except shift immediate) Condition code for conditional instruction cond Termination code for DO UNTIL loop term Data register (of ALU, MAC, or Shifter) dreg Any register (including dregs) reg A semicolon terminates the instruction Commas separate multiple operations of a single instruction Optional part of instruction ] Optional, multiple operations of an instruction ``` ### **Assembly Code Example** option1 | option2 The following example is a code fragment that performs the filter tap update for an adaptive filter based on a least-mean-squared algorithm. Notice that the computations in the instructions are written like algebraic equations. List of options; choose one. -12- REV. 0 ## **SPECIFICATIONS** ## ADSP-2161/ADSP-2163/ADSP-2165—RECOMMENDED OPERATING CONDITIONS | | | K Grade | | B Grade | | | |-------------------------------|-------------------------------------------------|-----------|-------------|-------------|-------------|---------| | Parameter | | Min | Max | Min | Max | Unit | | $\overline{V_{DD}}$ $T_{AMB}$ | Supply Voltage<br>Ambient Operating Temperature | 4.50<br>0 | 5.50<br>+70 | 4.50<br>-40 | 5.50<br>+85 | V<br>°C | See "Environmental Conditions" for information on thermal specifications. ## **ELECTRICAL CHARACTERISTICS** | Parar | neter | Test Conditions | Min | Max | Unit | |---------------------------------------|-----------------------------------------------|-----------------------------------------------------------------------------------|--------------------|-----|------| | $\overline{\mathrm{V}_{\mathrm{IH}}}$ | Hi-Level Input Voltage <sup>1, 2</sup> | $@V_{DD} = max$ | 2.0 | | V | | $V_{IH}$ | Hi-Level CLKIN and Reset Voltage | $@V_{DD} = max$ | 2.2 | | V | | $V_{IL}$ | Lo-Level Input Voltage <sup>1, 3</sup> | $@V_{DD} = min$ | | 0.8 | V | | $V_{OH}$ | Hi-Level Output Voltage <sup>1, 4, 5</sup> | $@V_{DD} = min, I_{OH} = -0.5 \text{ mA}$ | 2.4 | | V | | | | $@V_{DD} = min, I_{OH} = -100 \mu A^6$ | $V_{\rm DD} - 0.3$ | | V | | $V_{OL}$ | Lo-Level Output Voltage <sup>1, 4, 5</sup> | $@V_{DD} = min, I_{OL} = 2 mA$ | | 0.4 | V | | $I_{\mathrm{IH}}$ | Hi-Level Input Current <sup>3</sup> | $@V_{DD} = max, V_{IN} = V_{DD} max$ | | 10 | μΑ | | $I_{\rm IL}$ | Lo-Level Input Current <sup>3</sup> | $@V_{DD} = max, V_{IN} = 0 V$ | | 10 | μA | | $I_{OZH}$ | Three-State Leakage Current <sup>7</sup> | $@V_{DD} = max, V_{IN} = V_{DD} max^8$ | | 10 | μA | | $I_{OZL}$ | Three-State Leakage Current <sup>7</sup> | $@V_{DD} = max, V_{IN} = 0 V^{8}$ | | 10 | μA | | $C_{I}$ | Input Pin Capacitance <sup>3, 6, 9</sup> | $@V_{IN} = 2.5 \text{ V}, f_{IN} = 1.0 \text{ MHz}, T_{AMB} = 25^{\circ}\text{C}$ | | 8 | pF | | $C_{o}$ | Output Pin Capacitance <sup>6, 7, 9, 10</sup> | $@V_{IN} = 2.5 \text{ V}, f_{IN} = 1.0 \text{ MHz}, T_{AMB} = 25^{\circ}\text{C}$ | | 8 | pF | ### NOTES ### ABSOLUTE MAXIMUM RATINGS\* | Supply Voltage | 0.3 V to +7 V | |----------------------------|--------------------------------------------------------| | Input Voltage | $\dots \dots -0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Output Voltage Swing | $\dots \dots -0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Operating Temperature Ran | ge (Ambient) $-40^{\circ}$ C to $+85^{\circ}$ C | | | (No Extended Temperature Range) | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (10 sec) | PGA +300°C | | Lead Temperature (5 sec) P | LCC, MQFP, TQFP+280°C | | | | <sup>\*</sup>Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### CAUTION\_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-216x features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. 0 -13- <sup>&</sup>lt;sup>1</sup>Bidirectional pins: D0-D23, SCLK1, RFS1, TFS1, SCLK0, RFS0, TFS0. <sup>&</sup>lt;sup>2</sup>Input-only pins: RESET, IRQ2, BR, MMAP, DR1, DR0. <sup>&</sup>lt;sup>3</sup>Input-only pins: CLKIN, RESET, IRQ2, BR, MMAP, DR1, DR0. <sup>4</sup>Output pins: BG, PMS, DMS, BMS, RD, WR, A0-A13, CLKOUT, DT1, DT0. <sup>&</sup>lt;sup>5</sup>Although specified for TTL outputs, all ADSP-21xx outputs are CMOS-compatible and will drive to V<sub>DD</sub> and GND, assuming no dc loads. 6Guaranteed but not tested. Three-stateable pins: A0-A13, D0-D23, PMS, DMS, BMS, RD, WR, DT1, SCLK1, RFS1, TFS1, DT0, SCLK0, RFS0, TFS0. <sup>&</sup>lt;sup>8</sup>0 V on BR, CLKIN Active (to force three-state condition). <sup>&</sup>lt;sup>9</sup>Applies to PLCC, MQFP package types. <sup>&</sup>lt;sup>10</sup>Output pin capacitance is the capacitive load for any three-stated output pin. Specifications subject to change without notice. # **SPECIFICATIONS** ## ADSP-2161/ADSP-2163/ADSP-2165—SUPPLY CURRENT AND POWER | Parameter | | Test Conditions | Min | Max | Unit | |-------------------|---------------------------------------|----------------------------------------------------|-----|-----|------| | $I_{\mathrm{DD}}$ | Supply Current (Dynamic) <sup>1</sup> | @ $V_{DD} = max$ , $t_{CK} = 40 \text{ ns}^2$ | | 38 | mA | | | | @ $V_{DD} = \text{max}, t_{CK} = 50 \text{ ns}^2$ | | 31 | mA | | | | @ $V_{DD} = max$ , $t_{CK} = 60 \text{ ns}^2$ | | 27 | mA | | $I_{\mathrm{DD}}$ | Supply Current (Idle) <sup>1, 3</sup> | @ $V_{DD}$ = max, $t_{CK}$ = 40 ns | | 12 | mA | | | | @ $V_{DD}$ = max, $t_{CK}$ = 50 ns | | 11 | mA | | | | ⓐ $V_{DD} = \text{max}$ , $t_{CK} = 60 \text{ ns}$ | | 10 | mA | #### NOTES For typical supply current (internal power dissipation) figures, see Figure 9. Specifications subject to change without notice. VALID FOR ALL TEMPERATURE GRADES. Figure 9. ADSP-2161/ADSP-2163/ADSP-2165 (Typical) vs. Frequency -14- REV. 0 <sup>&</sup>lt;sup>1</sup>Current reflects device operating with no output loads. $<sup>^2</sup>$ V<sub>IN</sub> = 0.4 V and 2.4 V. $<sup>^3</sup>$ Idle refers to ADSP-21xx state of operation during execution of IDLE instruction. Deasserted pins are driven to either V $_{ m DD}$ or GND. <sup>&</sup>lt;sup>1</sup>POWER REFLECTS DEVICE OPERATING WITH NO OUTPUT LOADS. <sup>&</sup>lt;sup>2</sup>IDLE REFERS TO ADSP-216x OPERATION DURING EXECUTION OF IDLE INSTRUCTION. DEASSERTED PINS ARE DRIVEN TO EITHER $\mathrm{V}_{\mathrm{DD}}$ or GND. $<sup>^3</sup>$ MAXIMUM POWER DISSIPATION AT $V_{DD}$ = 5.5V DURING EXECUTION OF *IDLE n* INSTRUCTION. ## ADSP-2161/ADSP-2163/ADSP-2165 ### POWER DISSIPATION EXAMPLE To determine total power dissipation in a specific application, the following equation should be applied for each output: $$C \times V_{DD}^2 \times f$$ C = load capacitance, f = output switching frequency. In an ADSP-2161 application where external data memory is used and no other outputs are active, power dissipation is calculated as follows: Assumptions: - External data memory is accessed every cycle with 50% of the address pins switching. - External data memory writes occur every other cycle with 50% of the data pins switching. - Each address and data pin has a 10 pF total load at the pin. - The application operates at $V_{\rm DD}$ = 5.0 V and $t_{\rm CK}$ = 50 ns. Total Power Dissipation = $$P_{INT} + (C \times V_{DD}^2 \times f)$$ $P_{INT}$ = internal power dissipation (from Figure 9). $(C \times V_{DD}^2 \times f)$ is calculated for each output: | Output | # of<br>Pins | × C | $\times$ $V_{DD}^2$ | ×f | |------------------------|--------------|------------------------|------------------------|-------------------------------------------| | Address, DMS | 8 | ×10 pF | $\times 5^2 \text{ V}$ | $\times$ 20 MHz = 40.0 mW | | Data, $\overline{WR}$ | 9 | ×10 pF | $\times 5^2 \text{ V}$ | $\times 10 \text{ MHz} = 22.5 \text{ mW}$ | | $\overline{\text{RD}}$ | 1 | $\times 10 \text{ pF}$ | | $\times 10 \text{ MHz} = 2.5 \text{ mW}$ | | CLKOUT | 1 | ×10 pF | $\times 5^2 \text{ V}$ | $\times 20 \text{ MHz} = 5.0 \text{ mW}$ | 70.0 mW Total power dissipation for this example = $P_{INT}$ + 70.0 mW. ### **ENVIRONMENTAL CONDITIONS** Ambient Temperature Rating: $$T_{AMB} = T_{CASE} - (PD \times \theta_{CA})$$ $$\begin{split} T_{AMB} &= T_{CASE} - (PD \times \theta_{CA}) \\ T_{CASE} &= Case \ Temperature \ in \ ^{\circ}C \end{split}$$ PD = Power Dissipation in W $\theta_{CA}$ = Thermal Resistance (Case-to-Ambient) $\theta_{IA}$ = Thermal Resistance (Junction-to-Ambient) $\theta_{IC}$ = Thermal Resistance (Junction-to-Case) | Package | $\theta_{\mathrm{JA}}$ | $\theta_{ m JC}$ | $\theta_{\mathrm{CA}}$ | |---------|------------------------|------------------|------------------------| | PLCC | 27°C/W | 16°C/W | 11°C/W | | MQFP | 60°C/W | 18°C/W | 42°C/W | ### CAPACITIVE LOADING Figures 10 and 11 show capacitive loading characteristics for the ADSP-2161/ADSP-2163/ADSP-2165. Figure 10. Typical Output Rise Time vs. Load Capacitance, C. (at Maximum Ambient Operating Temperature) Figure 11. Typical Output Valid Delay or Hold vs. Load Capacitance, C<sub>L</sub> (at Maximum Ambient Operating Temperature) REV. 0 -15- ## **SPECIFICATIONS** ## ADSP-2161/ADSP-2163/ADSP-2165 ### **TEST CONDITIONS** Figure 12 shows voltage reference levels for ac measurements. Figure 12. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) ### **Output Disable Time** Output pins are considered to be disabled when they have stopped driving and started a transition from the measured output high or low voltage to a high impedance state. The output disable time ( $t_{DIS}$ ) is the difference of $t_{MEASURED}$ and $t_{DECAY}$ , as shown in Figure 13. The time $t_{MEASURED}$ is the interval from when a reference signal reaches a high or low voltage level to when the output voltages have changed by 0.5 V from the measured output high or low voltage. The decay time, $t_{DECAY}$ , is dependent on the capacitative load, $C_L$ , and the current load, $i_L$ , on the output pin. It can be approximated by the following equation: $$t_{DECAY} = \frac{C_L \times 0.5 V}{i_L}$$ from which $$t_{DIS} = t_{MEASURED} - t_{DECAY}$$ is calculated. If multiple pins (such as the data bus) are disabled, the measurement value is that of the last pin to stop driving. ### **Output Enable Time** Output pins are considered to be enabled when they have made a transition from a high-impedance state to when they start driving. The output enable time ( $t_{\rm ENA}$ ) is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in Figure 13. If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving. HIGH-IMPEDANCE STATE. TEST CONDITIONS CAUSE THIS VOLTAGE LEVEL TO BE APPROXIMATELY 1.5V. Figure 13. Output Enable/Disable Figure 14. Equivalent Device Loading for AC Measurements (Except Output Enable/Disable) -16- REV. 0 ## ADSP-2162/ADSP-2164/ADSP-2166—RECOMMENDED OPERATING CONDITIONS | | | K Grade | | B G | B Grade | | | |-------------------------------|----------------------------------------------|---------|-------------|-------------|-------------|---------|--| | Parameter | | Min | Max | Min | Max | Unit | | | $\overline{V_{DD}}$ $T_{AMB}$ | Supply Voltage Ambient Operating Temperature | 3.00 | 3.60<br>+70 | 3.00<br>-40 | 3.60<br>+85 | v<br>°C | | See "Environmental Conditions" for information on thermal specifications. ## **ELECTRICAL CHARACTERISTICS** | Paran | neter | Test Conditions | Min | Max | Unit | |---------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|------| | $\overline{\mathrm{V}_{\mathrm{IH}}}$ | Hi-Level Input Voltage <sup>1, 2</sup> | $@V_{\mathrm{DD}} = \max$ | 2.0 | | V | | $ m V_{IH}$ | Hi-Level CLKIN and Reset Voltage | $@V_{DD} = max$ | 2.2 | | V | | $ m V_{IL}$ | Lo-Level Input Voltage <sup>1, 3</sup> | $@V_{DD} = min$ | | 0.4 | V | | $V_{OH}$ | Hi-Level Output Voltage <sup>2, 3, 4</sup> | $@V_{DD} = min, I_{OH} = -0.5 \text{ mA}^4$ | 2.4 | | V | | $V_{OL}$ | Lo-Level Output Voltage <sup>2, 3, 4</sup> | $@V_{DD} = min, I_{OL} = 2 mA^4$ | | 0.4 | V | | $I_{IH}$ | Hi-Level Input Current <sup>3</sup> | $@V_{DD} = max, V_{IN} = V_{DD} max$ | | 10 | μΑ | | ${ m I}_{ m IL}$ | Lo-Level Input Current <sup>3</sup> | $@V_{DD} = max, V_{IN} = 0 V$ | | 10 | μΑ | | $I_{OZH}$ | Three-State Leakage Current <sup>5</sup> | $@V_{DD} = max, V_{IN} = V_{DD} max^6$ | | 10 | μA | | $I_{OZL}$ | Three-State Leakage Current <sup>5</sup> | $@V_{DD} = max, V_{IN} = 0 V^6$ | | 10 | μΑ | | $C_{I}$ | Input Pin Capacitance <sup>1, 7, 8</sup> | $@V_{IN} = 2.5 \text{ V}, f_{IN} = 1.0 \text{ MHz}, T_{AMB} = 25^{\circ}\text{C}$ | | 8 | pF | | $C_{O}$ | Output Pin Capacitance <sup>2, 7, 8, 9</sup> | $@V_{IN} = 2.5 \text{ V}, f_{IN} = 1.0 \text{ MHz}, T_{AMB} = 25^{\circ}\text{C}$ | | 8 | pF | ### NOTES Specifications subject to change without notice. ### ABSOLUTE MAXIMUM RATINGS\* | Supply Voltage | |---------------------------------------------------------------------| | Input Voltage $-0.3~V$ to $V_{DD}$ + $0.3~V$ | | Output Voltage Swing $-0.3 \text{ V}$ to $V_{DD}$ + $0.3 \text{ V}$ | | Operating Temperature Range (Ambient)40°C to +85°C | | Storage Temperature Range65°C to +150°C | | Lead Temperature (5 sec) PLCC, MQFP+280°C | <sup>\*</sup>Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. REV. 0 -17- $<sup>^{1}</sup>$ Input-only pins: CLKIN, $\overline{RESET}$ , $\overline{IRQ2}$ , $\overline{BR}$ , MMAP, DR1, DR0. <sup>&</sup>lt;sup>2</sup>Bidirectional pins: D0-D23, SCLK1, RFS1, TFS1, SCLK0, RFS0, TFS0. <sup>&</sup>lt;sup>3</sup>Output pins: $\overline{BG}$ , $\overline{PMS}$ , $\overline{DMS}$ , $\overline{BMS}$ , $\overline{RD}$ , $\overline{WR}$ , A0-A13, CLKOUT, DT1, DT0. $<sup>^4</sup>$ All ADSP-2162, ADSP-2164 and ADSP-2166 outputs are CMOS and will drive to V $_{ m DD}$ and GND with no dc loads. <sup>&</sup>lt;sup>5</sup>Three-stateable pins: A0-A13, D0-D23, PMS, DMS, BMS, RD, WR, DT1, SCLK1, RFS1, TFS1, DT0, SCLK0, RFS0, TFS0. $<sup>^60</sup>$ V on $\overline{BR}$ , CLKIN Active (to force three-state condition). <sup>&</sup>lt;sup>7</sup>Guaranteed but not tested. <sup>&</sup>lt;sup>8</sup>Applies to PLCC and MQFP package types. <sup>&</sup>lt;sup>9</sup>Output pin capacitance is the capacitive load for any three-stated output pin. # **SPECIFICATIONS** ## ADSP-2162/ADSP-2164/ADSP-2166—SUPPLY CURRENT AND POWER | Parameter | | Test Conditions | Min | Max | Unit | |---------------------------------------|---------------------------------------|------------------------------------------------------|-----|-----|------| | $\overline{\mathrm{I}_{\mathrm{DD}}}$ | Supply Current (Dynamic) <sup>1</sup> | @ $V_{DD} = \max_{i} t_{CK} = 60 \text{ ns}^2$ | | 16 | mA | | | | @ $V_{DD} = \text{max}$ , $t_{CK} = 76.9 \text{ ns}$ | | 15 | mA | | | | $@V_{DD} = \text{max}, t_{CK} = 97.6 \text{ ns}$ | | 14 | mA | | $I_{ m DD}$ | Supply Current (Idle) <sup>1, 3</sup> | $@V_{DD} = max, t_{CK} = 60 \text{ ns}$ | | 5 | mA | | | | $@V_{DD} = \text{max}, t_{CK} = 76.9 \text{ ns}$ | | 4 | mA | | | | @ $V_{DD} = \text{max}$ , $t_{CK} = 97.6 \text{ ns}$ | | 4 | mA | ### NOTES Specifications subject to change without notice. Figure 15. ADSP-2162 Power (Typical) vs. Frequency) REV. 0 -18- <sup>&</sup>lt;sup>1</sup>Current reflects device operating with no output loads. $<sup>^{2}</sup>V_{IN} = 0.4 \text{ V} \text{ and } 2.4 \text{ V}.$ <sup>&</sup>lt;sup>3</sup>Idle refers to ADSP-216x state of operation during execution of IDLE instruction. Deasserted pins are driven to either V<sub>DD</sub> or GND. For typical supply current (internal power dissipation) figures, see Figure 15. <sup>&</sup>lt;sup>1</sup>POWER REFLECTS DEVICE OPERATING WITH NO OUTPUT LOADS. <sup>&</sup>lt;sup>2</sup>IDLE REFERS TO ADSP-216x OPERATION DURING EXECUTION OF IDLE INSTRUCTION. DEASSERTED PINS ARE DRIVEN TO EITHER V<sub>DD</sub> OR GND. $<sup>^3</sup>$ MAXIMUM POWER DISSIPATION AT $V_{ m DD}$ = 3.6V DURING EXECUTION OF *IDLE n* INSTRUCTION. ## ADSP-2162/ADSP-2164/ADSP-2166 ### POWER DISSIPATION EXAMPLE To determine total power dissipation in a specific application, the following equation should be applied for each output: $$C \times V_{DD}^2 \times f$$ C =load capacitance, f =output switching frequency. ### Example: In an ADSP-2162 application where external data memory is used and no other outputs are active, power dissipation is calculated as follows: Assumptions: - External data memory is accessed every cycle with 50% of the address pins switching. - External data memory writes occur every other cycle with 50% of the data pins switching. - Each address and data pin has a 10 pF total load at the pin. - The application operates at $V_{\rm DD}$ = 3.3 V and $t_{\rm CK}$ = 100 ns. Total Power Dissipation = $$P_{INT} + (C \times V_{DD}^2 \times f)$$ $P_{INT}$ = internal power dissipation (from Figure 15). $(C \times V_{DD}^2 \times f)$ is calculated for each output: | | # of | | | | |------------------------|------|------------------------|-----------------------------|-----------------------------------------------------------| | Output | Pins | × C | $\times V_{DD}^2$ | ×f | | Address, DMS | 8 | ×10 pF | $\times 3.3^2 \text{ V}$ | ×10 MHz = 8.71 mW<br>×5 MHz = 4.90 mW<br>×5 MHz = 0.55 mW | | , | 9 | $\times 10 \text{ pF}$ | $\times 3.3^2 \text{ V}$ | $\times 5 \text{ MHz} = 4.90 \text{ mW}$ | | $\overline{\text{RD}}$ | 1 | $\times 10 \text{ pF}$ | $\times$ 3.3 <sup>2</sup> V | $\times$ 5 MHz = 0.55 mW | | CLKOUT | 1 | $\times 10 \text{ pF}$ | $\times 3.3^2 \text{ V}$ | $\times 10 \text{ MHz} = 1.09 \text{ mW}$ | 15.25 mW Total power dissipation for this example = $P_{INT}$ + 15.25 mW. ### **ENVIRONMENTAL CONDITIONS** Ambient Temperature Rating: $$T_{AMB} = T_{CASE} - (PD \times \theta_{CA})$$ $T_{CASE}$ = Case Temperature in $^{\circ}$ C PD = Power Dissipation in W $\theta_{CA}$ = Thermal Resistance (Case-to-Ambient) $\theta_{IA}$ = Thermal Resistance (Junction-to-Ambient) $\theta_{IC}$ = Thermal Resistance (Junction-to-Case) | Package θ <sub>JA</sub> | | $\theta_{ m JC}$ | $\theta_{\mathrm{CA}}$ | | | |-------------------------|--------|------------------|------------------------|--|--| | MQFP | 60°C/W | 18°C/W | 42°C/W | | | ### CAPACITIVE LOADING Figures 16 and 17 show capacitive loading characteristics for the ADSP-2162 and ADSP-2164. Figure 16. Typical Output Rise Time vs. Load Capacitance, $C_L$ (at Maximum Ambient Operating Temperature) Figure 17. Typical Output Valid Delay or Hold vs. Load Capacitance, $C_L$ (at Maximum Ambient Operating Temperature) REV. 0 -19- ## **SPECIFICATIONS** ## ADSP-2162/ADSP-2164/ADSP-2166 ### **TEST CONDITIONS** Figure 18 shows voltage reference levels for ac measurements. Figure 18. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) ### **Output Disable Time** Output pins are considered to be disabled when they have stopped driving and started a transition from the measured output high or low voltage to a high impedance state. The output disable time ( $t_{DIS}$ ) is the difference of $t_{MEASURED}$ and $t_{DECAY}$ , as shown in Figure 19. The time $t_{MEASURED}$ is the interval from when a reference signal reaches a high or low voltage level to when the output voltages have changed by 0.5 V from the measured output high or low voltage. The decay time, $t_{DECAY}$ , is dependent on the capacitative load, $C_L$ , and the current load, $i_L$ , on the output pin. It can be approximated by the following equation: $$t_{DECAY} = \frac{C_L \times 0.5V}{i_L}$$ from which $$t_{DIS} = t_{MEASURED} - t_{DECAY}$$ is calculated. If multiple pins (such as the data bus) are disabled, the measurement value is that of the last pin to stop driving. ### **Output Enable Time** Output pins are considered to be enabled when they have made a transition from a high-impedance state to when they start driving. The output enable time ( $t_{\rm ENA}$ ) is the interval from when a reference signal reaches a high or low voltage level to when the output has reached a specified high or low trip point, as shown in Figure 19. If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving. HIGH-IMPEDANCE STATE. TEST CONDITIONS CAUSE THIS VOLTAGE LEVEL TO BE APPROXIMATELY 1.5V. Figure 19. Output Enable/Disable Figure 20. Equivalent Device Loading for AC Measurements (Except Output Enable/Disable) -20- REV. 0 ### TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### **GENERAL NOTES** Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add parameters to derive longer times. ### **TIMING NOTES** Switching Characteristics specify how the processor changes its signals. You have no control over this timing—circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics tell you what the processor will do in a given circumstance. You can also use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied. Timing Requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices. ### **MEMORY REQUIREMENTS** The table below shows common memory device specifications and the corresponding ADSP-216x timing parameters, for your convenience. | Memory Device Specification | ADSP-216x<br>Timing Parameter | Timing Parameter Definition | |------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------| | Address Setup to Write Start<br>Address Setup to Write End | t <sub>ASW</sub> | A0–A13, <u>DMS</u> , <u>PMS</u> Setup Before <u>WR</u> Low A0–A13, <u>DMS</u> , <u>PMS</u> Setup Before <u>WR</u> Deasserted | | Address Hold Time | $t_{ m WRA}$ | A0-A13, DMS, PMS Hold After WR Deasserted | | Data Setup Time | $t_{\mathrm{DW}}$ | Data Setup Before WR High | | Data Hold Time | t <sub>DH</sub> | Data Hold After WR High | | OE to Data Valid | $t_{ m RDD}$ | RD Low to Data Valid | | Address Access Time | $t_{AA}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , $\overline{\rm BMS}$ to Data Valid | REV. 0 –21– ## TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### **CLOCK SIGNALS AND RESET** | | | 16.67 | MHz | 20 N | ИHz | 25 N | ИHz | Frequency | Dependency | | |--------------------|---------------------------|-------|-----|------|-----|------|----------|-------------------------------|------------|------| | Paran | neter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Timing | Requirements: | | | | | | | | | | | $t_{CK}$ | CLKIN Period | 60 | 150 | 50 | 150 | 40 | 150 | t <sub>CK</sub> | 150 | ns | | $t_{CKL}$ | CLKIN Width Low | 20 | | 20 | | 15 | | 20 | | ns | | $t_{CKH}$ | CLKIN Width High | 20 | | 20 | | 15 | | 20 | | ns | | $t_{RSP}$ | RESET Width Low | 300 | | 250 | | 200 | | 5t <sub>CK</sub> <sup>1</sup> | | ns | | Switchi | ing Characteristics: | | | | | | | | | | | $t_{\mathrm{CPL}}$ | CLKOUT Width Low | 20 | | 15 | | 10 | | $0.5t_{CK} - 10$ | | ns | | $t_{CPH}$ | CLKOUT Width High | 20 | | 15 | | 10 | | $0.5t_{CK} - 10$ | | ns | | $t_{\text{CKOH}}$ | CLKIN High to CLKOUT High | 0 | 20 | 0 | 20 | 0 | $15^{2}$ | 0 | $20^{2}$ | ns | ### NOTES $<sup>^2</sup>$ For 25 MHz only, the maximum frequency dependency for $t_{CKOH}$ = 15 ns. Figure 21. Clock Signals -22- REV. 0 <sup>&</sup>lt;sup>1</sup>Applies after power-up sequence is complete. Internal phase lock loop requires no more than 2000 CLKIN cycles, assuming stable CLKIN (not including crystal oscillator startup time). ### TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### INTERRUPTS AND FLAGS | Parai | neter | 16.67 MHz<br>Min Max | 20 MHz<br>Min Max | 25 MHz<br>Min Max | Frequency Dependency<br>Min Max | Unit | |-----------|-------------------------------------------|----------------------|-------------------|-------------------|---------------------------------|------| | Timin | g Requirements: | | | | | | | $t_{IFS}$ | IRQx <sup>1</sup> or FI Setup Before | 30 | 27.5 | 25 | 0.25t <sub>CK</sub> + 15 | ns | | | CLKOUT Low <sup>2, 3</sup> | | | | | | | $t_{IFS}$ | IRQx <sup>1</sup> or FI Setup Before | 33 | 30.5 | 28 | $0.25t_{CK} + 18$ | ns | | | CLKOUT Low <sup>2, 3</sup> | | | | | | | $t_{IFH}$ | IRQx <sup>1</sup> or FI Hold After CLKOUT | 15 | 12.5 | 10 | $0.25t_{CK}$ | ns | | | High <sup>2, 3</sup> | | | | | | | Switch | ning Characteristics: | | | | | | | $t_{FOH}$ | FO Hold After CLKOUT High | 0 | 0 | 0 | 0 | ns | | $t_{FOD}$ | FO Delay from CLKOUT High | 15 | 15 | 124 | 15 <sup>4</sup> | ns | ### NOTES $<sup>^{4}</sup>$ For 25 MHz only, the maximum frequency dependency for $t_{FOD}$ = 12 ns. Figure 22. Interrupts and Flags REV. 0 -23- $<sup>\</sup>frac{1}{1}\overline{RQx} = \overline{IRQ0}$ , $\overline{IRQ1}$ , and $\overline{IRQ2}$ . 2If $\overline{IRQx}$ and FI inputs meet t<sub>IFS</sub> and t<sub>IFH</sub> setup/hold requirements, they will be recognized during the current clock cycle; otherwise they will be recognized during the following cycle. (Refer to the "Interrupt Controller" section in Chapter 3, Program Control, of the ADSP-2100 Family User's Manual, Third Edition for further information on interrupt servicing.) <sup>&</sup>lt;sup>3</sup>Edge-sensitive interrupts require pulsewidths greater than 10 ns. Level-sensitive interrupts must be held low until serviced. ### TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### **BUS REQUEST/BUS GRANT** | Parameter | | MHz<br>Max | 20 l<br>Min | MHz<br>Max | 25 l<br>Min | MHz<br>Max | Frequency D<br>Min | Dependency<br>Max | Unit | |------------------------------------------------------------------------------------------------------|---------------------|------------|-------------|------------|-------------|------------|---------------------|-------------------|------| | Timing Requirements: | | | | | | | | | | | $t_{BH}$ $\overline{BR}$ Hold After CLKOUT High | | | 17.5 | | 15 | | $0.25t_{CK} + 5$ | | ns | | $t_{BS}$ BR Setup Before CLKOUT Lo | $ \mathbf{w}^1 $ 35 | | 32.5 | | 30 | | $0.25t_{CK} + 20$ | | ns | | Switching Characteristics: | | | | | | | | | | | $t_{SD}$ CLKOUT High to $\overline{DMS}$ , | | 35 | | 32.5 | | 30 | | $0.25t_{CK} + 20$ | ns | | $\overline{PMS}$ , $\overline{BMS}$ , $\overline{RD}$ , $\overline{WR}$ Disable | | | | | | | | | | | $t_{SDB}$ $\overline{DMS}$ , $\overline{PMS}$ , $\overline{BMS}$ , $\overline{RD}$ , $\overline{WR}$ | 0 | | 0 | | 0 | | 0 | | ns | | Disable to $\overline{BG}$ Low | | | | | | | | | | | $t_{SE}$ $\overline{BG}$ High to $\overline{DMS}$ , $\overline{PMS}$ , | 0 | | 0 | | 0 | | 0 | | ns | | $\overline{\mathrm{BMS}}, \overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ Enable | | | | | | | | | | | $t_{SEC}$ $\overline{DMS}$ , $\overline{PMS}$ , $\overline{BMS}$ , $\overline{RD}$ , $\overline{WR}$ | 5 | | 2.5 | | $1.5^{2}$ | | $0.25t_{CK} - 10^2$ | | ns | | Enable to CLKOUT High | | | | | | | | | | ### NOTES Section 10.2.4, "Bus Request/Grant," on page 212 of the *ADSP-2100 Family User's Manual*, Third Edition, states that "When $\overline{BR}$ is recognized, the processor responds immediately by asserting $\overline{BG}$ during the same cycle." This is incorrect for the current versions of all ADSP-21xx processors: $\overline{BG}$ is asserted in the cycle *after* $\overline{BR}$ is recognized. No external synchronization circuit is needed when $\overline{BR}$ is generated as an asynchronous signal. Figure 23. Bus Request/Bus Grant -24- REV. 0 $<sup>^{1}</sup>$ If $\overline{BR}$ meets the $t_{BS}$ and $t_{BH}$ setup/hold requirements, it will be recognized in the current processor cycle; otherwise it is recognized in the following cycle. $\overline{BR}$ requires a pulsewidth greater than 10 ns. $<sup>^{2}</sup>$ For 25 MHz only, the minimum frequency dependency formula for $t_{SEC}$ = (0.25 $t_{CK}$ – 8.5). ## TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### **MEMORY READ** | | | 16.67 | MHz | 20 | MHz | 25 N | ИHz | | |------------------|----------------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------|------------------|-----|------| | Parame | eter | Min | Max | Min | Max | Min | Max | Unit | | Timing I | Requirements: | | | | | | | | | $t_{ m RDD}$ | RD Low to Data Valid | | 17 | | 12 | | 7 | ns | | $t_{AA}$ | A0-A13, PMS, DMS, BMS to Data Valid | | 27 | | 19.5 | | 12 | ns | | $t_{RDH}$ | Data Hold from $\overline{\mathrm{RD}}$ High | 0 | | 0 | | 0 | | ns | | Switchin | g Characteristics: | | | | | | | | | $t_{RP}$ | RD Pulsewidth | 22 | | 17 | | 12 | | ns | | $t_{CRD}$ | CLKOUT High to $\overline{\mathrm{RD}}$ Low | 10 | 25 | 7.5 | 22.5 | 5 | 20 | ns | | $t_{ASR}$ | A0–A13, $\overline{\text{PMS}}$ , $\overline{\text{DMS}}$ , $\overline{\text{BMS}}$ Setup Before RD Low | 5 | | 2.5 | | 1.5 <sup>1</sup> | | ns | | $t_{RDA}$ | A0–A13, $\overline{\text{PMS}}$ , $\overline{\text{DMS}}$ , $\overline{\text{BMS}}$ Hold After $\overline{\text{RD}}$ Deasserted | 6 | | 3.5 | | 1 | | ns | | t <sub>RWR</sub> | $\overline{\text{RD}}$ High to $\overline{\text{RD}}$ or $\overline{\text{WR}}$ Low | 25 | | 20 | | 15 | | ns | | | Freque<br>(CLF | | | |----------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|------| | Parameter | Min | Max | Unit | | Timing Requirements: | | | | | $t_{RDD}$ RD Low to Data Valid | | $0.5t_{CK} - 13 + w$ | ns | | $t_{AA}$ A0–A13, $\overline{PMS}$ , $\overline{DMS}$ , $\overline{BMS}$ to Data Valid | | $0.75t_{CK} - 18 + w$ | ns | | $t_{RDH}$ Data Hold from $\overline{RD}$ High | 0 | | | | Switching Characteristics: | | | | | $t_{RP}$ $\overline{RD}$ Pulsewidth | $0.5t_{CK} - 8 + w$ | | ns | | $t_{CRD}$ CLKOUT High to $\overline{RD}$ Low | 0.25t <sub>CK</sub> – 5 | $0.25t_{CK} + 10$ | ns | | $t_{ASR}$ A0–A13, $\overline{PMS}$ , $\overline{DMS}$ , $\overline{BMS}$ Setup Before $\overline{RD}$ Low | $0.25t_{\rm CK} - 10^1$ | | ns | | $t_{RDA}$ A0-A13, $\overline{PMS}$ , $\overline{DMS}$ , $\overline{BMS}$ Hold After $\overline{RD}$ Deasserted | 0.25t <sub>CK</sub> – 9 | | ns | | $t_{RWR}$ $\overline{RD}$ High to $\overline{RD}$ or $\overline{WR}$ Low | 0.5t <sub>CK</sub> – 5 | | ns | ### NOTES $^1For$ 25 MHz only, minimum frequency dependency formula for $t_{ASR}$ = (0.25t $_{CK}$ – 8.5). w = wait states $\times\,t_{CK}$ Figure 24. Memory Read REV. 0 –25– ## TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### **MEMORY WRITE** | | | 16.6 | 7 MHz | 20 N | MHz | 25 N | ИHz | | |--------------------|---------------------------------------------------------------------------------------------------|------|-------|------|------|-----------|-----|------| | Param | eter | Min | Max | Min | Max | Min | Max | Unit | | Switchin | ng Characteristics: | | | | | | | | | $t_{\mathrm{DW}}$ | Data Setup Before WR High | 17 | | 12 | | 7 | | ns | | $t_{\mathrm{DH}}$ | Data Hold After $\overline{ m WR}$ High | 5 | | 2.5 | | 0 | | ns | | $t_{\mathrm{WP}}$ | WR Pulsewidth | 22 | | 17 | | 12 | | ns | | $t_{ m WDE}$ | WR Low to Data Enabled | 0 | | 0 | | 0 | | ns | | $t_{ASW}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ Setup Before $\overline{\rm WR}$ Low | 5 | | 2.5 | | $1.5^{1}$ | | ns | | $t_{\mathrm{DDR}}$ | Data Disable Before $\overline{WR}$ or $\overline{RD}$ Low | 5 | | 2.5 | | $1.5^{1}$ | | ns | | $t_{CWR}$ | CLKOUT High to $\overline{ m WR}$ Low | 10 | 25 | 7.5 | 22.5 | 5 | 20 | ns | | $t_{AW}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , Setup Before $\overline{\rm WR}$ Deasserted | 23 | | 15.5 | | 8 | | ns | | $t_{WRA}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ Hold After $\overline{\rm WR}$ Deasserted | 6 | | 3.5 | | 1 | | ns | | $t_{WWR}$ | $\overline{\mathrm{WR}}$ High to $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ Low | 25 | | 20 | | 15 | | ns | | | | Frequency De<br>(CLKIN ≤ 25 | = | | |--------------------|---------------------------------------------------------------------------------------------------|-----------------------------|-------------------|------| | Param | neter | Min | Max | Unit | | Switchi | ing Characteristics: | | | | | $t_{\mathrm{DW}}$ | Data Setup Before WR High | $0.5t_{CK} - 13 + w$ | | ns | | $t_{\mathrm{DH}}$ | Data Hold After $\overline{ m WR}$ High | 0.25t <sub>CK</sub> – 10 | | ns | | $t_{\mathrm{WP}}$ | WR Pulsewidth | $0.5t_{CK} - 8 + w$ | | ns | | $t_{\mathrm{WDE}}$ | WR Low to Data Enabled | 0 | | | | $t_{ASW}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ Setup Before $\overline{\rm WR}$ Low | $0.25t_{CK} - 10^1$ | | ns | | $t_{\mathrm{DDR}}$ | Data Disable Before $\overline{WR}$ or $\overline{RD}$ Low | $0.25t_{CK} - 10^{1}$ | | ns | | $t_{CWR}$ | CLKOUT High to $\overline{ m WR}$ Low | 0.25t <sub>CK</sub> – 5 | $0.25t_{CK} + 10$ | ns | | $t_{AW}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , Setup Before $\overline{\rm WR}$ Deasserted | $0.75t_{CK} - 22 + w$ | | ns | | $t_{WRA}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ Hold After $\overline{\rm WR}$ Deasserted | 0.25t <sub>CK</sub> – 9 | | ns | | $t_{\mathrm{WWR}}$ | $\overline{\mathrm{WR}}$ High to $\overline{\mathrm{RD}}$ or $\overline{\mathrm{WR}}$ Low | $0.5t_{\rm CK} - 5$ | | ns | ### NOTES $<sup>^1</sup>For~25$ MHz only, the minimum frequency dependency formula for $t_{ASW}$ and $t_{DDR}$ = (0.25 $t_{CK}$ – 8.5). w = wait states $\times\,t_{CK}$ . Figure 25. Memory Write -26- REV. 0 ## TIMING PARAMETERS (ADSP-2161/ADSP-2163/ADSP-2165) ### **SERIAL PORTS** | | | | MHz* | Frequenc | Frequency Dependency | | | |------------|--------------------------------------------------|------|------|--------------|----------------------|------|--| | Paramet | er | Min | Max | Min | Max | Unit | | | Timing Re | equirements: | | | | | | | | $t_{SCK}$ | SCLK Period | 72.3 | | 72.3 | | ns | | | $t_{SCS}$ | DR/TFS/RFS Setup Before SCLK Low | 8 | | 8 | | ns | | | $t_{SCH}$ | DR/TFS/RFS Hold After SCLK Low | 10 | | 10 | | ns | | | $t_{SCP}$ | SCLK <sub>IN</sub> Width | 28 | | 28 | | ns | | | Switching | Characteristics: | | | | | | | | $t_{CC}$ | CLKOUT High to SCLK <sub>OUT</sub> | 18.1 | 33.1 | $0.25t_{CK}$ | $0.25t_{CK} + 15$ | ns | | | $t_{SCDE}$ | SCLK High to DT Enable | 0 | | 0 | | ns | | | $t_{SCDV}$ | SCLK High to DT Valid | | 20 | | 20 | ns | | | $t_{RH}$ | TFS/RFS <sub>OUT</sub> Hold After SCLK High | 0 | | 0 | | ns | | | $t_{RD}$ | TFS/RFS <sub>OUT</sub> Delay from SCLK High | | 20 | | 20 | ns | | | $t_{SCDH}$ | DT Hold After SCLK High | 0 | | 0 | | ns | | | $t_{TDE}$ | TFS (Alt) to DT Enable | 0 | | 0 | | ns | | | $t_{TDV}$ | TFS (Alt) to DT Valid | | 18 | | 18 | ns | | | $t_{SCDD}$ | SCLK High to DT Disable | | 25 | | 25 | ns | | | $t_{RDV}$ | RFS (Multichannel, Frame Delay Zero) to DT Valid | | 20 | | 20 | ns | | <sup>\*</sup>Maximum serial port operating frequency is 13.824 MHz for all processor speed grades. Figure 26. Serial Ports REV. 0 –27– ### TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### **GENERAL NOTES** Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, you cannot meaningfully add parameters to derive longer times. ### **TIMING NOTES** Switching Characteristics specify how the processor changes its signals. You have no control over this timing—circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics tell you what the processor will do in a given circumstance. You can also use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied. Timing Requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices. ### **MEMORY REQUIREMENTS** The table below shows common memory device specifications and the corresponding ADSP-216x timing parameters, for your convenience. | Memory Device Specification | ADSP-216x<br>Timing Parameter | Timing Parameter Definition | |----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address Setup to Write Start Address Setup to Write End Address Hold Time Data Setup Time Data Hold Time OE to Data Valid | $t_{ m ASW}$ $t_{ m AW}$ $t_{ m WRA}$ $t_{ m DW}$ $t_{ m DH}$ $t_{ m RDD}$ | A0-A13, $\overline{DMS}$ , $\overline{PMS}$ Setup Before $\overline{WR}$ Low A0-A13, $\overline{DMS}$ , $\overline{PMS}$ Setup Before $\overline{WR}$ Deasserted A0-A13, $\overline{DMS}$ , $\overline{PMS}$ Hold After $\overline{WR}$ Deasserted Data Setup Before $\overline{WR}$ High Data Hold After $\overline{WR}$ High $\overline{RD}$ Low to Data Valid | | Address Access Time | $t_{AA}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , $\overline{\rm BMS}$ to Data Valid | -28- REV. 0 ## TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### **CLOCK SIGNALS AND RESET** | | | 10.24 | MHz | 13.0 | MHz | 16.67 | MHz | Frequen<br>Depende | - | | |--------------------|---------------------------|-------|-----|-------|-----|-------|-----|--------------------------------------------------------|-----|------| | Paran | neter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Timing | Requirements: | | | | | | | | | | | $t_{CK}$ | CLKIN Period | 97.6 | 150 | 76.9 | 150 | 60.0 | 150 | t <sub>CK</sub> | 150 | ns | | $t_{CKL}$ | CLKIN Width Low | 20 | | 20 | | 20 | | 20 | | ns | | $t_{CKH}$ | CLKIN Width High | 20 | | 20 | | 20 | | 20 | | ns | | $t_{RSP}$ | RESET Width Low | 488 | | 384.5 | | 300 | | 5t <sub>CK</sub> <sup>1</sup> | | ns | | Switch | ing Characteristics: | | | | | | | | | | | $t_{\mathrm{CPL}}$ | CLKOUT Width Low | 38.8 | | 28.5 | | 20 | | $0.5t_{\rm CK} - 10$ | | ns | | $t_{CPH}$ | CLKOUT Width High | 38.8 | | 28.5 | | 20 | | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | ns | | $t_{CKOH}$ | CLKIN High to CLKOUT High | 0 | 20 | 0 | 20 | 0 | 20 | 0 | 20 | ns | #### NOTE <sup>&</sup>lt;sup>1</sup>Applies after power-up sequence is complete. Internal phase lock loop requires no more than 2000 CLKIN cycles assuming stable CLKIN (not including crystal oscillator startup time). Figure 27. Clock Signals REV. 0 –29– ## TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### INTERRUPTS AND FLAGS | | | 10.24 MHz | | 13.0 MHz | | 16.67 MHz | | Frequency<br>Dependency | | | | |---------------|--------------------------------------|-----------|-----|----------|-----|-----------|-----|-------------------------|-----|------|--| | Paran | neter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | Timing | g Requirements: | | | | | | | | | | | | $t_{\rm IFS}$ | IRQx <sup>1</sup> or FI Setup Before | | | | | | | | | | | | | CLKOUT Low <sup>2, 3</sup> | 44.4 | | 39.2 | | 35.0 | | $0.25t_{CK} + 20$ | ) | ns | | | $t_{\rm IFH}$ | IRQx <sup>1</sup> or FI Hold After | | | | | | | | | | | | | CLKOUT High <sup>2, 3</sup> | 24.4 | | 19.2 | | 15.0 | | 0.25t <sub>CK</sub> | | ns | | | Switch | ing Characteristics: | | | | | | | | | | | | $t_{FOH}$ | FO Hold After CLKOUT High | 0 | | 0 | | 0 | | 0 | | ns | | | $t_{FOD}$ | FO Delay from CLKOUT High | | 15 | | 15 | | 15 | | 15 | ns | | <sup>&</sup>lt;sup>3</sup>Edge-sensitive interrupts require pulse widths greater than 10 ns. Level-sensitive interrupts must be held low until serviced. Figure 28. Interrupts and Flags -30-REV. 0 NOTES ${}^{1}\overline{IRQx} = \overline{IRQ0}$ , $\overline{IRQ1}$ , and $\overline{IRQ2}$ . <sup>&</sup>lt;sup>2</sup>If $\overline{IRQx}$ and FI inputs meet $t_{IFS}$ and $t_{IFH}$ setup/hold requirements, they will be recognized during the current clock cycle; otherwise they will be recognized during the following cycle. (Refer to the "Interrupt Controller" section in Chapter 3, Program Control, of the ADSP-2100 Family User's Manual, Third Edition, for further information on interrupt servicing.) ## TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### **BUS REQUEST/BUS GRANT** | Parar | neter | 10.24<br>Min | MHz<br>Max | 13.0 Min | MHz<br>Max | 16.67<br>Min | MHz<br>Max | Frequency D<br>Min | ependency<br>Max | Unit | |--------------------|----------------------------------------------------------------------------------------------------------------|--------------|------------|----------|------------|--------------|------------|--------------------|-------------------|------| | Timin | g Requirements: | | | | | | | | | | | t <sub>BH</sub> | BR Hold After CLKOUT High <sup>1</sup> | 29.4 | | 24.2 | | 20.0 | | $0.25t_{CK} + 5$ | | ns | | $t_{BS}$ | BR Setup Before CLKOUT Low <sup>1</sup> | 44.4 | | 39.2 | | 35.0 | | $0.25t_{CK} + 20$ | | ns | | Switch | ing Characteristics: | | | | | | | | | | | $t_{SD}$ | CLKOUT High to $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , | | | | | | | | | | | | $\overline{BMS}$ , $\overline{RD}$ , $\overline{WR}$ Disable | | 44.4 | | 39.2 | | 35.0 | | $0.25t_{CK} + 20$ | ns | | $t_{\mathrm{SDB}}$ | $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , $\overline{\rm BMS}$ , $\overline{\rm RD}$ , $\overline{\rm WR}$ | | | | | | | | | | | | Disable to $\overline{BG}$ Low | 0 | | 0 | | 0 | | 0 | | ns | | $t_{SE}$ | $\overline{BG}$ High to $\overline{DMS}$ , $\overline{PMS}$ , $\overline{BMS}$ , | | | | | | | | | | | | $\overline{\text{RD}}$ , $\overline{\text{WR}}$ Enable | 0 | | 0 | | 0 | | 0 | | ns | | $t_{SEC}$ | $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , $\overline{\rm BMS}$ , $\overline{\rm RD}$ , $\overline{\rm WR}$ | | | | | | | | | | | | Enable to CLKOUT High | 14.4 | | 9.2 | | 5.0 | | $0.25t_{CK} - 10$ | | ns | #### NOTES Section 10.2.4, "Bus Request/Grant," of the ADSP-2100 Family User's Manual, Third Edition, states that, "When $\overline{BR}$ is recognized, the processor responds immediately by asserting $\overline{BG}$ during the same cycle." This is incorrect for the current versions of all ADSP-21xx processors: $\overline{BG}$ is asserted in the cycle after $\overline{BR}$ is recognized. No external synchronization circuit is needed when $\overline{BR}$ is generated as an asynchronous signal. Figure 29. Bus Request/Grant REV. 0 -31- $<sup>^{1}</sup>$ If $\overline{BR}$ meets the $t_{BS}$ and $t_{BH}$ setup/hold requirements, it will be recognized in the current processor cycle; otherwise it is recognized in the following cycle. $\overline{BR}$ requires a pulsewidth greater than 10 ns. ## TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### **MEMORY READ** | Parar | neter | 10.24<br>Min | MHz<br>Max | 13.0 N<br>Min | AHz<br>Max | 16.67 Min | MHz<br>Max | Frequency D<br>Min | ependency<br>Max | Unit | |-----------------|----------------------------------------------------------------------------------------|--------------|------------|---------------|------------|-----------|------------|---------------------|-----------------------|------| | Timin | g Requirements: | | | | | | | | | | | $t_{RDD}$ | RD Low to Data Valid | | 33.8 | | 23.5 | | 15 | | $0.5t_{CK} - 15 + w$ | ns | | t <sub>AA</sub> | A0-A13, $\overline{\text{PMS}}$ , $\overline{\text{DMS}}$ , $\overline{\text{BMS}}$ to | | | | | | | | | | | | Data Valid | | 49.2 | | 33.7 | | 21 | | $0.75t_{CK} - 24 + w$ | ns | | $t_{RDH}$ | Data Hold from RD High | 0 | | 0 | | 0 | | 0 | | ns | | Switch | ing Characteristics: | | | | | | | | | | | $t_{RP}$ | RD Pulsewidth | 43.8 | | 33.25 | | 25 | | $0.5t_{CK} - 5 + w$ | | ns | | $t_{CRD}$ | CLKOUT High to $\overline{\mathrm{RD}}$ Low | 19.4 | 34.4 | 14.2 | 29.2 | 10.0 | 25.0 | $0.25t_{CK} - 5$ | $0.25t_{CK} + 10$ | ns | | $t_{ASR}$ | A0–A13, $\overline{\text{PMS}}$ , $\overline{\text{DMS}}$ , $\overline{\text{BMS}}$ | | | | | | | | | | | | Setup Before RD Low | 12.4 | | 7.2 | | 3.0 | | $0.25t_{CK} - 12$ | | ns | | $t_{RDA}$ | A0–A13, $\overline{\text{PMS}}$ , $\overline{\text{DMS}}$ , $\overline{\text{BMS}}$ | | | | | | | | | | | | Hold After RD Deasserted | 14.4 | | 9.2 | | 5.0 | | $0.25t_{CK} - 10$ | | ns | | $t_{RWR}$ | $\overline{RD}$ High to $\overline{RD}$ or $\overline{WR}$ Low | 38.8 | | 28.5 | | 20.0 | | $0.5t_{CK} - 10$ | | ns | $w = wait states \times t_{CK.}$ Figure 30. Memory Read -32- REV. 0 ## TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### **MEMORY WRITE** | Parar | neter | 10.24 .<br>Min | MHz<br>Max | 13.0 M<br>Min | ИHz<br>Мах | 16.67<br>Min | MHz<br>Max | Frequency<br>Dependency<br>Min | Max | Unit | |--------------------|----------------------------------------------------------------|----------------|------------|---------------|------------|--------------|------------|--------------------------------|-------------------|------| | Sanitch | ing Characteristics: | | | | | | | | | | | t <sub>DW</sub> | Data Setup Before WR High | 38.8 | | 28.25 | | 20 | | $0.5t_{CK} - 10 + w$ | | ns | | t <sub>DH</sub> | Data Hold After WR High | 14.4 | | 9.2 | | 5.0 | | $0.25t_{CK} - 10$ | | ns | | twp | WR Pulsewidth | 43.8 | | 33.25 | | 25 | | $0.5t_{CK} - 5 + w$ | | ns | | t <sub>WDE</sub> | WR Low to Data Enabled | 0 | | 0 | | 0 | | 0 | | | | t <sub>ASW</sub> | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm DMS}$ Setup | | | | | | | | | | | | Before WR Low | 12.4 | | 7.2 | | 3.0 | | 0.25t <sub>CK</sub> – 12 | | ns | | $t_{\mathrm{DDR}}$ | Data Disable Before WR | | | | | | | | | | | | or $\overline{\mathrm{RD}}$ Low | 14.4 | | 9.2 | | 5.0 | | $0.25t_{CK} - 10$ | | ns | | $t_{CWR}$ | CLKOUT High to $\overline{ m WR}$ Low | 19.4 | 34.4 | 14.2 | 29.2 | 10.0 | 25.0 | $0.25t_{CK} - 5$ | $0.25t_{CK} + 10$ | ns | | $t_{AW}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ , Setup | | | | | | | | | | | | Before WR Deasserted | 58.2 | | 42.7 | | 30 | | $0.75t_{CK} - 15 + w$ | | ns | | $t_{WRA}$ | A0–A13, $\overline{\rm DMS}$ , $\overline{\rm PMS}$ Hold | | | | | | | | | | | | After $\overline{\mathrm{WR}}$ Deasserted | 14.4 | | 9.2 | | 5.0 | | $0.25t_{CK} - 10$ | | ns | | $t_{\rm WWR}$ | $\overline{WR}$ High to $\overline{RD}$ or $\overline{WR}$ Low | 38.8 | | 28.25 | | 20 | | $0.5t_{\rm CK} - 10$ | | ns | $w = wait states \times t_{CK.}$ Figure 31. Memory Write REV. 0 -33- ## TIMING PARAMETERS (ADSP-2162/ADSP-2164/ADSP-2166) ### **SERIAL PORTS** | | | 10.24 | MHz | 13.0 | MHz | 13.824 | MHz <sup>1</sup> | Freque | ncy Dependency | | |--------------------|------------------------------------|-------|----------|------|------|------------|------------------|------------------------------|-------------------|------| | Paran | neter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Timing | Requirements: | | | | | | | | | | | t <sub>SCK</sub> | SCLK Period | 97.6 | | 76.9 | | $72.3^{1}$ | | t <sub>CK</sub> <sup>1</sup> | | ns | | $t_{SCS}$ | DR/TFS/RFS Setup | | | | | | | | | | | | Before SCLK Low | 8 | | 8 | | 8 | | 8 | | ns | | $t_{SCH}$ | DR/TFS/RFS Hold After | | | | | | | | | | | | SCLK Low | 10 | | 10 | | 10 | | 10 | | ns | | $t_{SCP}$ | SCLK <sub>IN</sub> Width | 28 | | 28 | | 28 | | 28 | | ns | | Switch | ing Characteristics: | | | | | | | | | | | $t_{CC}$ | CLKOUT High to SCLK <sub>OUT</sub> | 24.4 | 39.4 | 19.2 | 34.2 | 18.1 | 33.1 | 0.25t <sub>CK</sub> | $0.25t_{CK} + 15$ | ns | | $t_{SCDE}$ | SCLK High to DT Enable | 0 | | 0 | | 0 | | 0 | | ns | | $t_{SCDV}$ | SCLK High to DT Valid | | $28^{2}$ | | 20 | | 20 | | $20^{2}$ | ns | | $t_{RH}$ | TFS/RFS <sub>OUT</sub> Hold After | | | | | | | | | | | | SCLK High | 0 | | 0 | | 0 | | 0 | | ns | | $t_{RD}$ | TFS/RFS <sub>OUT</sub> Delay from | | | | | | | | | | | | SCLK High | | $28^{2}$ | | 20 | | 20 | | $20^{2}$ | ns | | $t_{SCDH}$ | DT Hold After SCLK High | 0 | | 0 | | 0 | | 0 | | ns | | $t_{TDE}$ | TFS (Alt) to DT Enable | 0 | | 0 | | 0 | | 0 | | ns | | $t_{\mathrm{TDV}}$ | TFS (Alt) to DT Valid | | 18 | | 18 | | 18 | | 18 | ns | | $t_{SCDD}$ | SCLK High to DT Disable | | $30^{2}$ | | 25 | | 25 | | $25^{2}$ | ns | | $t_{RDV}$ | RFS (Multichannel, Frame 20 | | | | | | | | | | | | Delay Zero) to DT Valid | | 20 | | 20 | | 20 | | 20 | ns | $<sup>^2</sup>$ For 10.24 MHz only, the maximum frequency dependency for $t_{SCDV}$ = 28 ns, $t_{RD}$ = 28 ns, $t_{SCDD}$ = 30 ns. Figure 32. Serial Ports -34-REV. 0 NOTES <sup>1</sup>Maximum serial port operating frequency is 13.824 MHz for all processor speed grades faster then 13.824 MHz. ### PIN CONFIGURATIONS 68-Lead PLCC | PLCC<br>Number | Pin<br>Name | |----------------|-------------| | 1 | D11 | | 2 | GND | | 2 3 | D12 | | 4 | D13 | | 5 | D14 | | 6 | D15 | | 7 | D16 | | 8 | D17 | | 9 | D18 | | 10 | GND | | 11 | D19 | | 12 | D20 | | 13 | D21 | | 14 | D22 | | 15 | D23 | | 16 | $V_{ m DD}$ | | 17 | MMAP | | PLCC | Pin | |--------|-----------------| | Number | Name | | 18 | $\overline{BR}$ | | 19 | ĪRQ2 | | 20 | RESET | | 21 | A0 | | 22 | A1 | | 23 | A2 | | 24 | A3 | | 25 | A4 | | 26 | $V_{ m DD}$ | | 27 | A5 | | 28 | A6 | | 29 | GND | | 30 | A7 | | 31 | A8 | | 32 | A9 | | 33 | A10 | | 34 | A11 | | PLCC<br>Number | Pin<br>Name | |----------------|---------------------------| | 35 | A12 | | 36 | A13 | | 37 | <u>PMS</u> | | 38 | $\overline{\mathrm{DMS}}$ | | 39 | $\overline{\mathrm{BMS}}$ | | 40 | $\overline{\text{BG}}$ | | 41 | XTAL | | 42 | CLKIN | | 43 | CLKOUT | | 44 | $\overline{WR}$ | | 45 | $\overline{\text{RD}}$ | | 46 | DT0 | | 47 | TFS0 | | 48 | RFS0 | | 49 | GND | | 50 | DR0 | | 51 | SCLK0 | | PLCC<br>Number | Pin<br>Name | | |----------------|-------------|--------| | 52 | FO | (DT1) | | 53 | ĪRQ1 | (TFS1) | | 54 | ĪRQ0 | (RFS1) | | 55 | FI | (DR1) | | 56 | SCLK1 | | | 57 | $V_{ m DD}$ | | | 58 | D0 | | | 59 | D1 | | | 60 | D2 | | | 61 | D3 | | | 62 | D4 | | | 63 | D5 | | | 64 | D6 | | | 65 | D7 | | | 66 | D8 | | | 67 | D9 | | | 68 | D10 | | REV. 0 -35- # PIN CONFIGURATIONS 80-Lead MQFP | MQFP | Pin | |--------|----------| | Number | Name | | 1 | A5 | | 2 | A6 | | 3 | GND | | 4 | GND | | 5 | A7 | | 6 | A8 | | 7 | A9 | | 8 | A10 | | 9 | A11 | | 10 | A12 | | 11 | A13 | | 12 | PMS | | 13 | DMS | | 14 | BMS | | 15 | BG | | 16 | XTAL | | 17 | CLKIN | | 18 | PWDACK* | | 19 | PWDFLAG* | | 20 | NC | | MQFP | Pin | |--------|--------------------------| | Number | Name | | 21 | CLKOUT | | 22 | $\overline{WR}$ | | 23 | $\overline{\mathrm{RD}}$ | | 24 | DT0 | | 25 | TFS0 | | 26 | RFS0 | | 27 | GND | | 28 | GND | | 29 | DR0 | | 30 | SCLK0 | | 31 | FO <i>(DT1)</i> | | 32 | TRQ1 (TFS1) | | 33 | IRQ0 (RFS1) | | 34 | FI <i>(DR1)</i> | | 35 | SCLK1 | | 36 | $V_{ m DD}$ | | 37 | D0 | | 38 | D1 | | 39 | D2 | | 40 | D3 | | 1 | | | MQFP<br>Number | Pin<br>Name | |----------------|-------------| | 41 | NC | | 42 | NC | | 43 | NC | | 44 | D4 | | 45 | D5 | | 46 | D6 | | 47 | D7 | | 48 | D8 | | 49 | D9 | | 50 | D10 | | 51 | D11 | | 52 | GND | | 53 | GND | | 54 | D12 | | 55 | D13 | | 56 | D14 | | 57 | D15 | | 58 | D16 | | 59 | D17 | | 60 | D18 | | MQFP<br>Number | Pin<br>Name | |----------------|-------------------| | 61 | GND | | 62 | GND | | 63 | D19 | | 64 | D20 | | 65 | D21 | | 66 | D22 | | 67 | D23 | | 68 | $V_{ m DD}$ | | 69 | $V_{\mathrm{DD}}$ | | 70 | MMAP | | 71 | $\overline{BR}$ | | 72 | ĪRQ2 | | 73 | RESET | | 74 | A0 | | 75 | A1 | | 76 | A2 | | 77 | A3 | | 78 | A4 | | 79 | $V_{ m DD}$ | | 80 | $V_{ m DD}$ | -36- REV. 0 <sup>\*</sup>ADSP-2165/ADSP-2166 only. Others "NC". ### **OUTLINE DIMENSIONS** ### ADSP-216x 68-Lead Plastic Leaded Chip Carrier (PLCC) REV. 0 -37- ### **OUTLINE DIMENSIONS** ### ADSP-216x 80-Lead Plastic Quad Flatpack (MQFP) -38- REV. 0 ### **ORDERING GUIDE** | Part Number <sup>1</sup> | Ambient<br>Temperature<br>Range | Instruction<br>Rate (MHz) | Package<br>Description | Package<br>Option | |------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------|--------------------------------------------------------------|--------------------------------| | ADSP-2161KP-66 <sup>2</sup> | 0°C to +70°C | 16.67 | 68-Lead PLCC | P-68A | | ADSP-2161BP-66 <sup>2</sup> | -40°C to +85°C | 16.67 | 68-Lead PLCC | P-68A | | ADSP-2161KS-66 <sup>2</sup> | 0°C to +70°C | 16.67 | 80-Lead MQFP | S-80 | | ADSP-2161BS-66 <sup>2</sup> | -40°C to +85°C | 16.67 | 80-Lead MQFP | S-80 | | ADSP-2162KP-40 (3.3 V) <sup>2</sup> | 0°C to +70°C | 10.24 | 68-Lead PLCC | P-68A | | ADSP-2162BP-40 (3.3 V) <sup>2</sup> | -40°C to +85°C | 10.24 | 68-Lead PLCC | P-68A | | ADSP-2162KS-40 (3.3 V) <sup>2</sup> | 0°C to +70°C | 10.24 | 80-Lead MQFP | S-80 | | ADSP-2163KP-66 <sup>2</sup> | 0°C to +70°C | 16.67 | 68-Lead PLCC | P-68A | | ADSP-2163BP-66 <sup>2</sup> | -40°C to +85°C | 16.67 | 68-Lead PLCC | P-68A | | ADSP-2163KS-66 <sup>2</sup> | 0°C to +70°C | 16.67 | 80-Lead MQFP | S-80 | | ADSP-2163BS-66 <sup>2</sup> | -40°C to +85°C | 16.67 | 80-Lead MQFP | S-80 | | ADSP-2163KP-100 <sup>2</sup><br>ADSP-2163BP-100 <sup>2</sup><br>ADSP-2163KS-100 <sup>2</sup><br>ADSP-2163BS-100 <sup>2</sup> | 0°C to +70°C<br>-40°C to +85°C<br>0°C to +70°C<br>-40°C to +85°C | 25<br>25<br>25<br>25<br>25 | 68-Lead PLCC<br>68-Lead PLCC<br>80-Lead MQFP<br>80-Lead MQFP | P-68A<br>P-68A<br>S-80<br>S-80 | | ADSP-2164KP-40 (3.3 V) <sup>2</sup> | 0°C to +70°C | 10.24 | 68-Lead PLCC | P-68A | | ADSP-2164BP-40 (3.3 V) <sup>2</sup> | -40°C to +85°C | 10.24 | 68-Lead PLCC | P-68A | | ADSP-2164KS-40 (3.3 V) <sup>2</sup> | 0°C to +70°C | 10.24 | 80-Lead MQFP | S-80 | | ADSP-2164BS-40 (3.3 V) <sup>2</sup> | -40°C to +85°C | 10.24 | 80-Lead MQFP | S-80 | | ADSP-2165KS-80 | 0°C to +70°C | 20.00 | 80-Lead MQFP | S-80 | | ADSP-2165KS-100 | 0°C to +70°C | 25.00 | 80-Lead MQFP | S-80 | | ADSP-2165BS-80 | -40°C to +85°C | 20.00 | 80-Lead MQFP | S-80 | | ADSP-2165BS-100 | -40°C to +85°C | 25.00 | 80-Lead MQFP | S-80 | | ADSP-2166KS-52 (3.3 V) | 0°C to +70°C | 13.00 | 80-Lead MQFP | S-80 | | ADSP-2166KS-66 (3.3 V) | 0°C to +70°C | 16.67 | 80-Lead MQFP | S-80 | | ADSP-2166BS-52 (3.3 V) | -40°C to +85°C | 13.00 | 80-Lead MQFP | S-80 | | ADSP-2166BS-66 (3.3 V) | -40°C to +85°C | 16.67 | 80-Lead MQFP | S-80 | REV. 0 -39- <sup>&</sup>lt;sup>1</sup>K = Commercial Temperature Range (0°C to +70°C). B = Industrial Temperature Range (-40°C to +85°C). P = PLCC (Plastic Leaded Chip Carrier). S = MQFP (Plastic Quad Flatpack). <sup>&</sup>lt;sup>2</sup>Minimum order quantities required. Contact factory for further information. <sup>&</sup>lt;sup>3</sup>Refer to the section titled "Ordering Procedure for ROM-Coded ADSP-216x Processors" for information about ROM coded parts.