#### **MOSEL VITELIC** ### V53C104H ULTRA-HIGH PERFORMANCE, LOW POWER 256K X 4 BIT FAST PAGE MODE CMOS DYNAMIC RAM | HIGH PERFORMANCE | 45/45L | 50/50L | 55/55L | 60/60L | |------------------------------------------------------|--------|--------|--------|--------| | Max. RAS Access Time, (t <sub>RAC</sub> ) | 45 ns | 50 ns | 55 ns | 60 ns | | Max. Column Address Access Time, (t <sub>CAA</sub> ) | 22 ns | 24 ns | 28 ns | 30 ns | | Min. Fast Page Mode Cycle Time, (t <sub>PC</sub> ) | 25 ns | 28 ns | 38 ns | 40 ns | | Min. Read/Write Cycle Time, (t <sub>RC</sub> ) | 90 ns | 100 ns | 110 ns | 120 ns | | LOW POWER V53C104HL | 45L | 50L | 55L | 60L | |------------------------------------------------|--------|--------|--------|--------| | Max. CMOS Standby Current, (I <sub>DD6</sub> ) | 150 μΑ | 150 μΑ | 150 μΑ | 150 μΑ | #### Features - 256K x 4-bit organization - RAS access time: 45,50,55,60 ns - Low power dissipation - V53C104H-60 - Operating Current 85 mA max - TTL Standby Current 2.0 mA max - Low CMOS Standby Current - V53C104H 1.0 mA max - V53C104HL .15 mA max - Low Battery Back-up Current - V53C104HL 200μA max - Read-Modify-Write, RAS-Only Refresh, CAS-Before-RAS Refresh capability - Refresh Interval - V53C104H 512 cycles/8 ms - V53C104HL 512 cycles/64 ms - Fast Page Mode for a sustained data rate greater than 40 MHz - Available in 20 pin Plastic DIP and 26/20 pin SOJ packages #### Description The V53C104H is a high speed 262,144 x 4 bit CMOS dynamic random access memory. Fabri- cated with Mosel-Vitelic's VICMOS III technology, the V53C104H offers a combination of features: Fast Page Mode for high data bandwidth, fast usable speed, CMOS standby current and, on request, extended refresh for very low data retention power (V53C104HL). All inputs and outputs are TTL compatible. Input and output capacitances are significantly lowered to allow increased system performance. Fast Page Mode operation allows random access of up to 512 (x4) bits within a row with cycle times as short as 25 ns. Because of static circuitry, the CAS clock is not in the critical timing path. The flow-through column address latches allow address pipelining while relaxing many critical system timing requirements for fast usable speed. These features make the V53C104H ideally suited for graphics, digital signal processing and high performance computing systems. The V53C104HL offers a maximum data retention power of 1.1 mW when operating in CMOS standby mode and performing $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh cycles. This mode is entered by holding $\overline{\text{RAS}}$ at a voltage greater than $V_{DD}=0.2$ when it is inactive. #### Device Usage Chart | Operating | Package | Outline | | Acce | ss Time ( | ns) | Pov | wer | _ | |----------------------|---------|---------|----|------|-----------|-----|-----|------|---------------------| | Temperature<br>Range | P | к | 45 | 50 | 55 | 60 | Low | Std. | Temperature<br>Mark | | 0°C to 70 °C | • | • | • | • | • | • | • | • | Blank | V53C104H Rev. 1.0 January 1995 ■ 6353391 0002757 483 **■ 2-87** SOJ ### 26/20 Lead SOJ Package PIN CONFIGURATION **Top View** ### 20 Lead Plastic DIP PIN CONFIGURATION Top View | A <sub>2</sub> | A <sub>0</sub> = 6 15 A <sub>8</sub> | NC □ 5 16 □ ŌE | A <sub>0</sub><br>A <sub>1</sub> | | 6<br>7 | - | 15<br>14 | ممومومومم | A <sub>8</sub><br>A <sub>7</sub> | |------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------|----------------------------------|---|--------|---|----------|-----------|----------------------------------| | | A <sub>2</sub> | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | 4 | - | | 11 | F | A <sub>4</sub> | | NC 5 16 16 0E<br>A <sub>0</sub> 6 15 A <sub>8</sub> | NC □ 5 16 □ <del>OE</del> | | | _ | 4 | | | Б | | | NC 5 16 16 0E<br>A <sub>0</sub> 6 15 A <sub>8</sub> | RAS 4 17 CAS<br>NC 5 16 OE | RAS D 4 17 CAS | | | | _ | 19 | E | | | WE 0 3 - 18 0 VO 3 RAS 0 4 17 0 CAS NC 0 5 16 0 0E A 0 0 6 15 0 A 8 | WE 0 3 ~ 18 0 1/0 3<br>RAS 0 4 17 0 CAS | VO 2 C 2 19 12 VO 4 WE C 3 - 18 12 VO 3 RAS C 4 17 C CAS | ľO₁ | Ъ | 1 | 0 | 20 | Ъ | Vss | #### Pin Names | ii itailies | | |-----------------------------------|-----------------------| | A <sub>0</sub> -A <sub>8</sub> | Address Inputs | | RAS | Row Address Strobe | | CAS | Column Address Strobe | | WE | Write Enable | | ŌĒ | Output Enable | | /O <sub>1</sub> -1/O <sub>4</sub> | Data Input, Output | | V <sub>DD</sub> | +5V Supply | | V <sub>ss</sub> | 0V Supply | | NC | No Connect | ### Absolute Maximum Ratings\* #### **Ambient Temperature** | Under Bias | 10°C to +80°C | |-------------------------------------|------------------| | Storage Temperature (plastic) | –55°C to +125°C | | Voltage Relative to V <sub>SS</sub> | -1.0 V to +7.0 V | | Data Output Current | | | Power Dissipation | 1.0 W | | | | <sup>\*</sup>Note: Operation above Absolute Maximum Ratings can adversely affect device reliability. V53C104H Rev. 1.0 January 1995 ### Capacitance\* $T_{x} = 25^{\circ}C_{x} V_{xx} = 5 V \pm 10\%, V_{xx} = 0 V$ | Symbol | Parameter | Тур. | Max. | Unit | |------------------|-------------------|------|------|------| | C <sub>IN1</sub> | Address Input | 3 | 4 | рF | | C <sub>IN2</sub> | RAS, CAS, WE, OE | 4 | 5 | pF | | C <sub>OUT</sub> | Data Input/Output | 5 | 7 | pF | <sup>\*</sup> Note: Capacitance is sampled and not 100% tested ### Block Diagram ### **MOSEL VITELIC** **DC and Operating Characteristics** (1-2) $T_{A}=0^{\circ}C\text{ to }70^{\circ}C\text{, V}_{DD}=5\text{ V}\pm10^{\circ}\text{M, V}_{SS}=0\text{ V, unless otherwise specified.}$ | | _ | | V | 53C10 | 4H | V5 | 3C104 | HL | | | | |------------------|---------------------------------------------------------------|----------------|------|-------|--------------------|------|-------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------|-------| | Symbol | Parameter | Access<br>Time | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | Test Conditions | Notes | | I <sub>LI</sub> | Input Leakage Current<br>(any input pin) | | -10 | | 10 | -10 | | 10 | μА | $V_{SS} \le V_{IN} \le V_{DD}$ | | | I <sub>LO</sub> | Output Leakage Current<br>(for High-Z State) | | -10 | | 10 | -10 | | 10 | μА | $V_{SS} \le V_{OUT} \le V_{DD}$<br>RAS, CAS at $V_{IH}$ | | | | | 45 | | | 110 | | | 110 | | | | | I <sub>DD1</sub> | V <sub>DD</sub> Supply Current, | 50 | | | 100 | | | 100 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 1, 2 | | | Operating | 55 | | | 90 | | | 90 | | | | | | | 60 | | | 85 | | | 85 | | | | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current,<br>TTL Standby | | | | 2 | | | 2 | mA | RAS, CAS at V <sub>IH</sub> other inputs ≥ V <sub>SS</sub> | | | | V Supply Correct | 45 | | | 110 | | | 110 | | | | | I <sub>DD3</sub> | V <sub>DD</sub> Supply Current, RAS-Only Refresh | 50 | | | 100 | | | 100 | mA | t <sub>RC</sub> = t <sub>RC</sub> (min.) | 2 | | | | 55 | | | 90 | | - | 90 | | | | | | | 60 | | | 85 | | | 85 | | | Ì | | I <sub>DD4</sub> | V <sub>DD</sub> Supply Current, | 45 | | | 100 | | | 100 | | | | | | Fast Page Mode<br>Operation | 50 | | | 90 | | | 90 | mA | Minimum Cycle | 1, 2 | | | Орегация | 55 | | | 85 | | | 85 | | | ļ | | | | 60 | | | 80 | | | 80 | | | | | I <sub>DDS</sub> | V <sub>DD</sub> Supply Current,<br>Standby, Output Enabled | | | | 2.0 | | | 2.0 | mA | RAS=V <sub>IH</sub> , CAS=V <sub>IL</sub> other inputs ≥ V <sub>SS</sub> | 1 | | I <sub>DD6</sub> | V <sub>DD</sub> Supply Current,<br>CMOS Standby | | | | 1.0 | | | 0.15 | mA | $\overline{RAS} \ge V_{DD} - 0.2 \text{ V},$ $\overline{CAS} \ge V_{DD} - 0.2 \text{ V},$ All other inputs $\ge V_{SS}$ | | | I <sub>DD7</sub> | Battery Back-up<br>Data Retention Current<br>(V53C104HL Only) | | | | N.A. | | | 0.2 | mA | CAS-before-RAS Refresh cycle t <sub>RC</sub> = 125 μs CMOS clock levels | 18 | | V <sub>IL</sub> | Input Low Voltage | | -1 | | 0.8 | -1 | | 0.8 | ٧ | | 3 | | V <sub>IH</sub> | Input High Voltage | | 2.4 | | V <sub>DD</sub> +1 | 2.4 | | V <sub>DD</sub> +1 | <b>v</b> | | 3 | | V <sub>OL</sub> | Output Low Voltage | | | | 0.4 | | | 0.4 | ٧ | I <sub>OL</sub> = 4.2 mA | | | V <sub>OH</sub> | Output High Voltage | | 2.4 | | | 2.4 | | | ٧ | I <sub>OH</sub> = -5 mA | | AC Characteristics $T_A = 0$ °C to 70°C, $V_{DD} = 5$ V $\pm 10$ %, $V_{SS} = 0$ V unless otherwise noted AC Test conditions, input pulse levels 0 to 3V | | 15550 | | | 45 | 5/L | 50 | )/L | 55 | i/L | 60 | )/L | Unit | Notes | |----|------------------------|----------------------|---------------------------------------------|------|------|------|--------------|------|------|------|------|------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 1 | t <sub>RL1RH1</sub> | t <sub>RAS</sub> | RAS Pulse Width | 45 | 75K | 50 | 75K | 55 | 75K | 60 | 75K | ns | | | 2 | t <sub>RL2RL2</sub> | t <sub>RC</sub> | Read or Write Cycle Time | 90 | | 100 | | 110 | | 120 | | ns | | | 3 | t <sub>RH2RL2</sub> | t <sub>RP</sub> | RAS Precharge Time | 35 | | 40 | | 45 | | 50 | | ns | | | 4 | t <sub>RL1CH1</sub> | t <sub>CSH</sub> | CAS Hold Time | 45 | | 50 | | 55 | | 60 | | ns | | | 5 | t <sub>CL1CH1</sub> | t <sub>CAS</sub> | CAS Pulse Width | 12 | | 12 | | 15 | | 15 | | ns | | | 6 | t <sub>RL1CL1</sub> | t <sub>RCD</sub> | RAS to CAS Delay | 18 | 31 | 19 | 36 | 20 | 40 | 20 | 45 | ns | 4 | | 7 | t <sub>WH2CL2</sub> | t <sub>RCS</sub> | Read Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 8 | t <sub>AVRL2</sub> | t <sub>ASR</sub> | Row Address Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | | 9 | t <sub>RL1AX</sub> | t <sub>RAH</sub> | Row Address Hold Time | 8 | | 9 | | 10 | | 10 | | ns | | | 10 | t <sub>AVCL2</sub> | t <sub>ASC</sub> | Column Address Setup Time | 0 | | 0 | | 0 | | 0 | | กร | | | 11 | t <sub>CL1AX</sub> | t <sub>CAH</sub> | Column Address Hold Time | 6 | | 7 | | 10 | | 10 | | ns | | | 12 | t <sub>CL1RH1(R)</sub> | t <sub>RSH (R)</sub> | RAS Hold Time (Read Cycle) | 14 | | 14 | | 15 | | 15 | | ns | | | 13 | t <sub>CH2RL2</sub> | t <sub>CRP</sub> | CAS to RAS Precharge Time | 4 | | 4 | <del> </del> | 5 | | 5 | | ns | | | 14 | t <sub>CH2WX</sub> | t <sub>RCH</sub> | Read Command Hold Time<br>Referenced to CAS | 0 | | 0 | | 0 | | 0 | | ns | 5 | | 15 | t <sub>RH2WX</sub> | t <sub>RRH</sub> | Read Command Hold Time<br>Referenced to RAS | 0 | | 0 | | 0 | | 0 | | ns | 5 | | 16 | t <sub>OEL1RH2</sub> | t <sub>ROH</sub> | RAS Hold Time<br>Referenced to OE | 9 | | 9 | | 10 | | 10 | | ns | | | 17 | t <sub>GL1QV</sub> | t <sub>OAC</sub> | Access Time from OE | | 12 | | 12 | | 15 | | 15 | ns | | | 18 | t <sub>CL1QV</sub> | t <sub>CAC</sub> | Access Time from CAS | | 12 | | 12 | | 15 | | 15 | пѕ | 6,7 | | 19 | t <sub>RL1QV</sub> | t <sub>RAC</sub> | Access Time from RAS | | 45 | | 50 | | 55 | | 60 | ns | 6,8,9 | | 20 | t <sub>AVQV</sub> | t <sub>CAA</sub> | Access Time from Column<br>Address | | 22 | | 24 | | 28 | | 30 | ns | 6,7, | ### AC Characteristics (Cont'd.) | # | JEDEC | Symbol | Devementer | 45 | 5/L | 50 | )/L | 55 | 5/L | 60 | D/L | Unit | Notes | |----|------------------------------|----------------------|--------------------------------------------|------|------|------|------|------|------|------|------|------|-------| | # | Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Мах. | Min. | Max. | Unit | Notes | | 21 | t <sub>cL1QX</sub> | t <sub>LZ</sub> | OE or CAS to Low-Z Output | 0 | | 0 | | 0 | | 0 | | ns | 16 | | 22 | 1 <sub>CH2QZ</sub> | t <sub>HZ</sub> | OE or CAS to High-Z Output | 0 | 8 | 0 | 8 | 0 | 10 | 0 | 20 | ns | 16 | | 23 | t <sub>RL1AX</sub> | t <sub>AR</sub> | Column Address Hold Time from RAS | 30 | | 35 | | 45 | | 50 | | ns | | | 24 | t <sub>RL1AV</sub> | t <sub>RAD</sub> | RAS to Column Address Delay Time | 13 | 23 | 14 | 26 | 15 | 27 | 15 | 30 | ns | 11 | | 25 | t <sub>CL1RH1(W)</sub> | t <sub>ash (W)</sub> | RAS or CAS Hold Time in Write Cycle | 14 | | 14 | | 15 | | 15 | | ns | | | 26 | t <sub>WL1CH1</sub> | t <sub>CWL</sub> | Write Command to CAS<br>Lead Time | 14 | | 14 | | 15 | | 15 | | ns | į | | 27 | t <sub>WL1CL2</sub> | t <sub>wcs</sub> | Write Command Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 12,13 | | 28 | t <sub>CL1WH1</sub> | t <sub>wch</sub> | Write Command Hold Time | 6 | | 7 | | 10 | | 10 | | ns | | | 29 | t <sub>WL1WH1</sub> | t <sub>WP</sub> | Write Pulse Width | 6 | | 7 | | 10 | | 10 | | ns | | | 30 | t <sub>RL1WH1</sub> | t <sub>wcr</sub> | Write Command Hold Time from RAS | 30 | | 35 | | 45 | | 50 | | ns | | | 31 | t <sub>WL1RH1</sub> | t <sub>RWL</sub> | Write Command to RAS<br>Lead Time | 14 | | 14 | | 15 | | 15 | | пѕ | | | 32 | t <sub>DVWL2</sub> | t <sub>DS</sub> | Data in Setup Time | 0 | | 0 | | 0 | | 0 | | ns | 14 | | 33 | t <sub>wL1DX</sub> | t <sub>DH</sub> | Data in Hold Time | 6 | | 7 | | 10 | | 10 | | ns | 14 | | 34 | t <sub>WL1GL2</sub> | t <sub>woH</sub> | Write to OE Hold Time | 9 | | 9 | | 10 | | 10 | | ns | 14 | | 35 | t <sub>GH2DX</sub> | t <sub>OED</sub> | OE to Data Delay Time | 8 | | 8 | | 10 | | 10 | | ns | 14 | | 36 | t <sub>RL2RL2</sub><br>(RMW) | t <sub>RWC</sub> | Read-Modify-Write Cycle Time | 135 | | 145 | | 160 | | 170 | | ns | | | 37 | t <sub>RL1RH1</sub><br>(RMW) | t <sub>BBW</sub> | Read-Modify-Write Cycle<br>RAS Pulse Width | 85 | | 90 | | 100 | | 105 | | ns | | | 38 | t <sub>CL1WL2</sub> | t <sub>cwD</sub> | CAS to WE Delay | 31 | | 33 | | 38 | | 40 | | ns | 12 | ### AC Characteristics (Cont'd.) | | inne | 0 | B | 44 | 5/L | 50 | /L | 55 | 5/L | 60 | )/L | | | |----|------------------------------|------------------|------------------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|-------| | # | JEDEC<br>Symbol | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Мах. | Min. | Max. | Unit | Notes | | 39 | t <sub>RL1WL2</sub> | t <sub>RWD</sub> | RAS to WE Delay in<br>Read-Modify-Write Cycle | 65 | | 70 | | 80 | | 85 | | ns | 12 | | 40 | t <sub>CL1CH1</sub> | t <sub>CRW</sub> | CAS Pulse Width (RMW) | 50 | | 54 | | 62 | | 65 | | ns | | | 41 | t <sub>AVWL2</sub> | t <sub>awd</sub> | Col. Address to WE Delay | 41 | | 43 | | 55 | | 58 | | ns | 12 | | 42 | t <sub>CL2CL2</sub> | t <sub>PC</sub> | Fast Page Mode<br>Read or Write Cycle Time | 25 | | 28 | | 38 | | 40 | | ns | | | 43 | t <sub>CH2CL2</sub> | t <sub>CP</sub> | CAS Precharge Time | 7 | | 8 | | 10 | | 10 | | ns | | | 44 | t <sub>AVRH1</sub> | t <sub>CAR</sub> | Column Address to RAS<br>Setup Time | 22 | | 24 | | 28 | | 30 | | ns | | | 45 | t <sub>CH2QV</sub> | t <sub>CAP</sub> | Access Time from<br>Column Precharge | | 24 | | 26 | | 32 | | 34 | ns | 7 | | 46 | t <sub>RL1DX</sub> | t <sub>DHR</sub> | Data in Hold Time<br>Referenced to RAS | 30 | | 35 | | 45 | | 50 | | ns | | | 47 | t <sub>CL1RL2</sub> | t <sub>CSR</sub> | CAS Setup Time CAS-before-RAS Refresh | 10 | | 10 | | 10 | | 10 | | ns | | | 48 | t <sub>RH2CL2</sub> | t <sub>RPC</sub> | RAS to CAS Precharge Time | 0 | | 0 | | 0 | | 0 | | ns | | | 49 | <sup>†</sup> RL1CH1 | t <sub>CHR</sub> | CAS Hold Time<br>CAS-before-RAS Refresh | 12 | | 12 | | 15 | | 15 | | ns | | | 50 | t <sub>CL2CL2</sub><br>(RMW) | t <sub>PCM</sub> | Fast Page Mode Read-<br>Modify-Write Cycle Time | 65 | | 70 | | 82 | | 85 | | ns | į | | | t <sub>T</sub> | t <sub>T</sub> | Transition Time<br>(Rise and Fall) | 3 | 50 | 3 | 50 | 3 | 50 | 3 | 50 | ns | 15 | | | | t <sub>REF</sub> | Refresh Interval<br>(512 Cycles) | | 8 | | 8 | | 8 | | 8 | ms | 17 | | | | t <sub>REF</sub> | Refresh Interval<br>V53C104HL Only<br>(512 Cycles, t <sub>RC</sub> = 125 μs) | | 64 | | 64 | | 64 | | 64 | ms | 17,18 | #### Notes: - I<sub>DD</sub> is dependent on output loading when the device output is selected. Specified I<sub>DD</sub> (max.) is measured with the output open. - I<sub>DD</sub> is dependent upon the number of address transitions. Specified I<sub>DD</sub> (max.) is measured with a maximum of two transitions per address cycle in Fast Page Mode. - Specified V<sub>IL</sub> (min.) is steady state operating. During transitions, V<sub>IL</sub> (min.) may undershoot to -1.0 V for a period not to exceed 20 ns. All AC parameters are measured with V<sub>IL</sub> (min.) ≥ V<sub>SS</sub> and V<sub>IH</sub> (max.) ≤ V<sub>DD</sub>. - t<sub>RCD</sub> (max.) is specified for reference only. Operation within t<sub>RCD</sub> (max.) limits insures that t<sub>RAC</sub> (max.) and t<sub>CAA</sub> (max.) can be met. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max.), the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 5. Either $t_{RRH}$ or $t_{RCH}$ must be satisified for a Read Cycle to occur. - 6. Measured with a load equivalent to two TTL inputs and 100 pF. - 7. Access time is determined by the longest of $t_{CAA}$ , $t_{CAC}$ and $t_{CAP}$ - 8. Assumes that $t_{RAD} \le t_{RAD}$ (max.). If $t_{RAD}$ is greater than $t_{RAD}$ (max.), $t_{RAC}$ will increase by the amount that $t_{RAD}$ exceeds $t_{RAD}$ (max.). - Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max.). If t<sub>RCD</sub> is greater than t<sub>RCD</sub> (max.), t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds t<sub>RCD</sub> (max.). - 10. Assumes that $t_{RAD} \ge t_{RAD}$ (max.). - 11. Operation within the t<sub>RAD</sub> (max.) limit ensures that t<sub>RAC</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max.) limit, the access time is controlled by t<sub>CAA</sub> and t<sub>CAC</sub>. - 12. $t_{WCS'}$ $t_{RWD}$ , $t_{AWD}$ and $t_{CWD}$ are not restrictive operating parameters. - 13. twcs (min.) must be satisfied in an Early Write Cycle. - 14. $t_{DS}$ and $t_{DH}$ are referenced to the latter occurrence of $\overline{CAS}$ or $\overline{WE}$ . - 15. $t_{\tau}$ is measured between $V_{H}$ (min.) and $V_{iL}$ (max.). AC-measurements assume $t_{\tau} = 5$ ns. - Assumes a three-state test load (5 pF and a 380 Ohm Thevenin equivalent). - 17. An initial 200 μs pause and 8 RAS-containing cycles are required when exiting an extended period of bias without clocks. An extended period of time without clocks is defined as one that exceeds the specified Refresh Interval. - 18. This is battery backup data retention mode under CAS-before-RAS refresh cycles. All other inputs at stable V<sub>IH</sub> or V<sub>IL</sub> $$\begin{split} t_{RC} &= 125~\mu s~(125~\mu s~x~512 = 64~ms) \\ t_{RAS} &= t_{RAS}~(min.)~to~1~\mu s \\ \text{Input voltages:} & \overrightarrow{RAS}~\text{and}~\overrightarrow{CAS} & V_{IH} > V_{DD} - 0.2~V \\ & V_{IL} < 0.2~V \\ & \overline{WE}~\text{and}~\overrightarrow{OE} & V_{IN} > V_{DD} - 0.2~V \end{split}$$ ### Waveforms of Read Cycle ### Waveforms of Early Write Cycle V53C104H Rev. 1.0 January 1995 🕶 6353391 0002765 55T 🎫 2-95 ### Waveforms of OE-Controlled Write Cycle ### Waveforms of Read-Modify-Write Cycle 6353391 0002766 496 🖪 6353391 0002767 322 🖼 2-97 ### Waveforms of Fast Page Mode Read-Write Cycle ### Waveforms of RAS-Only Refresh Cycle ### Waveforms of CAS-before-RAS Refresh Counter Test Cycle ### Waveforms of CAS-before-RAS Refresh Cycle NOTE: $\overline{WE}$ , $\overline{OE}$ , $A_0 - A_7 = Don't care$ V53C104H Rev. 1.0 January 1995 L 6353391 0002769 1T5 🜃 2-99 ### Waveforms of Hidden Refresh Cycle (Read) ### Waveforms of Hidden Refresh Cycle (Write) V53C104H Rev. 1.0 January 1995 6353391 0002770 917 📼 2-100 #### Functional Description The V53C104H is a CMOS dynamic RAM optimized for high data bandwidth, low power applications. It is functionally similar to a traditional dynamic RAM. The V53C104H reads and writes data by multiplexing an 18-bit address into a 9-bit row and a 9-bit column address. The row address is latched by the Row Address Strobe (RAS). The column address "flows through" an internal address buffer and is latched by the Column Address Strobe (CAS). Because access time is primarily dependent on a valid column address rather than the precise time that the CAS edge occurs, the delay time from RAS to CAS has little effect on the access time. #### Memory Cycle A memory cycle is initiated by bringing $\overline{RAS}$ low. Any memory cycle, once initiated, must not be ended or aborted before the minimum $t_{RAS}$ time has expired. This ensures proper device operation and data integrity. A new cycle must not be initiated until the minimum precharge time $t_{nP}/t_{CP}$ has elapsed. ### Read Cycle A Read cycle is performed by holding the Write Enable (WE) signal High during a RAS/CAS operation. The column address must be held for a minimum specified by ${\bf t}_{\rm AR}$ . Data Out becomes valid only when ${\bf t}_{\rm OAC}, {\bf t}_{\rm RAC}, {\bf t}_{\rm CAA}$ and ${\bf t}_{\rm CAC}$ are all satisifed. As a result, the access time is dependent on the timing relationships between these parameters. For example, the access time is limited by ${\bf t}_{\rm CAA}$ when ${\bf t}_{\rm RAC}, {\bf t}_{\rm CAC}$ and ${\bf t}_{\rm OAC}$ are all satisfied. ### Write Cycle A Write Cycle is performed by taking WE and CAS low during a RAS operation. The column address is latched by CAS. The Write Cycle can be WE controlled or CAS controlled depending on whether WE or CAS falls later. Consequently, the input data must be valid at or before the falling edge of WE or CAS, whichever occurs last. In the CAS-controlled Write Cycle, when the leading edge of WE occurs prior to the CAS low transition, the I/O data pins will be in the High-Z state at the beginning of the Write function. Ending the Write with $\overline{RAS}$ or $\overline{CAS}$ will maintain the output in the High-Z state. In the $\overline{WE}$ controlled Write Cycle, $\overline{OE}$ must be in the high state and $t_{OED}$ must be satisfied. #### Refresh Cycle To retain data, 512 Refresh Cycles are required in each 8 ms period. There are two ways to refresh the memory: - By clocking each of the 512 row addresses (A<sub>0</sub> through A<sub>8</sub>) with RAS at least once every 8 ms. Any Read, Write, Read-Modify-Write or RAS-only cycle refreshes the addressed row. - Using a CAS-before-RAS Refresh Cycle. If CAS makes a transition from low to high to low after the previous cycle and before RAS falls, CAS-before-RAS refresh is activated. The V53C104H uses the output of an internal 9-bit counter as the source of row addresses and ignore external address inputs. CAS-before-RAS is a "refresh-only" mode and no data access or device selection is allowed. Thus, the output remains in the High-Z state during the cycle. A CAS-before-RAS counter test mode is provided to ensure reliable operation of the internal refresh counter. #### Data Retention Mode The V53C104H offers a CMOS standby mode that is entered by causing the $\overline{RAS}$ clock to swing between a valid $V_{IL}$ and an "extra high" $V_{IH}$ within 0.2 V of $V_{DD}$ . While the $\overline{RAS}$ clock is at the "extra high" level, the V53C104H power consumption is reduced to the low $I_{DDS}$ level. Overall $I_{DD}$ consumption when operating in this mode can be calculated as follows: $$I = - \frac{\left(t_{\text{RC}}\right) \times \left(I_{\text{DD1}}\right) + \left(t_{\text{RX}} - t_{\text{RC}}\right) \times \left(I_{\text{DD6}}\right)}{t_{\text{RY}}}$$ Where: $t_{RC}$ = Refresh Cycle Time $t_{RX}$ = Refresh Interval / 512 V53C104H Rev. 1.0 January 1995 6353391 0002771 853 📼 #### Fast Page Mode Operation Fast Page Mode operation permits all 512 columns within a selected row of the device to be randomly accessed at a high data rate. Maintaining RAS low while performing successive CAS cycles retains the row address internally and eliminates the need to reapply it for each cycle. The column address buffer acts as a transparent or flow-through latch while CAS is high. Thus, access begins from the occurrence of a valid column address rather than from the falling edge of $\overline{\text{CAS}}$ , eliminating $t_{\text{ASC}}$ and $t_{\text{T}}$ from the critical timing path. CAS latches the address into the column address buffer and acts as an output enable. During Fast Page Mode operation, Read, Write, Read-Modify-Write or Read-Write-Read cycles are possible at random addresses within a row. Following the initial entry cycle into Fast Page Mode, access is $t_{CAA}$ or $t_{CAP}$ controlled. If the column address is valid prior to the rising edge of $\overline{CAS}$ , the access time is referenced to the CAS rising edge and is specified by t<sub>CAP</sub>. If the column address is valid after the rising CAS edge, access is timed from the occurrence of a valid address and is specified by t<sub>CAA</sub>. In both cases, the falling edge of CAS latches the address and enables the output. Fast Page Mode provides a sustained data rate of 40 MHz for applications that require high data rates such as bit-mapped graphics or high-speed signal processing. The following equation can be used to calculate the maximum data rate: Data Rate = $$\frac{512}{t_{BC} + 511 \text{ x } t_{DC}}$$ #### Data Output Operation The V53C104H Input/Output is controlled by $\overline{OE}$ , $\overline{CAS}$ , $\overline{WE}$ and $\overline{RAS}$ . A $\overline{RAS}$ low transition enables the transfer of data to and from the selected row address in the Memory Array. A $\overline{RAS}$ high transition disables data transfer and latches the output data if the output is enabled. After a memory cycle is initiated with a $\overline{RAS}$ low transition, a $\overline{CAS}$ low transition or $\overline{CAS}$ low level enables the internal I/O path. A $\overline{CAS}$ high transition or a $\overline{CAS}$ high level disables the I/O path and the output driver if it is enabled. A $\overline{CAS}$ low transition while $\overline{RAS}$ is high has no effect on the I/O data path or on the output drivers. The output drivers, when otherwise enabled, can be disabled by holding V53C104H Rev. 1.0 January 1995 $\overline{OE}$ high. The $\overline{OE}$ signal has no effect on any data stored in the output latches. A $\overline{WE}$ low level can also disable the output drivers when $\overline{CAS}$ is low. During a Write cycle, if $\overline{WE}$ goes low at a time in relationship to $\overline{CAS}$ that would normally cause the outputs to be active, it is necessary to use $\overline{OE}$ to disable the output drivers prior to the $\overline{WE}$ low transition to allow Data In Setup Time $(t_{DS})$ to be satisfied. #### Power-On After application of the $V_{\rm DD}$ supply, an initial pause of 200 $\mu s$ is required followed by a minimum of 8 initialization cycles (any combination of cycles containing a $\overline{\rm RAS}$ clock). Eight initialization cycles are required after extended periods of bias without clocks (greater than the Refresh Interval). During Power-On, the $\rm V_{DD}$ current requirement of the V53C104H is dependent on the input levels of RAS and CAS. If RAS is low during Power-On, the device will go into an active cycle and $\rm I_{DD}$ will exhibit current transients. It is recommended that RAS and CAS track with $\rm V_{DD}$ or be held at a valid $\rm V_{IH}$ during Power-On to avoid current surges. Table 1. V53C104H Data Output Operation for Various Cycle Types | Cycle Type | I/O State | |---------------------------------------------|-----------------------------------------| | Read Cycles | Data from Addressed<br>Memory Cell | | CAS-Controlled Write<br>Cycle (Early Write) | High-Z | | WE-Controlled Write<br>Cycle (Late Write) | OE Controlled. High<br>OE = High-Z I/Os | | Read-Modify-Write<br>Cycles | Data from Addressed<br>Memory Cell | | Fast Page Mode<br>Read | Data from Addressed<br>Memory Cell | | Fast Page Mode Write<br>Cycle (Early Write) | High-Z | | Fast Page Mode Read-<br>Modify-Write Cycle | Data from Addressed<br>Memory Cell | | RAS-only Refresh | High-Z | | CAS-before-RAS<br>Refresh Cycle | Data remains as in previous cycle | | CAS-only Cycles | High-Z | 6353391 0002772 79T 🚥