

### 1-W High-Voltage Switchmode Regulator

### **DESCRIPTION**

The Si9105 high-voltage switchmode regulator is a monolithic BiC/DMOS integrated circuit which contains most of the components necessary to implement a high-efficiency dc/dc converter in ISDN terminals up to 3 watts. A 0.5 mA max supply current makes possible the design of a dc/dc converter with 60 % efficiency at 25 mW, therefore meeting the recommended performance under the CCITT I.430 specifications.

This device may be used with an appropriate transformer to implement isolated flyback power converter topologies to provide single or multiple regulated dc outputs (i.e.,  $\pm$  5 V).

The Si9105 is available in both standard and lead (Pb)-free 16-pin wide-body SOIC, 14-pin plastic DIP and 20-pin PLCC packages which are specified to operate over the industrial temperature range of - 40 °C to 85 °C.

### **FEATURES**

- CCITT Compatible
- · Current-Mode Control
- Low Power Consumption (less than 5 mW)
- 10 to 120 V Input Range
- 200 V, 250 mA MOSFET
- · Internal Start-Up Circuit
- Current-Mode Control
- SHUTDOWN and RESET

### **FUNCTIONAL BLOCK DIAGRAM**



### Vishay Siliconix



| ABSOLUTE MAXIMUM R                                        | ATINGS                                                |                                    |      |  |
|-----------------------------------------------------------|-------------------------------------------------------|------------------------------------|------|--|
| Parameter                                                 | Limit                                                 | Unit                               |      |  |
| Voltages Referenced to - V <sub>IN</sub> (V <sub>CC</sub> | < + V <sub>IN</sub> + 0.3 V)                          |                                    |      |  |
| V <sub>CC</sub>                                           |                                                       | 15                                 |      |  |
| +V <sub>IN</sub>                                          |                                                       | 120                                |      |  |
| V <sub>DS</sub>                                           |                                                       | 200                                |      |  |
| I <sub>D</sub> (Peak) (300 μs pulse, 2 % duty cy          | cle)                                                  | 2                                  | Α    |  |
| I <sub>D</sub> (rms)                                      |                                                       | 250                                | mA   |  |
| Logic Inputs (RESET, SHUTDOWN,                            | OSC IN)                                               | - 0.3 V to V <sub>CC</sub> + 0.3 V | V    |  |
| Linear Inputs (FEEDBACK, SOURCI                           | ≣)                                                    | - 0.3 V to 7 V                     | ☐    |  |
| HV Pre-Regulator Input Current (con                       | tinuous)                                              | 5                                  | mA   |  |
| Storage Temperature                                       |                                                       | - 65 to 125                        |      |  |
| Operating Temperature                                     |                                                       | - 40 to 85                         | °C   |  |
| Junction Temperature (T <sub>J</sub> )                    |                                                       | 150                                |      |  |
|                                                           | 14-Pin Plastic DIP (J Suffix) <sup>b</sup>            | 750                                |      |  |
| Power Dissipation (Package) <sup>a</sup>                  | 16-Pin Plastic Wide-Body SOIC (W Suffix) <sup>c</sup> | 900                                | mW   |  |
|                                                           | 20-Pin PLCC (N Suffix) <sup>d</sup>                   | 1400                               |      |  |
|                                                           | 14-Pin Plastic DIP                                    | 167                                |      |  |
| Thermal Impedance ( $\Theta_{JA}$ )                       | 16-Pin Plastic Wide-Body SOIC                         | 140                                | °C/W |  |
| Notes                                                     | 20-Pin PLCC                                           | 90                                 |      |  |

- a. Device Mounted with all leads soldered or welded to PC board.
  b. Derate 6 mW/°C above 25 °C.
  c. Derate 7.2 mW/°C above 25 °C.
  d. Derate 11.2 mW/°C above 25 °C.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE              |                            |          |  |  |
|------------------------------------------|----------------------------|----------|--|--|
| Parameter Limit                          |                            |          |  |  |
| Voltages Referenced to - V <sub>IN</sub> | ·                          |          |  |  |
| V <sub>CC</sub>                          | 10 to 13.5                 | V        |  |  |
| + V <sub>IN</sub>                        | 10 to 120                  | <b>□</b> |  |  |
| fosc                                     | 40 kHz to 1 MHz            |          |  |  |
| Rosc                                     | 25 kΩ to 1 MΩ              |          |  |  |
| Linear Inputs                            | 0 to V <sub>CC</sub> - 3 V | V        |  |  |
| Digital Inputs                           | 0 to V <sub>CC</sub>       |          |  |  |

| SPECIFICATIONS <sup>a</sup>          |                   |                                                                                                                 |                   |                  |                  |                  |        |
|--------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|------------------|------------------|------------------|--------|
|                                      |                   | Test Conditions                                                                                                 |                   | Limits           |                  |                  |        |
| _                                    |                   | Unless Otherwise Specified DISCHARGE = - V <sub>IN</sub> = 0 V V <sub>CC</sub> = 10 V, + V <sub>IN</sub> = 48 V | _ h               | 6                | _ d              | 0                |        |
| Parameter                            | Symbol            | $R_{BIAS} = 820 \text{ k}\Omega$ , $R_{OSC} = 910 \text{ k}\Omega$                                              | Temp <sup>b</sup> | Min <sup>c</sup> | Typ <sup>d</sup> | Max <sup>c</sup> | Unit   |
| Reference                            |                   |                                                                                                                 |                   |                  |                  |                  |        |
| Output Voltage                       | V <sub>R</sub>    | OSC IN = - $V_{IN}$ (OSC Disabled)<br>$R_L = 10 \text{ M}\Omega$                                                |                   | 3.92             | 4.00             | 4.08             | V      |
| Output Impedance <sup>e</sup>        | Z <sub>OUT</sub>  | OSC IN = - V <sub>IN</sub>                                                                                      | Room              | 15               | 300              | 45               | kΩ     |
| Short Circuit Current                | I <sub>SREF</sub> | OSC IN = - $V_{IN}$ , $V_{REF}$ = - $V_{IN}$                                                                    | Room              | 70               | 100              | 130              | μA     |
| Temperature Stability <sup>e</sup>   | T <sub>REF</sub>  | OSC IN = - V <sub>IN</sub>                                                                                      | Full              |                  | 0.25             | 1.0              | mV/°C  |
| Long Term Stability <sup>e</sup>     |                   | t = 1000 h, T <sub>A</sub> = 125 °C                                                                             | Room              |                  | 5.00             | 25.00            | mV     |
| Oscillator                           |                   |                                                                                                                 |                   |                  |                  |                  |        |
| Maximum Frequency <sup>e</sup>       | f <sub>MAX</sub>  | R <sub>OSC</sub> = 0                                                                                            | Room              | 1                | 3                |                  | MHz    |
| Initial Accuracy                     | f <sub>OSC</sub>  | See Note e                                                                                                      | Room              | 32               | 40               | 48               | kHz    |
| Voltage Stability                    | ∆f/f              | $\Delta f/f = f(13.5 \text{ V}) - f(9.5 \text{ V})/f(9.5 \text{ V})$ Room 10 15                                 |                   | %                |                  |                  |        |
| Temperature Coefficient <sup>e</sup> | T <sub>OSC</sub>  |                                                                                                                 | Full              |                  | 200              | 500              | ppm/°C |





|                                                             |                      | Test Conditions                                                                                                 | Limits            |                  |                  |                  |          |
|-------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------|-------------------|------------------|------------------|------------------|----------|
| _                                                           |                      | Unless Otherwise Specified DISCHARGE = - V <sub>IN</sub> = 0 V V <sub>CC</sub> = 10 V, + V <sub>IN</sub> = 48 V | - h               |                  | - d              |                  | ļ        |
| Parameter Sym                                               |                      | $R_{BIAS} = 820 \text{ k}\Omega, R_{OSC} = 910 \text{ k}\Omega$                                                 | Temp <sup>b</sup> | Min <sup>c</sup> | Typ <sup>d</sup> | Max <sup>c</sup> | Unit     |
| Error Amplifier                                             | 1 1                  |                                                                                                                 |                   |                  | ı                | ı                | ı        |
| Feedback Input Voltage                                      | V <sub>FB</sub>      | FB Tied to COMP<br>OSC IN = - V <sub>IN</sub> (OSC Disabled)                                                    | Room              | 3.96             | 4                | 4.04             | V        |
| Input BIAS Current                                          | I <sub>FB</sub>      | OSC IN = - $V_{IN}$ , $V_{FB} = 4 V$                                                                            | Room              |                  | 25               | 500              | nA       |
| Open Loop Voltage Gain <sup>e</sup>                         | A <sub>VOL</sub>     | OSC IN = - V <sub>IN</sub> (OSC Disabled)                                                                       | Room              | 60               | 80               |                  | dB       |
| Input OFFSET Voltage                                        | V <sub>OS</sub>      |                                                                                                                 | Room              |                  | ± 15             | ± 40             | mV       |
| Unity Gain Bandwidth <sup>e</sup>                           | BW                   | OSC IN = $-V_{IN}$                                                                                              | Room              | 0.5              | 0.8              |                  | MH:      |
| Dynamic Output Impedance                                    | Z <sub>OUT</sub>     |                                                                                                                 | Room              |                  | 1                |                  | kΩ       |
| 0.11.0                                                      |                      | Source (V <sub>FB</sub> = 3.4 V)                                                                                | Room              |                  | - 1.2            | - 0.32           | 4        |
| Output Current                                              | IOUT                 | Sink (V <sub>FB</sub> = 4.5 V)                                                                                  | Room              | 0.05             | 0.08             |                  | mA       |
| Power Supply Rejection                                      | PSRR                 | 10 V ≤ V <sub>CC</sub> ≤ 13.5 V                                                                                 | Room              |                  | 70               |                  | dB       |
| Current Limit                                               |                      |                                                                                                                 |                   |                  |                  |                  |          |
| Threshold Voltage                                           | V <sub>SOURCE</sub>  | $R_L$ = 100 $\Omega$ from DRAIN to $V_{CC}$<br>$V_{FB}$ = 0 $V$                                                 | Room              | 0.8              | 1.0              | 1.2              | V        |
| Delay to Output <sup>e</sup>                                | t <sub>d</sub>       | $R_L$ = 100 $\Omega$ from DRAIN to $V_{CC}$ $V_{SOURCE}$ = 1.5 V, See Figure 1                                  | Room              |                  | 200              | 300              | ns       |
| nput Voltage                                                | + V <sub>IN</sub>    | I <sub>IN</sub> = 10 μA                                                                                         | Room              | 120              |                  |                  | V        |
| Input Leakage Current                                       | + I <sub>IN</sub>    | V <sub>CC</sub> ≥ 10 V                                                                                          | Room              |                  |                  | 10               | μΑ       |
| Pre-Regulator Start-Up Current                              | I <sub>START</sub>   | Pulse Width ≤ 300 μs, V <sub>CC</sub> = 7 V                                                                     | Room              | 8                | 15               |                  | m/       |
| V <sub>CC</sub> Pre-Regulator<br>Turn-Off Threshold Voltage | V <sub>REG</sub>     | I <sub>PRE-REGULATOR</sub> = 10 μA                                                                              | Room              | 7.5              | 9.3              | 9.7              |          |
| Undervoltage Lockout                                        | V <sub>UVLO</sub>    | $R_L = 100 \Omega$ from DRAIN to $V_{CC}$<br>See Detailed Description                                           | Room              | 7.0              | 8.7              | 9.2              | ٧        |
| V <sub>REG</sub> - V <sub>UVLO</sub>                        | V <sub>DELTA</sub>   |                                                                                                                 | Room              | 0.25             | 0.5              |                  |          |
| Supply                                                      | ,                    |                                                                                                                 |                   |                  | l                |                  |          |
| Supply Current                                              | I <sub>CC</sub>      |                                                                                                                 | Room              |                  | 0.35             | 0.5              | m/       |
| Bias Current                                                | I <sub>BIAS</sub>    |                                                                                                                 | Room              |                  | 7.5              |                  | μA       |
| SHUTDOWN Delay                                              | t <sub>SD</sub>      | V <sub>SOURCE</sub> = - V <sub>IN</sub> , See Figure 2                                                          | Room              |                  | 50               | 100              | •        |
| SHUTDOWN Pulse Width                                        | t <sub>SW</sub>      | SOCIACE IIV.                                                                                                    | Room              | 50               |                  |                  |          |
| RESET Pulse Width                                           | t <sub>RW</sub>      | 0                                                                                                               | Room              | 50               |                  |                  | ns       |
| Latching Pulse Width SHUTDOWN and RESET Low                 | t <sub>LW</sub>      | See Figure 3                                                                                                    | Room              | 25               |                  |                  |          |
| Input Low Voltage                                           | V <sub>IL</sub>      |                                                                                                                 | Room              |                  |                  | 2.0              |          |
| Input High Voltage                                          | V <sub>IH</sub>      |                                                                                                                 | Room              | 8.0              |                  |                  | V        |
| Input Current Input Voltage High                            | I <sub>IH</sub>      | V <sub>IN</sub> = 10 V                                                                                          | Room              |                  | 1                | 5                |          |
| Input Current Input Voltage Low                             | I <sub>IL</sub>      | V <sub>IN</sub> = 0 V                                                                                           | Room              | - 35             | - 25             |                  | μA       |
| MOSFET Switch                                               | IL I                 | IIN -                                                                                                           | , , , , ,         |                  |                  | <u> </u>         | <u> </u> |
| Breakdown Voltage                                           | V <sub>(BR)DSS</sub> | I <sub>DRAIN</sub> = 100 μA                                                                                     | Full              | 200              | 220              |                  | V        |
| Drain-Source On Resistance <sup>g</sup>                     | r <sub>DS(on)</sub>  | I <sub>DRAIN</sub> = 100 mA                                                                                     | Room              |                  | 5                | 7                | Ω        |
| Drain Off Leakage Current                                   | I <sub>DS</sub> (on) | V <sub>DRAIN</sub> = 100 V                                                                                      | Room              |                  |                  | 10               | μΔ       |
| Drain Capacitance                                           | C <sub>DS</sub>      | DHAIN - 100 F                                                                                                   | Room              |                  | 35               |                  | ρF       |

### Notes:

- a. Refer to PROCESS OPTION FLOWCHART for additional information.
- a. Hefer to PROCESS OPTION FLOWCHART for additional information.
  b. Room = 25 °C, Full = as determined by the operating temperature suffix.
  c. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
  d. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
  e. Guaranteed by design, not subject to production test.
  f. C<sub>STRAY</sub> Pin 8 = ≤ 5 pF.
  g. Temperature coefficient of r<sub>DS(on)</sub> is 0.75 % per °C, typical.

## Vishay Siliconix

# VISHAY.

### **TIMING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.

### **TYPICAL CHARACTERISTICS**



Figure 4. Output Switching Frequency vs. Oscillator Resistance







### **PIN CONFIGURATIONS**



| DESCRIPTION        |                    | Pin Number  |                    |  |  |
|--------------------|--------------------|-------------|--------------------|--|--|
| Function           | 14-Pin Plastic DIP | 16-Pin SOIC | 20-Pin PLCC        |  |  |
| SOURCE             | 4                  | 1           | 7                  |  |  |
| - V <sub>IN</sub>  | 5                  | 2           | 8                  |  |  |
| V <sub>CC</sub>    | 6                  | 4           | 9                  |  |  |
| OSC <sub>OUT</sub> | 7                  | 5           | 10                 |  |  |
| OSC <sub>IN</sub>  | 8                  | 6           | 11                 |  |  |
| DISCHARGE          | 9                  | 7           | 12                 |  |  |
| V <sub>REF</sub>   | 10                 | 8           | 14                 |  |  |
| SHUTDOWN           | 11                 | 9           | 16                 |  |  |
| RESET              | 12                 | 10          | 17                 |  |  |
| COMP               | 13                 | 11          | 18                 |  |  |
| FB                 | 14                 | 12          | 20                 |  |  |
| BIAS               | 1                  | 13          | 2                  |  |  |
| + V <sub>IN</sub>  | 2                  | 14          | 3                  |  |  |
| DRAIN              | 3                  | 16          | 5                  |  |  |
| NC                 |                    | 3, 15       | 1, 4, 6, 13, 15, 1 |  |  |

| ORDERING INFORMATION    |                               |                   |              |  |
|-------------------------|-------------------------------|-------------------|--------------|--|
| Standard<br>Part Number | Lead (Pb)-free<br>Part Number | Temperature Range | Package      |  |
| Si9105DJ02              | Si9105DJ02-E3                 |                   | PDIP-14      |  |
| Si9105DW                |                               |                   |              |  |
| Si9105DW-T1             | Si9105DW-T1-E3                |                   | SOIC-16 (WB) |  |
| (With Tape and Reel)    | (With Tape and Reel)          | - 40 to 85 °C     |              |  |
| Si9105DN02              | Si9105DN02-E3                 |                   |              |  |
| Si9105DN02-T1           | Si9105DN02-T1-E3              |                   | PLCC-20      |  |
| (With Tape and Reel)    | (With Tape and Reel)          |                   |              |  |

### Vishay Siliconix

## VISHAY.

#### **DETAILED DESCRIPTION**

### Pre-Regulator/Start-Up Section

Due to the low quiescent current requirement of the Si9105 control circuitry, bias power can be supplied from the unregulated input power source, from an external regulated low-voltage supply, or from an auxiliary "bootstrap" winding on the output inductor or transformer.

When power is first applied during start-up, +  $V_{IN}$  will draw a constant current. The magnitude of this current is determined by a high-voltage depletion MOSFET device which is connected between +  $V_{IN}$  and  $V_{CC}$ . This start-up circuitry provides initial power to the IC by charging an external bypass capacitance connected to the  $V_{CC}$  pin. The constant current is disabled when  $V_{CC}$  exceeds 9.3 V. If  $V_{CC}$  is not forced to exceed the 9.3 V threshold, then  $V_{CC}$  will be regulated to a nominal value of 9.3 V by the pre-regulator circuit.

As the supply voltage rises toward the normal operating conditions, an internal undervoltage (UV) lockout circuit keeps the output MOSFET disabled until  $V_{CC}$  exceeds the undervoltage lockout threshold (typically 8.7 V). This guarantees that the control logic will be functioning properly and that sufficient gate drive voltage is available before the MOSFET turns on. The design of the IC is such that the undervoltage lockout threshold will not exceed the pre-regulator turn-off voltage. Power dissipation can be minimized by providing an external power source to  $V_{CC}$  such that the constant current source is always disabled.

### **BIAS**

To properly set the bias for the Si9105, a 820 k $\Omega$  resistor should be tied from BIAS to - V<sub>IN</sub>. This determines the magnitude of bias current in all of the analog sections and the pull-up current for the <code>SHUTDOWN</code> and <code>RESET</code> pins. The current flowing in the bias resistor is nominally 7.5  $\mu$ A.

### **Reference Section**

The reference section of the Si9105 consists of a temperature compensated buried zener and trimmable divider network.

The output of the reference section is connected internally to the non-inverting input of the error amplifier. Nominal reference output voltage is 4 V. The trimming procedure that is used on the Si9105 brings the output of the error amplifier (which is configured for unity gain during trimming) to within  $\pm$  1 % of 4 V. This automatically compensates for the input offset voltage in the error amplifier.

The output impedance of the reference section has been purposely made high so that a low impedance external voltage source can be used to override the internal voltage source, if desired, without otherwise altering the performance of the device.

### **Error Amplifier**

Closed-loop regulation is provided by the error amplifier, whose 1  $k\Omega$  dynamic output impedance enables it to be used with feedback compensation (unlike transconductance amplifiers). A MOS differential input stage provides for low input current. The noninverting input to the error amplifier (V\_REF) is internally connected to the output of the reference supply and should be bypassed with a small capacitor to ground.

### **Oscillator Section**

The oscillator consists of a ring of CMOS inverters, capacitors, and a capacitor discharge switch. Frequency is set by an external resistor between the OSC IN and OSC OUT pins. (See Typical Characteristics graph of resistor value vs. frequency.) The DISCHARGE pin should be tied to -  $\rm V_{IN}$  for normal internal oscillator operation. A frequency divider in the logic section limits switch duty cycle to a maximum of 50 % by locking the switching frequency to one half of the oscillator frequency.

Remote synchronization can be accomplished by capacitive coupling of a synchronization pulse into the OSC IN terminal. For a 5 V pulse amplitude and 0.5  $\mu s$  pulse width, typical values would be 100 pF in series with 3  $k\Omega$  to OSC IN.



### **DETAILED DESCRIPTION (CONT'D)**

### **SHUTDOWN** and RESET

SHUTDOWN and RESET are intended for overriding the output MOSFET switch via external control logic. The two inputs are fed through a latch preceding the output switch. Depending on the logic state of RESET, SHUTDOWN can be either a latched or unlatched input. The output is off whenever SHUTDOWN is low. By simultaneously having SHUTDOWN and RESET low, the latch is set and SHUTDOWN has no effect until RESET goes high. The truth table for these inputs is given in Table 1.

Both pins have internal current source pull-ups and can be left disconnected when not in use. An added feature of the current sources is the ability to connect a capacitor and an open-collector driver to the  $\overline{\text{SHUTDOWN}}$  pin to provide variable shutdown time.

### **Output Switch**

The output switch is a 7  $\Omega$  , 200 V lateral DMOS transistor. Like discrete MOSFETs, the switch contains an intrinsic body-drain diode. However, the body contact in the Si9105 is connected internally to -  $V_{\mbox{\footnotesize{IN}}}$  and is independent of the SOURCE.

Table 1. Truth Table for the SHUTDOWN and RESET Pins

| SHUTDOWN | RESET | Output                       |
|----------|-------|------------------------------|
| Н        | Н     | Normal Operation             |
| Н        | ₹_    | Normal Operation (No Change) |
| L        | Н     | Off (Not Latched)            |
| L        | L     | Off (Latched)                |
|          | L     | Off (Latched, No Change)     |

### **APPLICATIONS**



Figure 5. CCITT Compatible ISDN Terminal Power Supply

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?70003">http://www.vishay.com/ppg?70003</a>.



Vishay

### **Disclaimer**

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.

Revision: 18-Jul-08

Document Number: 91000 www.vishay.com