

## V23814-K1306-M230 Parallel Optical Link: PAROLI® Tx DC/MUX-ENC V23815-K1306-M230

Parallel Optical Link: PAROLI<sup>®</sup> Rx DC/DEMUX-DEC





## **FEATURES**

- Power supply (3.3 V)
- Low voltage differential signal electrical interface (LVDS)
- 22 electrical data + 1 clock channels
- · Low skew, bit parallel transmission
- Interface to SCI and HIPPI 6400 standard
- 12 optical data channels
- Electrical transmission data rate of 150-500 Mbit/s per channel, total link data rate up to 11 Gbit/s
- Two clocking modes can be selected (SCI/Strobe)
- Transmission distance up to 75 m at maximum data rate
- 850 nm VCSEL array technology
- PIN diode array technology
- 62.5 μm graded index multimode fiber ribbon
- MT based optical port
- SMD technology
- Class 1 FDA and Class 3A IEC laser safety compliant
- FC open fiber interface supported (to configure a Class 1 IEC laser safety compliant system)

## **APPLICATIONS**

Telecommunication

- Switching equipment
- Access network
- **Data Communication**
- Interframe (rack-to-rack)
- Intraframe (board-to-board)
- On board (optical backplane)

## **Absolute Maximum Ratings**

Stress beyond the values stated below may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

| Supply Voltage (V <sub>CC</sub> –V <sub>EE</sub> )                 | 0.3 V to 4.5 V                             |
|--------------------------------------------------------------------|--------------------------------------------|
| Data/Control Input Levels (VIN) <sup>(1)</sup>                     | –0.5 V to V <sub>CC</sub> +0.5 V           |
| LVDS Input Differential Voltage ( VID ) <sup>(2)</sup>             | 2.0 V                                      |
| Operating Case Temperature (T <sub>CASE</sub> ) <sup>(3)</sup>     | 0°C to 80°C                                |
| Storage Ambient Temperature (T <sub>STG</sub> )                    | –20°C to 100°C                             |
| Operating Moisture                                                 | 20% to 85%                                 |
| Storage Moisture                                                   | 20% to 85%                                 |
| Soldering Conditions Temp/Time (T <sub>SOLD</sub> , t <sub>S</sub> | <sub>SOLD</sub> ) <sup>(4)</sup> 260°C/10s |
| ESD Resistance (all pins to V <sub>EE</sub> human boc              | ly model) <sup>(5)</sup> 1 kV              |
|                                                                    |                                            |

#### Notes

- 1. At LVDS and LVCMOS inputs.
- 2.  $|V_{ID}| = |(input voltage of non-inverted input minus input voltage of$ inverted input)|.
- 3. Measured at case temperature reference point (see dimensional drawing, Figure 13 on page 12).
- 4. Hot bar or hot air soldering.
- 5. To avoid electrostatic damage, handling cautions similar those used for MOS devices must be observed.

## DESCRIPTION

PAROLI is a parallel optical link for high-speed data transmission. A complete PAROLI system consists of a transmitter module, a 12-channel fiber optic cable, and a receiver module.

## Transmitter V23814-K1306-M230

The PAROLI transmitter module converts parallel electrical input signals (data and clock) into parallel optical output signals.

#### Figure 1. Transmitter block diagram



All electrical data and clock inputs are LVDS compatible. The module also features several LVCMOS compatible control inputs and outputs, which are described in the Transmitter Pin Description (table starting on page 5).

The module features multiplexing and encoding of 22 electrical data input channels to 11 optical data output channels. The input data are serialized by 2 to 1 multiplexers which results in a reduced data rate at the electrical interface. The multiplexed data are encoded (4B/5B encoding) to achieve DC-balanced signals at the input of the laser driver.

The electrical input clock signal is used to control an integrated PLL circuit, which generates internal clock signals for encoding and multiplexing. The PLL circuit also generates a frame signal for the optical interface, which is transmitted over a separate fiber.

Transmission delay of the PAROLI system is at a maximum of 4 strobe cycles + 3 ns for the transmitter, 3 strobe cycles + 3 ns for the receiver, and approximately 5 ns per meter for the fiber optic cable.

## **Clocking Modes**

The transmitter can be operated in one of two input clocking modes: Strobe mode or SCI mode. The mode is selected via CLK\_SEL input. In Strobe mode, the rising edges of the non-inverted clock signal are centered over the data bits. In SCI mode, High/Low transitions of clock and data signals coincide. In SCI mode, the transmitter's electrical interface complies with the SCI standard. See Timing diagram Figure 5 on page 4.

## **Multiplexing and Encoding**

The electrical input data are strobed into the input register with the internal clock signal generated by the PLL and then multiplexed 2:1. Input channels 1 to 11 are grouped with input channels 12 to 22, i.e. data inputs 1 and 12 feed optical data output 1; data inputs 2 and 13 feed optical data output 2, etc. Four data bits read from two input channels during two strobe cycles form 4B words. Inside the 4B word, data from the lower inputs (1 to 11) is transmitted first, i.e. after input data are strobed. Inputs 1 to 11 are routed before inputs 12 to 22, 4B words are then fed through eleven separate 4B/5B encoders to form the signals to be transmitted over the optical interface. Coding is based on the running disparity of previously transmitted output data. With a running disparity >0, either more High than Low levels or an equal number of Highs and Lows have been transmitted. The next output nibble will be inverted if High levels again dominate: otherwise it will be sent without inversion. With a running disparity <0, more Low than High levels have been transmitted. The next output nibble will be inverted if Low levels again dominate; otherwise it will be sent uninverted. To indicate whether a nibble has been inverted, an inversion bit is added, thus forming a 5B word (High, if transmitted nibble is uninverted; Low, if transmitted nibble is inverted). It is placed in front of the nibble (at the beginning of the 5B word) and immediately follows the FRAME transition. FRAME signal transitions delimit 5B words. Each 5B word contains the inversion bit and the nibble (inverted or non-inverted) mounted from two input data strobe cycles. The 5B words and FRAME signal are the signals transmitted over the optical interface. The pulse lengths of the 5B word and the frame signal is twice the pulse length of the electrical input signal.

## Example

To transmit electrical data at the maximum data rate of 500 Mbit/s per channel the corresponding clock signal (square 0101 pattern) has a frequency of 250 MHz in SCI mode or 500 MHz in STROBE mode. The FRAME signal with a corresponding frequency of 125 MHz is transmitted via fiber #1. The data rate of the optical signal at the Transmitter output is 1.25 Gbit/s in each of the fibers #2 to #12.

## LASER SAFETY

The transmitter of the DC coupled Parallel Optical Link (PAROLI) is an FDA Class 1 laser product. It complies with FDA regulations 21 CFR 1040.10 and 1040.11. The transmitter is an IEC Class 3A laser product as defined by IEC 60825-1. To avoid possible exposure to hazardous levels of invisible radiation, do not exceed maximum ratings.

The PAROLI module must be operated under the specified operating conditions (supply voltage between 3.0 V and 3.6 V, case temperature between 0°C and 80°C) under all circumstances to ensure laser safety.

#### Caution

# Do not stare into beam or view directly with optical instruments. The use of optical instruments with this product will increase eye hazard.

## Note

Any modification of the module will be considered an act of "manufacturing," and will require, under law, recertification of the product under FDA (21 CFR 1040.10 (i)).

## Figure 2. Laser emission



## START-UP PROCEDURE

Detailed information can be found in the data sheet of the Paroli test board AC/DC, part number V23814-S1306-M931 and V23815-S1306-M931.

- Switch system power supply on and hold -RESET at Low level
- Release -RESET when  $\mathrm{V}_{\mathrm{CC}}$  has reached 3.0 V level and clock input is stable
- Delay 100 ms until laser controller and PLL have settled
- After 100 ms MU and LCU will be high
- Apply data input

#### Module starts transmitting.

LE/-LE can be used to activate/deactivate laser output at any time. For data transmission they must be activated. If the LE and -LE module pins are not connected, then laser output is automatically activated.

## **TECHNICAL DATA**

The electro-optical characteristics described in the following tables are valid only for operation under the recommended operating conditions.

## **Recommended Operating Conditions**

| Parameter                                            | Symbol                          | Min.     | Max.                                      | Units |
|------------------------------------------------------|---------------------------------|----------|-------------------------------------------|-------|
| Power Supply Voltage                                 | V <sub>CC</sub>                 | 3.0      | 3.6                                       | V     |
| Noise on Power Supply <sup>(1)</sup>                 | N <sub>PS1</sub>                |          | 50                                        | mV    |
| Noise on Power Supply <sup>(2)</sup>                 | N <sub>PS2</sub>                |          | 100                                       |       |
| LVDS Input<br>Voltage Range <sup>(3)</sup>           | V <sub>LVDSI</sub>              | 500      | 1900                                      |       |
| LVDS Input Differential<br>Voltage <sup>(3, 4)</sup> | V <sub>ID</sub>                 | 100      | 1000                                      |       |
| LVDS Clock Input<br>Rise/Fall Time <sup>(5)</sup>    | t <sub>R</sub> , t <sub>F</sub> | 100      | 400                                       | ps    |
| LVCMOS Input<br>High Voltage                         | V <sub>LVCMOSIH</sub>           | 2.0      | V <sub>CC</sub>                           | V     |
| LVCMOS Input<br>Low Voltage                          | V <sub>LVCMOSIL</sub>           | $V_{EE}$ | 0.8                                       |       |
| LVCMOS Input Rise/<br>Fall Time <sup>(6)</sup>       | t <sub>R</sub> , t <sub>F</sub> |          | 20                                        | ns    |
| Clock Input Frequency,<br>SCI Mode <sup>(7)</sup>    | fclock                          | 75       | 250                                       | MHz   |
| Clock Input Frequency,<br>Strobe Mode <sup>(7)</sup> | fclock                          | 150      | 500                                       | MHz   |
| Clock Input Duty<br>Cycle Distortion                 | dcd                             | 45       | 55                                        | %     |
| Input Skew between<br>Clock Inputs <sup>(8)</sup>    | t <sub>SPN</sub>                |          | 0.75 x<br>t <sub>R</sub> , t <sub>F</sub> | ps    |
| Clock Input<br>Total Jitter <sup>(pk-pk)(9)</sup>    | CJ                              |          | 0.1                                       | UI    |

#### Notes

Voltages refer to V<sub>EE</sub>=0 V.

- 1. Noise frequency is 1 kHz to 10 MHz. Voltage is peak-to-peak value.
- 2. Noise frequency is > 10 MHz. Voltage is peak-to-peak value.
- 3. Level diagram

## Figure 3. Input level diagram



- V<sub>ID</sub>|=|(input voltage of non-inverted input minus input voltage of inverted input)|.
- 5. 20% 80% level.
- 6. Measured between 0.8 V and 2.0 V.
- 7. Lower limit of clock frequency due to PLL frequency limitations.
- 8. Measured at 50% level.
- 9. The unit interval UI refers to a strobe cycle in this case.
  - 1 UI = 1/f<sub>CLOCK</sub> in Strobe Mode and 1 UI = 1/(2  $\cdot$  f<sub>CLOCK</sub>) in SCI Mode

#### **Transmitter Electro-Optical Characteristics**

| Parameter                                           | Symbol                | Min. | Тур. | Max. | Units  |
|-----------------------------------------------------|-----------------------|------|------|------|--------|
| Supply Current                                      | ICC                   |      | 1100 | 1300 | mA     |
| Power Consump-<br>tion                              | Р                     |      | 3.6  | 4.7  | W      |
| Data Rate in<br>SCI Mode <sup>(1)</sup>             | D <sub>RSCI</sub>     | 150  |      | 500  | Mbit/s |
| Data Rate in<br>Strobe Mode <sup>(1)</sup>          | D <sub>RSTR</sub>     |      |      |      |        |
| LVDS Differential<br>Input Impedance <sup>(2)</sup> | R <sub>IN</sub>       | 80   | Ĩ    | 120  | Ω      |
| LVCMOS Output<br>Voltage Low                        | V <sub>LVCMOSOL</sub> |      |      | 0.4  | V      |
| LVCMOS Output<br>Voltage High                       | V <sub>LVCMOSOH</sub> | 2.5  |      |      |        |
| LVCMOS Input<br>Current High/Low                    | ILVCMOSI              | -500 |      | 500  | μA     |
| LVCMOS Output<br>Current High <sup>(3)</sup>        | ILVCMOSOH             |      |      | 0.5  | mA     |
| LVCMOS Output<br>Current Low <sup>(4)</sup>         | ILVCMOSOL             |      |      | 4.0  |        |
| LVDS Differential<br>Input Current                  |                       |      |      | 5.0  |        |

#### Notes

1. Data rate on electrical channel. Number of consecutive high or low bits is unlimited.

#### 2.

## Figure 4. LVDS Input stage



- 3. Source current
- 4. Sink current

| Parameter                        | Symbol           | Min. | Max. | Units |
|----------------------------------|------------------|------|------|-------|
| Optical Rise Time <sup>(1)</sup> | t <sub>R</sub>   |      | 400  | ps    |
| Optical Fall Time <sup>(1)</sup> | t <sub>F</sub>   |      |      |       |
| Random Jitter $(14\sigma)^{(2)}$ | J <sub>R</sub>   |      | 0.26 | UI    |
| Deterministic Jitter             | JD               |      | 0.17 |       |
| Launched<br>Average Power        | P <sub>AVG</sub> | -11  | -6.0 | dBm   |
| Launched<br>Power Shutdown       | P <sub>SD</sub>  |      | -30  |       |
| Center Wavelength                | λ <sub>C</sub>   | 820  | 860  | nm    |
| Spectral Width (FWHM)            | Δλ               |      | 2.0  |       |
| Spectral Width (rms)             | Δλ               | 1    | 0.85 | 1     |
| Relative Intensity Noise         | RIN              | 1    | -116 | dB/Hz |
| Extinction Ratio<br>(dynamic)    | ER               | 5.0  |      | dB    |

#### Notes

Optical parameters valid for each channel.

- 1. 20%–80% level, measured using a GBE (Gigabit Ethernet) filter.
- Measured with 01010... (square) optical output pattern and in module thermal steady state status. Without cooling this steady state status is reached after approximately 10 minutes.

## Figure 5. Timing diagrams

#### Strobe Mode



| Parameter                       | Symbol         | Min. | Тур. | Max. | Units |
|---------------------------------|----------------|------|------|------|-------|
| Input Setup Time <sup>(1)</sup> | t <sub>1</sub> | 250  |      |      | ps    |
| Input Hold Time <sup>(1)</sup>  | t <sub>2</sub> |      |      |      |       |

Note

1. Refers to positive clock input signal. See Measurement Conventions (Figure 6).

#### SCI Mode



| Parameter                 | Symbol         | Min. | Тур. | Max. | Units |
|---------------------------|----------------|------|------|------|-------|
| Input Skew <sup>(1)</sup> | t <sub>S</sub> |      |      | §    | ps    |

§. Maximum Input Skew=(2\*Data Rate)<sup>-1</sup> – 250 ps – DCD<sub>IN-CLOCK</sub> where DCD<sub>IN-CLOCK</sub>=|(Data Rate)<sup>-1</sup>–dcd\*(<sup>1</sup>/<sub>2</sub> Data Rate)<sup>-1</sup>|(dcd: see Recommended Operating Conditions).

#### Note

1. See Measurement Conventions (Figure 6).

#### **Reset Timing Diagram**



| Parameter                           | Symbol         | Min. | Тур. | Max. | Units |
|-------------------------------------|----------------|------|------|------|-------|
| -RESET On Delay Time <sup>(1)</sup> | t <sub>1</sub> |      |      | 100  | ms    |
| -RESET Off Delay Time               | t <sub>2</sub> |      |      | 50   | μs    |
| -RESET Low Duration <sup>(2)</sup>  | t <sub>3</sub> | 100  |      |      | μs    |

#### Notes

- 1. Valid after the release of -RESET. (Clock input must first be stable. Keep -RESET low until clock input is at stable frequency.)
- 2. Only when not used as power-on reset (see start-up procedure for power-on reset). At any failure recovery, -RESET should be brought to low level for at least  $t_3$ .

#### Figure 6. Measurement conventions for LVDS signals

#### **Setup and Hold Times**



Setup and hold times are measured between the cross point of positive and negative clock and the points where rising and falling data edge cross the borders of the V-range.

#### Figure 7. Numbering conventions transmitter



The numbering conventions for the Tx and Rx modules are the same.

## **Transmitter Pin Description**

| Pin# | Pin Name         | Level/Logic   | Description                                                                                                                                        |
|------|------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | V <sub>CC1</sub> |               | Power supply voltage of laser driver                                                                                                               |
| 2    | t.b.l.o.         |               | to be left open                                                                                                                                    |
| 3    |                  |               |                                                                                                                                                    |
| 4    | -                |               |                                                                                                                                                    |
| 5    | -                |               |                                                                                                                                                    |
| 6    | LCU              | LVCMOS<br>Out | Laser Controller Up<br>High=laser controller is<br>operational<br>Low=laser fault condition if<br>-RESET is High and<br>V <sub>CC</sub> is > 3.0 V |
| 7    | V <sub>EE</sub>  |               | Ground                                                                                                                                             |
| 8    | V <sub>EE</sub>  |               | Ground                                                                                                                                             |
| 9    | V <sub>CC3</sub> |               | Power supply voltage of digi-<br>tal circuitry and PLL                                                                                             |
| 10   | MU               | LVCMOS<br>Out | Module Up<br>High=normal operation<br>Low=laser fault or PLL not<br>locked or -RESET low                                                           |
| 11   | CIN              | LVDS In       | Clock Input, inverted                                                                                                                              |
| 12   | CIP              | LVDS In       | Clock Input, non-inverted                                                                                                                          |
| 13   | DI01N            | LVDS In       | Data Input #1, inverted                                                                                                                            |
| 14   | DI01P            | LVDS In       | Data Input #1, non-inverted                                                                                                                        |
| 15   | DI12N            | LVDS In       | Data Input #12, inverted                                                                                                                           |
| 16   | DI12P            | LVDS In       | Data Input #12, non-inverted                                                                                                                       |
| 17   | DI02N            | LVDS In       | Data Input #2, inverted                                                                                                                            |
| 18   | DI02P            | LVDS In       | Data Input #2, non-inverted                                                                                                                        |
| 19   | DI13N            | LVDS In       | Data Input #13, inverted                                                                                                                           |
| 20   | DI13P            | LVDS In       | Data Input #13, non-inverted                                                                                                                       |
| 21   | DI03N            | LVDS In       | Data Input #3, inverted                                                                                                                            |
| 22   | DI03P            | LVDS In       | Data Input #3, non-inverted                                                                                                                        |
| 23   | DI14N            | LVDS In       | Data Input #14, inverted                                                                                                                           |
| 24   | DI14P            | LVDS In       | Data Input #14, non-inverted                                                                                                                       |
| 25   | V <sub>CC3</sub> |               | Power supply voltage of digi-<br>tal circuitry and PLL                                                                                             |
| 26   | DI04N            | LVDS In       | Data Input #4, inverted                                                                                                                            |
| 27   | DI04P            | LVDS In       | Data Input #4, non-inverted                                                                                                                        |
| 28   | V <sub>EE</sub>  |               | Ground                                                                                                                                             |
| 29   | DI15N            | LVDS In       | Data Input #15, inverted                                                                                                                           |
| 30   | DI15P            | LVDS In       | Data Input #15, non-inverted                                                                                                                       |

| Pin# | Pin Name         | Level/Logic             | Description                                                                                                                                                                                                   |
|------|------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | DI05N            | LVDS In                 | Data Input #5, inverted                                                                                                                                                                                       |
| 32   | DI05P            | LVDS In                 | Data Input #5, non-inverted                                                                                                                                                                                   |
| 33   | DI16N            | LVDS In                 | Data Input #16, inverted                                                                                                                                                                                      |
| 34   | DI16P            | LVDS In                 | Data Input #16, non-inverted                                                                                                                                                                                  |
| 35   | DI06N            | LVDS In                 | Data Input #6, inverted                                                                                                                                                                                       |
| 36   | DI06P            | LVDS In                 | Data Input #6, non-inverted                                                                                                                                                                                   |
| 37   | DI17N            | LVDS In                 | Data Input #17, inverted                                                                                                                                                                                      |
| 38   | DI17P            | LVDS In                 | Data Input #17, non-inverted                                                                                                                                                                                  |
| 39   | DI07N            | LVDS In                 | Data Input #7, inverted                                                                                                                                                                                       |
| 40   | DI07P            | LVDS In                 | Data Input #7, non-inverted                                                                                                                                                                                   |
| 41   | DI18N            | LVDS In                 | Data Input #18, inverted                                                                                                                                                                                      |
| 42   | DI18P            | LVDS In                 | Data Input #18, non-inverted                                                                                                                                                                                  |
| 43   | DI08N            | LVDS In                 | Data Input #8, inverted                                                                                                                                                                                       |
| 44   | DI08P            | LVDS In                 | Data Input #8, non-inverted                                                                                                                                                                                   |
| 45   | V <sub>EE</sub>  |                         | Ground                                                                                                                                                                                                        |
| 46   | DI19N            | LVDS In                 | Data Input #19, inverted                                                                                                                                                                                      |
| 47   | DI19P            | LVDS In                 | Data Input #19, non-inverted                                                                                                                                                                                  |
| 48   | V <sub>CC3</sub> |                         | Power supply voltage of digi-<br>tal circuitry and PLL                                                                                                                                                        |
| 49   | DI09N            | LVDS In                 | ,<br>Data Input #9, inverted                                                                                                                                                                                  |
| 50   | DI09P            | LVDS In                 | Data Input #9, non-inverted                                                                                                                                                                                   |
| 51   | DI20N            | LVDS In                 | Data Input #20, inverted                                                                                                                                                                                      |
| 52   | DI20P            | LVDS In                 | Data Input #20, non-inverted                                                                                                                                                                                  |
| 53   | DI10N            | LVDS In                 | Data Input #10, inverted                                                                                                                                                                                      |
| 54   | DI10P            | LVDS In                 | Data Input #10, non-inverted                                                                                                                                                                                  |
| 55   | DI21N            | LVDS In                 | Data Input #21, inverted                                                                                                                                                                                      |
| 56   | DI21P            | LVDS In                 | Data Input #21, non-inverted                                                                                                                                                                                  |
| 57   | DI11N            | LVDS In                 | Data Input #11, inverted                                                                                                                                                                                      |
| 58   | DI11P            | LVDS In                 | Data Input #11, non-inverted                                                                                                                                                                                  |
| 59   | DI22N            | LVDS In                 | Data Input #22, inverted                                                                                                                                                                                      |
| 60   | DI22P            | LVDS In                 | Data Input #22, non-inverted                                                                                                                                                                                  |
| 61   | CLK-SEL          | LVCMOS In               | Input Clocking Mode Select<br>High=strobe mode<br>Low=SCI mode<br>This input has an internal pull-<br>up resistor. When left open,<br>strobe mode is active.                                                  |
| 62   | t.b.l.o.         |                         | to be left open                                                                                                                                                                                               |
| 63   | V <sub>CC3</sub> |                         | Power supply voltage of digi-<br>tal circuitry and PLL                                                                                                                                                        |
| 64   | -RESET           | LVCMOS In<br>low active | High=normal operation<br>Low=resets module, shuts<br>laser diode array down<br>This input has an internal pull-<br>down resistor to ensure laser<br>safety switch-off in case of<br>unconnected -RESET input. |
| 65   | V <sub>EE</sub>  |                         | Ground                                                                                                                                                                                                        |
| 66   | V <sub>EE</sub>  | 1                       | Ground                                                                                                                                                                                                        |

| Pin# | Pin Name         | Level/Logic             | Description                                                                                                                                                                                                                                                                           |
|------|------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 67   | LE               | LVCMOS In               | Laser ENABLE.<br>High=laser array is on if -LE is<br>also active.<br>Low=laser array is off. This<br>input can be used for connec-<br>tion with an Open Fiber Con-<br>trol (OFC) circuit to enable<br>IEC class 1 links. Has an inter-<br>nal pull-up, therefore can be<br>left open. |
| 68   | -LE              | LVCMOS In<br>low active | Laser ENABLE.<br>Low=laser array is on if LE is<br>also active. This input can be<br>used for connection with an<br>Open Fiber Control (OFC) cir-<br>cuit to enable IEC class 1<br>links. Has an internal pull-<br>down, therefore can be left<br>open.                               |
| 69   | t.b.l.o.         |                         | to be left open                                                                                                                                                                                                                                                                       |
| 70   | t.b.l.o.         |                         | to be left open                                                                                                                                                                                                                                                                       |
| 71   | t.b.l.o.         |                         | to be left open                                                                                                                                                                                                                                                                       |
| 72   | V <sub>CC1</sub> |                         | Power supply voltage of<br>laser driver                                                                                                                                                                                                                                               |

## DESCRIPTION

## Receiver V23815-K1306-M230

The PAROLI receiver module converts parallel optical input signals (data and frame) into parallel electrical output signals.

#### Figure 8. Receiver block diagram



All electrical data and clock outputs are LVDS compatible. The module also features several LVCMOS compatible control inputs and outputs, which are described in the Receiver Pin Description (table starting on page 10).

The module features demultiplexing and decoding of 11 optical data input channels to 22 electrical data output channels. The frame signal is used to control an integrated PLL circuit, which generates internal clock signals for decoding and demultiplexing. The PLL circuit also generates a clock signal at the Receiver output.

Transmission delay of the PAROLI system is at a maximum of 4 strobe cycles + 3 ns for the transmitter, 3 strobe cycles + 3 ns for the receiver, and approximately 5 ns per meter for the fiber optic cable.

## **Clocking Modes**

The receiver can be operated in one of two output clocking modes: Strobe mode or SCI mode. The mode is selected via CLK\_SEL input. In Strobe mode, the rising edges of the noninverted clock signal are centered over the data bits. In SCI mode, High/Low transitions of clock and data signals coincide. In SCI mode the electrical interface complies with the SCI standard. See Timing diagram Figure 10.

## **Decoding and Demultiplexing**

The input data received from the optical interface are strobed into the input register with the PLL generated internal clock signal. The data are read in relation to FRAME input. The input frequency expected at FRAME is one fifth of square input data frequency, as FRAME transitions indicate 5B word boundaries. FRAME input is expected to change levels simultaneously with data transitions.

All eleven input data channels are fed through individual 5B/4B decoders. Decoding is based on an inversion bit which is received at the first position of a 5B word. This bit determines whether the nibble received at bit positions 2, 3, 4 and 5 has to be inverted. An inversion bit High level indicates a nibble which was transmitted uninverted, i.e. this 4B nibble will be directly forwarded to the demultiplexer. If the inversion bit received is Low, the corresponding nibble will be inverted by the decoder before it is demultiplexed.

The 4B words from the decoders are then demultiplexed 1:2 to electrical output data channels. Output channels 1 to 11 are

grouped with output channels 12 to 22, i.e. optical data input 1 feeds electrical data outputs 1 and 12; optical data input 2 feeds electrical data outputs 2 and 13, etc.

Demultiplexing of a 4B word (with bits #1...#4) takes two data output cycles.

During the first cycle, bit #1 is presented at the lower data output (1...11) and bit #2 at the higher data output (12...22). During the second cycle, bits #3 and #4 are presented at the lower and higher outputs, respectively.

(Example: Of the 4B word from optical data channel 1, bit #1 is presented at corresponding lower data output 1 and bit #2 is presented at corresponding higher data output 12.)

The demultiplexed data bits are presented as 22 parallel outputs together with the output clock signal, the characteristics of which depend on the clocking mode. (See Clocking Modes above.)

## Start-up Procedure

Detailed information can be found in the data sheet of the Paroli Test board AC/DC, part number V23815-S1306-M931.

- Switch system power supply on and hold -RESET at Low level
- Release -RESET when  $V_{\mbox{CC}}$  has reached 3.0 V level
- Wait for LOCK\_DET to become High
- Module starts presenting data at the data outputs if OE is High.

If OE is at a high level or left open during start-up, clock output will start running immediately after release of -RESET. Clock frequency will drift upwards to the operating frequency established by FRAME input when FRAME\_DET indicates sufficient input signal level. After PLL has locked (indicated by LOCK\_DET high level) data outputs are also enabled. OE can be used for complete LVDS switch-off whenever clock drift during start-up is critical.

#### **TECHNICAL DATA**

#### **Recommended Operating Conditions**

| Parameter                                                  | Symbol                          | Min.     | Max.            | Units |
|------------------------------------------------------------|---------------------------------|----------|-----------------|-------|
| Power Supply Voltage                                       | V <sub>CC</sub>                 | 3.0      | 3.6             | V     |
| Noise on Power Supply <sup>(1)</sup>                       | N <sub>PS1</sub>                |          | 50              | mV    |
| Noise on Power Supply <sup>(2)</sup>                       | N <sub>PS2</sub>                |          | 100             |       |
| Differential LVDS<br>Termination Impedance                 | R <sub>t</sub>                  | 80       | 120             | Ω     |
| LVCMOS Input<br>High Voltage                               | V <sub>LVCMOSIH</sub>           | 2.0      | V <sub>CC</sub> | V     |
| LVCMOS Input<br>Low Voltage                                | V <sub>LVCMOSIL</sub>           | $V_{EE}$ | 0.8             |       |
| LVCMOS Input Rise/<br>Fall Time <sup>(3)</sup>             | t <sub>R</sub> , t <sub>F</sub> |          | 20              | ns    |
| Optical FRAME Input<br>Frequency                           | f <sub>FRAME</sub>              | 37.5     | 125             | MHz   |
| Optical Data, FRAME<br>Input Skew <sup>(4)</sup>           | t <sub>SI</sub>                 |          | ± 0.2           | UI    |
| Optical Data, FRAME<br>Input Rise/Fall Time <sup>(5)</sup> | t <sub>R</sub> , t <sub>F</sub> |          | 400             | ps    |
| Optical Data, FRAME<br>Input Extinction Ratio              | ER                              | 5.0      |                 | dB    |
| Input Center Wavelength                                    | λ <sub>C</sub>                  | 820      | 860             | nm    |

#### Notes

Voltages refer to V<sub>EE</sub>=0 V.

- 1. Noise frequency is 1 kHz to 10 MHz. Voltage is peak-to-peak value.
- 2. Noise frequency is > 10 MHz. Voltage is peak-to-peak value.
- 3. Measured between 0.8 V and 2.0 V.  $\,$
- 4. Measured for all optical data channels with reference to the optical FRAME channel.

A link operating distance of 75m at maximum data rate is supported when using a low skew fiber ribbon cable (skew specification < 1.2 ps/m, fiber bandwidth > 160 MHz  $\cdot$  km). Longer link distances are supported at lower data rates.

5. 20%-80% level, measured using a GBE (Gigabit Ethernet) filter.

#### **Receiver Electro-Optical Characteristics**

| Parameter                                                   | Symbol                          | Min. | Тур. | Max. | Units  |
|-------------------------------------------------------------|---------------------------------|------|------|------|--------|
| Supply Current                                              | ICC                             |      | 910  | 1030 | mA     |
| Power Consumption                                           | Р                               |      | 3.0  | 3.7  | W      |
| LVDS Output Low<br>Voltage <sup>(1, 4)</sup>                | V <sub>LVDSOL</sub>             | 925  |      |      | mV     |
| LVDS Output High<br>Voltage <sup>(1, 4)</sup>               | V <sub>LVDSOH</sub>             |      |      | 1475 |        |
| LVDS Output<br>Differential<br>Voltage <sup>(1, 2, 4)</sup> | V <sub>OD</sub>                 | 250  |      | 400  | -      |
| LVDS Output Offset<br>Voltage <sup>(1, 3, 4)</sup>          | V <sub>OS</sub>                 | 1125 |      | 1275 | mV     |
| Clock Output Rise<br>and Fall Time <sup>(5)</sup>           | t <sub>R</sub> , t <sub>F</sub> |      |      | 400  | ps     |
| LVCMOS Output<br>Voltage Low                                | V <sub>LVCMOSOL</sub>           |      |      | 400  | mV     |
| LVCMOS Output<br>Voltage High                               | V <sub>LVCMOSOH</sub>           | 2500 |      |      |        |
| LVCMOS Input<br>Current High/Low                            | ILVCMOSI                        | -500 |      | 500  | μΑ     |
| LVCMOS Output<br>Current High <sup>(6)</sup>                | ILVCMOSOH                       |      |      | 0.5  | mA     |
| LVCMOS Output<br>Current Low <sup>(7)</sup>                 | ILVCMOSOL                       |      |      | 4.0  |        |
| Data Rate per chan-<br>nel (output)                         | D <sub>R</sub>                  | 150  |      | 500  | Mbit/s |
| Clock Frequency<br>SCI Mode                                 | fclock                          | 75   |      | 250  | MHz    |
| Clock Frequency<br>Strobe Mode                              | fclock                          | 150  |      | 500  | MHz    |

#### Notes

. Level Diagram:

#### Figure 9. Output Levels



- 2. |V<sub>OD</sub>|=|(output voltage of non-inverted output minus output voltage of inverted output)|.
- 3.  $V_{OS}{=}^{1\!/2}$  (output voltage of inverted output + output voltage of non-inverted output).
- 4. LVDS output must be differentially terminated with  $\mathsf{R}_{\mathsf{t}}$
- 5. 20% 80% level, measured with a maximum capacitive load of 5 pF.
- 6. Source current.
- 7. Sink current

| Parameter                                     | Symbol                                 | Min.  | Max.  | Units |
|-----------------------------------------------|----------------------------------------|-------|-------|-------|
| Sensitivity<br>(Average Power) <sup>(1)</sup> | P <sub>IN</sub>                        |       | -16.5 | dBm   |
| Saturation<br>(Average Power)                 | P <sub>SAT</sub>                       | -6.0  |       |       |
| FRAME Detect<br>Assert Level <sup>(2)</sup>   | P <sub>FDA</sub>                       |       | -18.0 |       |
| FRAME Detect<br>Deassert Level <sup>(2)</sup> | P <sub>FDD</sub>                       | -28.0 |       |       |
| FRAME Detect<br>Hysteresis <sup>(2)</sup>     | P <sub>FDA</sub> –<br>P <sub>FDD</sub> | 1.0   | 4.0   | dB    |
| Return Loss<br>of Receiver                    | A <sub>RL</sub>                        | 12    |       |       |

#### Notes

Optical parameters valid for each channel.

- 1. BER=10  $^{-12}$  at infinite ER. This means that the sensitivity specification equals -13.7 dBm for an input signal with an ER of 5 dB.
- 2. P<sub>FDA</sub>: Average optical power when FRAME\_DET switches from Low to High.

 $\mathsf{P}_{\mathsf{FDD}}\!:$  Average optical power when  $\mathsf{FRAME}_\mathsf{DET}$  switches from High to Low.

Values are also applicable for SD11 function, except SD11 is low active.

## Figure 10. Timing diagrams

#### Strobe Mode



| Parameter         | Symbol         | Min. | Тур. | Max. | Units |
|-------------------|----------------|------|------|------|-------|
| Output Setup Time | t <sub>1</sub> | 625  |      |      | ps    |
| Output Hold Time  | t <sub>2</sub> |      |      |      |       |

#### SCI Mode



In this operation mode the clock output is supplied in phase to data outputs.

| Parameter                  | Symbol         | Min. | Тур. | Max. | Units |
|----------------------------|----------------|------|------|------|-------|
| Output Skew <sup>(1)</sup> | t <sub>s</sub> |      |      | 810  | ps    |

#### Note

1. All data outputs and clock output.

## FRAME\_DET and -RESET Timing Diagrams







| Parameter                                                     | Sym-<br>bol    | Min. | Max. | Units |
|---------------------------------------------------------------|----------------|------|------|-------|
| FRAME_DET<br>Deassert time <sup>(1)</sup>                     | t <sub>1</sub> |      | 10   | μs    |
| FRAME_DET<br>Assert Time <sup>(1)</sup>                       | t <sub>2</sub> |      |      |       |
| FRAME_DET Low to<br>LOCK_DET Low Delay                        | t <sub>3</sub> |      | 20   | ns    |
| FRAME_DET High<br>to LOCK_DET<br>High Duration <sup>(2)</sup> | t <sub>4</sub> |      | 50   | ms    |
| -RESET Low Duration <sup>(3)</sup>                            | t <sub>5</sub> | 100  |      | μs    |
| -RESET Off Delay Time                                         | t <sub>6</sub> |      | 20   | ns    |
| -RESET On Delay Time <sup>(4)</sup>                           | t <sub>7</sub> |      | 50   | ms    |
| LVDS Output Disable Time                                      | t <sub>8</sub> |      | 20   | ns    |
| LVDS Output Enable Time                                       | t9             |      | 20   |       |

#### Notes

1. Timing also applicable for SD11 function on fiber #12.

- 2. Stable frame input required. -RESET not activated.
- 3. Except when used as power-on reset. At any failure recovery, -RESET should be brought to low level for at least  $t_{\rm 3}.$
- 4. Valid if -RESET is set high when V<sub>CC</sub> exceeds 3.0 V level and optical FRAME (FRAME\_DET=high) and data input are valid. t<sub>5</sub> starts when all these conditions are fulfilled. -RESET must be set to Low during power-up.

#### Figure 11. Measurement conventions for LVDS signals

## **Setup and Hold Times**



Setup and hold times are measured between the cross point of positive and negative clock and the points where rising and falling data edge cross the borders of the V-range.

## Figure 12. Numbering conventions receiver



The numbering conventions for the Tx and Rx modules are the same.

## **Receiver Pin Description**

| Pin# | Pin Name         | Level/Logic             | Description                                                                                                                                                               |
|------|------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | V <sub>EE</sub>  |                         | Ground                                                                                                                                                                    |
| 2    | V <sub>CC1</sub> |                         | Power supply voltage of preamplifier                                                                                                                                      |
| 3    | V <sub>CC2</sub> |                         | Power supply voltage of analog circuitry                                                                                                                                  |
| 4    | t.b.l.o.         |                         | to be left open                                                                                                                                                           |
| 5    | -RESET           | LVCMOS in<br>low active | High=receiver is active.<br>Low=internal logic is reset and<br>LVDS outputs are set to low.<br>Internal pull- up pulls to<br>high level when this input is<br>left open.  |
| 6    | FRAME_<br>DET    | LVCMOS<br>Out           | High=FRAME input signal<br>present (on fiber #1)<br>Low=insufficient FRAME<br>signal                                                                                      |
| 7    | V <sub>CC3</sub> |                         | Power supply voltage of digital circuitry                                                                                                                                 |
| 8    | V <sub>EE</sub>  |                         | Ground                                                                                                                                                                    |
| 9    | V <sub>CC4</sub> |                         | Power supply voltage of decoder                                                                                                                                           |
| 10   | LOCK_<br>DET     | LVCMOS<br>Out           | High=PLL has successfully<br>locked onto incoming FRAME<br>signal. LOCK_DET being low<br>sets all LVDS data outputs to<br>low; clock output is unaffected<br>by LOCK_DET. |
| 11   | COP              | LVDS Out                | Clock Output, non-inverted                                                                                                                                                |
| 12   | CON              | LVDS Out                | Clock Output, inverted                                                                                                                                                    |
| 13   | DO01P            | LVDS Out                | Data Output #1, non-inverted                                                                                                                                              |
| 14   | DO01N            | LVDS Out                | Data Output #1, inverted                                                                                                                                                  |

| Pin# | Pin Name         | Level/Logic | Description                     |
|------|------------------|-------------|---------------------------------|
| 15   | DO12P            | LVDS Out    | Data Output #12, non-inverted   |
| 16   | DO12N            | LVDS Out    | Data Output #12, inverted       |
| 17   | DO02P            | LVDS Out    | Data Output #2, non-inverted    |
| 18   | DO02N            | LVDS Out    | Data Output #2,inverted         |
| 19   | DO13P            | LVDS Out    | Data Output #13, non-inverted   |
| 20   | DO13N            | LVDS Out    | Data Output #13, inverted       |
| 21   | DO03P            | LVDS Out    | Data Output #3, non-inverted    |
| 22   | DO03N            | LVDS Out    | Data Output #3, inverted        |
| 23   | DO14P            | LVDS Out    | Data Output #14, non-inverted   |
| 24   | DO14N            | LVDS Out    | Data Output #14, inverted       |
| 25   | V <sub>CC4</sub> |             | Power supply voltage of decoder |
| 26   | DO04P            | LVDS Out    | Data Output #4, non-inverted    |
| 27   | DO04N            | LVDS Out    | Data Output #4, inverted        |
| 28   | V <sub>EE</sub>  |             | Ground                          |
| 29   | DO15P            | LVDS Out    | Data Output #15, non-inverted   |
| 30   | DO15N            | LVDS Out    | Data Output #15, inverted       |
| 31   | DO05P            | LVDS Out    | Data Output #5, non-inverted    |
| 32   | DO05N            | LVDS Out    | Data Output #5, inverted        |
| 33   | DO16P            | LVDS Out    | Data Output #16, non-inverted   |
| 34   | DO16N            | LVDS Out    | Data Output #16, inverted       |
| 35   | DO06P            | LVDS Out    | Data Output #6, non-inverted    |
| 36   | DO06N            | LVDS Out    | Data Output #6, inverted        |
| 37   | DO17P            | LVDS Out    | Data Output #17, non-inverted   |
| 38   | DO17N            | LVDS Out    | Data Output #17, inverted       |
| 39   | DO07P            | LVDS Out    | Data Output #7, non-inverted    |
| 40   | DO07N            | LVDS Out    | Data Output #7, inverted        |
| 41   | DO18P            | LVDS Out    | Data Output #18, non-inverted   |
| 42   | DO18N            | LVDS Out    | Data Output #18, inverted       |
| 43   | DO08P            | LVDS Out    | Data Output #8, non-inverted    |
| 44   | DO08N            | LVDS Out    | Data Output #8, inverted        |
| 45   | V <sub>EE</sub>  |             | Ground                          |
| 46   | DO19P            | LVDS Out    | Data Output #19, non-inverted   |
| 47   | DO19N            | LVDS Out    | Data Output #19, inverted       |
| 48   | V <sub>CC4</sub> |             | Power supply voltage of decoder |
| 49   | DO09P            | LVDS Out    | Data Output #9, non-inverted    |
| 50   | DO09N            | LVDS Out    | Data Output #9, inverted        |
| 51   | DO20P            | LVDS Out    | Data Output #20, non-inverted   |
| 52   | DO20N            | LVDS Out    | Data Output #20, inverted       |
| 53   | DO10P            | LVDS Out    | Data Output #10, non-inverted   |
| 54   | DO10N            | LVDS Out    | Data Output #10, inverted       |
| 55   | DO21P            | LVDS Out    | Data Output #21, non-inverted   |
| 56   | DO21N            | LVDS Out    | Data Output #21, inverted       |
| 57   | DO11P            | LVDS Out    | Data Output #11, non-inverted   |
| 58   | DO11N            | LVDS Out    | Data Output #11, inverted       |
| 59   | DO22P            | LVDS Out    | Data Output #22, non-inverted   |
| 60   | DO22N            | LVDS Out    | Data Output #22, inverted       |

| Pin# | Pin Name         | Level/Logic                 | Description                                                                                                                                                                                                                                          |
|------|------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 61   | CLK_SEL          | LVCMOS In                   | Input Clocking Mode Select<br>High=strobe mode<br>Low=SCI mode<br>This input has an internal pull-<br>up resistor. When left open,<br>strobe mode is active.                                                                                         |
| 62   | OE               | LVCMOS In                   | High=enable LVDS outputs<br>Low=set LVDS outputs (data<br>and clock) to static low level. In-<br>ternal pull-up pulls to high level<br>when input is left open                                                                                       |
| 63   | t.b.l.o.         |                             | to be left open                                                                                                                                                                                                                                      |
| 64   | V <sub>CC4</sub> |                             | Power supply voltage of decoder                                                                                                                                                                                                                      |
| 65   | V <sub>EE</sub>  |                             | Ground                                                                                                                                                                                                                                               |
| 66   | V <sub>CC3</sub> |                             | Power supply voltage of digital circuitry                                                                                                                                                                                                            |
| 67   | -SD11            | LVCMOS<br>Out<br>low active | Signal Detect Optical Data<br>Channel 11 (on fiber #12)<br>Low=signal of sufficient AC<br>power is present on fiber # 12<br>High=signal on fiber # 12 is in-<br>sufficient                                                                           |
| 68   | ENSD             | LVCMOS In                   | High=SD11 and FRAME_DET<br>function enabled.<br>Low=FRAME_DET and SD11<br>is set to permanent active. PLL<br>is then forced to start lock-on<br>procedure (for test purposes).<br>Internal pull-up pulls to high lev-<br>el when input is left open. |
| 69   | t.b.l.o.         |                             | to be left open                                                                                                                                                                                                                                      |
| 70   | V <sub>CC2</sub> |                             | Power supply voltage of<br>analog circuitry                                                                                                                                                                                                          |
| 71   | V <sub>CC1</sub> |                             | Power supply voltage of<br>preamplifier                                                                                                                                                                                                              |
| 72   | V <sub>EE</sub>  |                             | Ground                                                                                                                                                                                                                                               |

## **Optical Port**

- Designed for the Simplex MT Connector (SMC)
- Port outside dimensions: 15.4 mm x 6.8 mm (width x height)
- MT compatible (IEC 61754-5) fiber spacing (250 μm) and alignment pin spacing (4600 μm)
- Alignment pins fixed in module port
- Integrated mechanical keying
- Process plug (SMC dimensions) included with every module
- Cleaning of port and connector interfaces necessary prior to mating

## Features of the Simplex MT Connector (SMC)

(as part of optional PAROLI fiber optic cables)

- Uses standardized MT ferrule (IEC 61754-5)
- MT compatible fiber spacing (250 μm) and alignment pin spacing (4600 μm)
- Snap-in mechanism
- Ferrule bearing spring loaded
- Integrated mechanical keying

## Assembly

On the next pages are some figures to assist the customer in designing his printed circuit board (PCB). Figure 13 shows the mechanical dimensions of the PAROLI transmitter and receiver modules and Figures 14 to 16 give the dimensions of the holes and solder pads on a customer PCB that are necessary to mount the modules on this PCB. Keeping the tolerances for the PCB given in Figures 14 to 16 is required to properly attach the PAROLI transmitter and receiver module to the PCB.

Attachment to the customer PCB should be done with four M2 screws torqued to 0.25 Nm + 0.05 Nm (see Figure 13, cross section B-B). The screw length *a* should be 3 to 4 mm plus the thickness *b* of the customer PCB.

Special care must be taken to remove residues from the soldering and washing process which can impact the mechanical function. Avoid the use of aggressive organic solvents like ketones, ethers, etc. Consult the supplier of the PAROLI modules and the supplier of the solder paste and flux for recommended cleaning solvents.

The following common cleaning solvents will not affect the module: deionized water, ethanol, and isopropyl alcohol. Air-drying is recommended to a maximum temperature of 140°C. Do not use ultrasonics.

During soldering, heat must be applied to the leads only, to ensure that the case temperature never exceeds 140°C. The module must be mounted with a hot-air or hot-bar soldering process using a SnPb solder type, e.g. Sn62Pb36Ag2, in accordance with ISO 9435.

Figure 13. Drawing of the PAROLI Transmitter and Receiver Module



Fiber Optics



No electronic components are allowed on the customer PCB within the area covered by the PAROLI module and the jumper used to attach a ribbon fiber cable.

#### Figure 16. Mounting hole, Detail Y



#### **Figure 17. Applications**



#### Published by Infineon Technologies AG

#### © Infineon Technologies AG 2000 All Rights Reserved

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact the Infineon Technologies offices or our Infineon Technologies Representatives worldwide - see our web page at **www.infineon.com/fiberoptics** 

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your Infineon Technologies offices.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.