# $\mathsf{ACT}^{\scriptscriptstyle\mathsf{IM}} 2$ # Field Programmable Gate Arrays #### **Features** - Up to 8000 Gate Array Gates (20,000 PLD equivalent gates) - · Replaces up to 200 TTL Packages - Replaces up to eighty 20-Pin PAL<sup>®</sup> Packages - Design Library with over 500 Macro Functions - Single-Module Sequential Functions - · Wide-Input Combinatorial Functions - Up to 1232 Programmable Logic Modules - Up to 998 Flip-Flops - Datapath Performance at 105 MHz - 16-Bit Accumulator Performance to 39 MHz - Two In-Circuit Diagnostic Probe Pins Support Speed Analysis to 50 MHz - · Two High-Speed, Low-Skew Clock Networks - I/O Drive to 10 mA - Nonvolatile, User Programmable - Logic Fully Tested Prior to Shipment - 1.0-micron CMOS Technology ## **Product Family Profile** | Device | A1225A | A1240A | A1280A | |--------------------------------|----------|----------|----------| | Capacity | 2 500 | 4.000 | 8.000 | | Gate Array Equivalent Gates | 2,500 | 4,000 | 8,000 | | PLD Equivalent Gates | 6,250 | 10,000 | 20,000 | | TTL Equivalent Packages | 63 | 100 | 200 | | 20-Pin PAL Equivalent Packages | 25 | 40 | 80 | | Logic Modules | 451 | 684 | 1,232 | | S-Modules | 231 | 348 | 624 | | C-Modules | 220 | 336 | 608 | | Flip-Flops (maximum) | 382 | 568 | 998 | | Routing Resources | | | | | Horizontal Tracks/Channel | 36 | 36 | 36 | | Vertical Tracks/Channel | 15 | 15 | 15 | | PLICE Antifuse Elements | 250,000 | 400,000 | 750,000 | | User I/Os (maximum) | 83 | 104 | 140 | | Packages <sup>1</sup> | 100 CPGA | 132 CPGA | 176 CPGA | | | 100 PQFP | 144 PQFP | 160 PQFP | | | 100 VQFP | 176 TQFP | 176 TQFP | | | 84 PLCC | 84 PLCC | 84 PLCC | | | | | 172 CQFP | | Performance <sup>2</sup> | | | | | 16-Bit Prescaled Counters | 105 MHz | 100 MHz | 85 MHz | | 16-Bit Loadable Counters | 70 MHz | 69 MHz | 67 MHz | | 16-Bit Accumulators | 39 MHz | 38 MHz | 36 MHz | #### Notes: 1. See product plan on page 1-53 for package availability. Performance is based on '-2' speed devices at commercial worst-case operating conditions using PREP Benchmarks, Suite #1, Version 1.2, dated 3-28-93, any analysis is not endorsed by PREP. May 1995 © 1995 Actel Corporation **a** 0192496 0001406 297 🔤 ## Description The ACT™ 2 family represents Actel's second generation of field programmable gate arrays (FPGAs). The ACT 2 family presents a two-module architecture, consisting of C-modules and S-modules. These modules are optimized for both combinatorial and sequential designs. Based on Actel's patented channeled array architecture, the ACT 2 family provides significant enhancements to gate density and performance while maintaining downward compatibility with the ACT 1 design environment and upward compatibility with the ACT 3 design environment. The devices are implemented in silicon gate. 1.0-um. two-level metal CMOS, and employ Actel's PLICE® antifuse technology. This revolutionary architecture offers gate array design flexibility, high performance, and fast time-to-production with user programming. The ACT 2 family is supported by the Designer and Designer Advantage Systems, which offers automatic pin assignment, validation of electrical and design rules, automatic placement and routing, timing analysis, user programming, and diagnostic probe capabilities. The systems are supported on the following platforms: $386/486^{TM}$ PC, $Sun^{TM}$ , and $HP^{TM}$ workstations. The systems provide CAE interfaces to the following design environments: Cadence, Viewlogic®, Mentor Graphics®, and OrCADTM. ## **Ordering Information** ## Product Plan<sup>1</sup> | | Sp | Speed Grade* | | | Application | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|------------------|---------------------------------------|------------------|-------------|----------------------------|------------------|--| | | Std | -1 | -2 | С | 1 | М | В | E | | | A1225A Device | | | | | | | | | | | 100-pin Ceramic Pin Grid Array (PG)<br>100-pin Plastic Quad Flatpack (PQ)<br>100-pin Very Thin (1.0 mm) Quad Flat-<br>pack (VQ)<br>84-pin Plastic Leaded Chip Carrier (PL) | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | **** | ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) ) | -<br>-<br>- | _<br>_<br>_ | | <br><br> | | | A1240A Device | | | , | | | | | | | | 132-pin Ceramic Pin Grid Array (PG)<br>176-pin Thin (1.4 mm) Quad Flatpack<br>(TQ)<br>144-pin Plastic Quad Flatpack (PQ)<br>84-pin Plastic Leaded Chip Carrier (PL) | \<br>\<br>\<br>\ | \<br>\<br>\<br>\ | *** | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | _<br>_<br>_<br>v | <u>'</u> | -<br>-<br>- | | | | A1280A Device | | | | | | | | | | | 176-pin Ceramic Pin Grid Array (PG)<br>176-pin Thin (1.4 mm) Quad Flatpack<br>(TQ)<br>160-pin Plastic Quad Flatpack (PQ)<br>172-pin Ceramic Quad Flatpack (CQ) | *** | *** | \<br>\<br>\<br>\ | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | _<br>_<br>_<br>_ | | | Applications: C = Commercial Availabili I = Industrial M = Military | ty: | Availabl<br>Planned<br>Not Plar | | | | | faster thar<br>faster thar | | | B = MIL-STD-883 E = Extended Flow ## Note: 1. Please consult Actel representatives for current availability. ## **Device Resources** | | | | | | | | User | · I/Os | | | | | |--------|---------|-------|----------|---------|---------|---------|---------|---------|--------|---------|---------|---------| | Device | Logic | Gates | | CPGA | | | PQFP | | PLCC | CQFP | TQFP | VQFP | | Series | Modules | Gates | 176-pin | 132-pin | 100-pin | 160-pin | 144-pin | 100-pin | 84-pin | 172-pin | 176-pin | 100-pin | | A1225A | 451 | 2500 | <u> </u> | _ | 83 | _ | _ | 83 | 72 | _ | | 83 | | A1240A | 684 | 4000 | | 104 | _ | _ | 104 | _ | 72 | _ | 104 | _ | | A1280A | 1232 | 8000 | 140 | _ | _ | 125 | _ | _ | 72 | 140 | 140 | _ | ## Pin Description #### CLKA Clock A (Input) TTL Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O. ### CLKB Clock B (Input) TTL Clock input for clock distribution networks. The Clock input is buffered prior to clocking the logic modules. This pin can also be used as an I/O. ## DCLK Diagnostic Clock (Input) TTL Clock input for diagnostic probe and device programming. DCLK is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. ## GND Ground LOW supply voltage. ## I/O Input/Output (Input, Output) The I/O pin functions as an input, output, three-state, or bidirectional buffer. Input and output levels are compatible with standard TTL and CMOS specifications. Unused I/O pins are automatically driven LOW by the ALS software. ## MODE Mode (Input) The MODE pin controls the use of multifunction pins (DCLK, PRA, PRB, SDI). When the MODE pin is HIGH, the special functions are active. When the MODE pin is LOW, the pins function as I/Os. ### NC No Connection This pin is not connected to circuitry within the device. #### PRA Probe A (Output) The Probe A pin is used to output data from any user-defined design node within the device. This independent diagnostic pin is used in conjunction with the Probe B pin to allow real-time diagnostic output of any signal path within the device. The Probe A pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRA is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. ## PRB Probe B (Output) The Probe B pin is used to output data from any user-defined design node within the device. This independent diagnostic pin is used in conjunction with the Probe A pin to allow real-time diagnostic output of any signal path within the device. The Probe B pin can be used as a user-defined I/O when debugging has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality. PRB is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. ## SDI Serial Data Input (Input) Serial data input for diagnostic probe and device programming. SDI is active when the MODE pin is HIGH. This pin functions as an I/O when the MODE pin is LOW. ## V<sub>CC</sub> 5 V Supply Voltage HIGH supply voltage. #### V<sub>KS</sub> Programming Voltage Supply voltage used for device programming. This pin must be connected to GND during normal operation. ## V<sub>PP</sub> Programming Voltage Supply voltage used for device programming. This pin must be connected to $V_{\rm CC}$ during normal operation. #### V<sub>SV</sub> Programming Voltage Supply voltage used for device programming. This pin must be connected to $V_{\rm CC}$ during normal operation. 1-54 #### **ACT 2 Architecture** This section of the data sheet is meant to familiarize the user with the architecture of ACT 2 family devices. A generic description of the family will be presented first, followed by a detailed description of the logic blocks, the routing structure, the antifuses, and the special function circuits. Diagrams for the ACT 2 devices are provided at the end of the data sheet. The additional circuitry required to program and test the devices will not be covered. #### **Array Topology** The ACT 2 family architecture is composed of five key building blocks: Logic modules, I/O modules, Routing Tracks, Global Clock Networks, and Probe Circuits. The basic structure is similar for all devices in the family, differing only in the number of rows, columns, or I/Os (see Table 1). The logic and I/O modules are arranged in a two-dimensional array (Figure 1). There are three types of modules: Logic, I/O, and Bin. Logic and I/O modules are available as user resources. Bin modules are used during testing and are not available to users. Table 1 • Array Sizes | Device | Rows | Columns | Logic | I/O | |--------|------|---------|-------|-----| | A1225A | 13 | 46 | 451 | 83 | | A1240A | 14 | 62 | 684 | 104 | | A1280A | 18 | 82 | 1232 | 140 | ### **Logic Modules** Logic modules are classified into two types: combinatorial (C-modules) and sequential (S-modules) (see Figures 2 and 3). The C-module is an enhanced version of the ACT 1 family logic module optimized to implement high fanin combinatorial macros, such as 5-input AND, and 5-input OR. The full ACT 2 combinatorial logic module is available for use as the CM8 hard macro. The S-module is designed to implement high-speed flip-flop functions within a single B = Binning Module (Actel use only) Figure 1 • A1280A Simplified Floor Plan module. S-modules also include combinatorial logic, which allows an additional level of logic to be implemented without additional propagation delay. C-modules and S-modules are arranged in pairs called module-pairs. Module-pairs are arranged in alternating pairs (shown in Figure 1) and make up the bulk of the array. This arrangement allows the placement software to support two-module macros of four types (CC, CS, SC, and SS). I/O modules are arranged around the periphery of the array. The combinatorial module (shown in Figure 2) implements the following function: Y = !S1 \* !S0 \* D00 + !S1 \* S0 \* D01 + S1 \* !S0 \* D10 + S1 \* S0 \* D11 where: S0 = A0 \* B0 S1 = A1 + B1 The sequential module implements this same function Y (except that SO = AO only, since the BO input is used for reset), followed by a sequential block. The sequential block can implement either a D-type flip-flop or a transparent latch. It can also be fully transparent so that the S-modules Figure 2 • C-module Implementation can be used to implement purely combinatorial functions. The function of the sequential module is determined by the macro selection from the design library of hard macros. Allowable S-module implementations are shown in Figure 3. Up to 7-input function plus D-type flip-flop with clear Figure 3 • S-module Implementations Up to 8-input function (same as C-module) 1-56 **0192496 0001411 654** #### I/Os The I/O architecture consists of pad drivers located near the bonding pads and I/O modules located in the array. Top/bottom I/O modules are located in the top and bottom rows respectively. Side I/O modules occupy the leftmost two columns and the rightmost two columns of the array. The function of all I/O modules is identical, but the top/bottom I/O modules have a different routing interface to the array than the side I/O modules. I/Os implement a variety of user functions determined by library macro selection. #### Special Purpose I/Os Certain I/O pads are temporarily used for programming and testing the device. During normal user operation, these special I/O pads are identical to other I/O pads. The following special I/O pads and their functions are shown in Table 2. Table 2 • Special I/O Pads | SDI | Serial Data In | | |------|----------------------|--| | DCLK | Serial Data Clock In | | | PRA | Probe A Output | | | PRB | Probe B Output | | Two other pads, CLKA and CLKB, also differ from normal I/Os in that they can be used to drive the global clock networks. Power, Ground, and Programming pads are not considered I/O functions. Their function is summarized as follows: | $V_{CC}$ | Power | |--------------------------------|-----------------------| | GND | Circuit Ground | | $V_{SV}$ , $V_{KS}$ , $V_{PP}$ | Programming Pads | | MODE | Program/Debug Control | #### I/O Pads I/O pads are located on the periphery of the die and consist of the bonding pad, the high-drive CMOS drivers, and the TTL level-shifter inputs. Each I/O pad is associated with a specific I/O module. Connections from the I/O pad to the I/O module are made using the signals DATAOUT, DATAIN, and EN (shown in Figure 4). #### I/O Modules There are two types of I/O modules: side and top/bottom. The I/O module schematic is shown in Figure 5. In the side I/O modules, there are two inputs supplying the data to be output from the chip UO1 and UO2. (UO stands for user output.) Two are used so that the router can choose to take the signal from either the routing channel above or the routing channel below the I/O module. The top/bottom I/O modules interact with only one channel and therefore have only one UO input. Figure 4 • I/O Pad Signals Figure 5 • I/O Module The EN input enables the tristate output buffer. The global signals INEN and OUTEN (Figure 4 and Figure 5) are used to disable the inputs and outputs during certain test modes. Latches are provided in the input and output path. When GOUT is high, the latch is transparent. The latch can be used as the second stage of a rising-edge flip-flop. GIN is the reverse of GOUT. When GIN is high, the input data is latched; when it is low, the input latch becomes transparent. The output of the module, Y, is used for data being input to the chip. Side I/O modules have a dedicated output segment for Y extending into the routing channels above and below (similar to logic modules). Side I/O modules may also connect to the array through nondedicated Long Vertical Tracks (LVTs). Top/Bottom I/O modules have no dedicated output segment. Signals coming into the chip from the top or bottom must be routed using F-fuses and LVTs (F-fuses and LVTs are explained in detail in the routing section). I/O signals connected to I/O modules on either the top or bottom of the array may incur a delay penalty over signals connected to I/O modules on the sides. #### **Hard Macros** Designing within the Actel design environment is accomplished using a building block approach. Over 350 logic function macros are provided in the ACT 2 design library. Hard macro logic functions range from simple SSI gates such as AND, NOR, and Exclusive OR to more complex functions such as flip-flops with 4:1 Multiplexed Data inputs. Hard macros are implemented in the ACT 2 architecture by using one or more C-modules or S-modules. Over 200 of the macros are implemented in a single module, while several two-module macros are also available. Two-module hard macros always utilize a module-pair, either SS, CC, CS, or SC. Because one- and two-module macros have small propagation delay variances, their performances can be predicted very accurately. Hard macro propagation delays are specified in the data sheet. Soft macros comprise multiple hard macros connected together to form complex functions. These functions range from MSI functions to 16-bit counters and accumulators. A large number of TTL equivalent hard and soft macros are also provided. Soft macro delays are not specified in the data sheet. #### **Routing Structure** The ACT 2 architecture uses Vertical and Horizontal routing tracks to interconnect the various logic and I/O modules. These routing tracks are metal interconnects that may either be of continuous length or broken into pieces called segments. Segments can be joined together at the ends using antifuses to increase their lengths up to the full length of the track #### **Horizontal Routing** Horizontal channels are located between the rows of modules and are composed of several routing tracks. The horizontal routing tracks within the channel are divided into one or more segments. The minimum horizontal segment length is the width of a module-pair, and the maximum horizontal segment length is the full length of the channel. Any segment that spans more than one-third the row length is considered a long horizontal segment. A typical channel is shown in Figure 6. Nondedicated horizontal routing tracks are used to route signal nets. Dedicated routing tracks are used for the global clock networks and for power and ground tie-off tracks. Figure 6 • Horizontal Routing Tracks and Segments 1-58 0192496 0001413 427 🖿 #### **Vertical Routing** Other tracks run vertically through the module. Vertical tracks are of three types: input, output, and long. Vertical tracks are also divided into one or more segments. Each segment in an input track is dedicated to the input of a particular module. Each segment in an output track is dedicated to the output of a particular module. Long segments are uncommitted and can be assigned during routing. Each output segment spans four channels (two above and two below), except near the top and bottom of the array where edge effects occur. LVTs contain either one or two segments. An example of vertical routing tracks and segments is shown in Figure 7. #### **Antifuse Structures** An antifuse is a "normally open" structure as opposed to the normally closed fuse structure used in PROMs or PALs. The use of antifuses to implement a Programmable Logic Device results in highly testable structures as well as efficient programming algorithms. The structure is highly testable because there are no preexisting connections; therefore, temporary connections can be made using pass transistors. These temporary connections can isolate individual antifuses to be programmed as well as isolate individual circuit structures to be tested. This can be done both before and after programming. For example, all metal tracks can be tested for continuity and shorts between adjacent tracks, and the functionality of all logic modules can be verified. Figure 7 • Vertical Routing Tracks and Segments #### **Antifuse Connections** Four types of antifuse connections are used in the routing structure of the ACT 2 array. (The physical structure of the antifuse is identical in each case; only the usage differs.) The four types are: | XF | Cross-connected antifuse | Most intersections of horizontal and vertical tracks have an XF that connects the perpendicular tracks. | |----|----------------------------------|-------------------------------------------------------------------------------------------------------------------| | HF | Horizontally connected antifuses | Adjacent segments in the same horizontal tracks are connected<br>end-to-end by an HF. | | VF | Vertically connected antifuse | Some long vertical tracks are divided into two segments. Adjacent long segments are connected end-to-end by a VF. | | FF | "Fast-Fuse" antifuse | The FF connects a module output directly to a long vertical track. | Examples of all four antifuse connections are shown in Figures 6 and 7. #### **Antifuse Programming** The ACT 2 family uses the PLICE antifuse developed by Actel. The PLICE element is programmed by placing a high voltage ( $\sim$ 17 V) across the element and supplying current ( $\sim$ 5 mA) for a short duration (<1 ms). In the ACT 2 architecture, most antifuses are programmed to $\sim$ 500 ohms resistance, except for the F-fuses which are programmed to $\sim$ 250 ohms. The programming circuits are transparent to the user. #### **Clock Networks** Two low-skew, high fanout clock distribution networks are provided in the ACT 2 architecture (Figure 8). These networks are referred to as CLK0 and CLK1. Each network has a clock module (CLKMOD) that selects the source of the clock signal and may be driven as follows: - 1. externally from the CLKA pad - 2. externally from the CLKB pad - 3. internally from the CLKINA input - 4. internally from the CLKINB input The clock modules are located in the top row of I/O modules. Clock drivers and a dedicated horizontal clock track are located in each horizontal routing channel. Figure 8 • Clock Networks The user controls the clock module by selecting one of two clock macros from the macro library. The macro CLKBUF is used to connect one of the two external clock pins to a clock network, and the macro CLKINT is used to connect an internally generated clock signal to a clock network. Since both clock networks are identical, the user does not care whether CLK0 or CLK1 is being used. The clock input pads may also be used as normal I/Os, bypassing the clock networks. #### **Module Interface** Connections to logic and I/O modules are made through vertical segments that connect to the module inputs and outputs. These vertical segments lie on vertical tracks that span the entire height of the array. ## **Module Input Connections** The tracks dedicated to Module inputs are segmented by pass transistors in each module row. During normal user operation, the pass transistors are inactive (off), which isolates the inputs of a module from the inputs of the module directly above or below it. During certain test modes, the pass transistors are active (on) to verify the continuity of the metal tracks. Vertical input segments span only one channel. Inputs to the array modules come either from the channel above or the channel below. The logic modules are arranged so that half of the inputs are connected to the channel above and half of the inputs to segments in the channel below (Figure 9). ## **Module Output Connections** Module outputs have dedicated output segments. Output segments extend vertically two channels above and two channels below, except at the top or bottom of the array. Output segments twist, as shown in Figure 9, so that only four vertical tracks are required. #### **LVT Connections** Outputs may also connect to nondedicated segments (LVTs). Each module-pair in the array shares three LVTs that span the length of column as shown in Figure 9. Any module in the column pair can connect to one of the LVTs in the column using an FF connection. The FF connection uses antifuses connected directly to the driver stage of the module output, bypassing the isolation transistor. FF antifuses are programmed at a higher current level than HF, VF, or XF antifuses to produce a lower resistance value. ## **Antifuse Connections** In general, every intersection of a vertical segment and a horizontal segment contains an unprogrammed antifuse (XF-type). One exception is in the case of the clock networks. 1-60 🖿 0192496 0001415 2TT 📟 ## **Clock Connections** To minimize loading on the clock networks, only a subset of inputs has fuses on the clock tracks. Only a few of the C-module and S-module inputs can be connected to the clock networks. To further reduce loading on the clock network, only a subset of the horizontal routing tracks can connect to the clock inputs of the S-module. Both of these are illustrated in Figure 10. Figure 9 • Logic Module Routing Interface Figure 10 • Fuse Deletion on Clock Networks 1-61 #### **Programming and Test Circuits** The array of logic and I/O modules is surrounded by test and programming circuits controlled by the external pins: MODE, SDI, and DCLK. When MODE is low (GND), the device is in normal or user mode. When MODE is high (VCC), the device is placed into one of several programming or test states. The SDI pin (when MODE is high) is used to input serial data to the Mode Register and various address registers surrounding the array. Data is clocked into these registers using the DCLK pin. The registers are connected as a long series of shift registers as shown in Figure 11. The Mode register determines the test or programming state of the device. Many of the test modes are used during wafer sort and final test at the factory. Other test modes are used during programming with the Activator® 2, and some of the modes are available only after programming. The Actionprobe® function is one such function available to users. #### Actionprobe If a device has been successfully programmed and the security fuse has not been programmed, any internal logic or I/O module output can be observed using the Actionprobe circuitry and the PRA and/or PRB pins. The Actionprobe diagnostic system provides the software and hardware required to perform real-time debugging. The software automatically performs the following functions. A pattern of ones and zeros is shifted into the device from the SDI pin at each positive edge transition of DCLK. The complete sequence contains 10 bits of counter, 21 bits of Mode Register, n bits of zeros (filler of unused fields, where n depends on the particular device type), R bits of X2, C bits of Y2, R bits of X1, C bits of Y1, and a stop bit ("0" or "1"). After the stop bit has been shifted in, DCLK is left high. X1 and Y1 represent the (X,Y) location in the array for the Actionprobe output, PRA. Figure 11 • ACT 2 Shift Register 1-62 ■ 0192496 0001417 072 X2 and Y2 represent the (X,Y) location in the array for the Actionprobe output, PRB. R and C are the row and column size as defined in Table 1. The filler bits, counter pattern, and Mode Register pattern are shown in Table 3. Addressing for rows and columns is active high; that is, unselected rows and columns are "zeros" and the selected row and column is "high." The timing sequence is shown in Figure 12. The recommended frequency is 10 MHz with 10 ns setup and hold times allowing for SDI and DCLK transitions. The selected module output will be present at the PRA or PRB output approximately 20 ns after the stop-bit transition. Table 3 • Bit Stream Definitions for Action probe Diagnostics | Device | Probe_Mode | Filler (n) | Counter_Pattern | Mode_Register_Pattern | # of clocks | |--------|---------------|------------|-----------------|-----------------------|-------------| | A1225A | Probe A only | 308 | 1101011010 | 000000110001111100000 | 458 | | A1225A | Probe B only | 308 | 1101011010 | 000000101001111100000 | 458 | | A1225A | Probe A and B | 308 | 1101011010 | 000000111001111100000 | 458 | | A1240A | Probe A only | 361 | 1111000001 | 000000110001111100000 | 545 | | A1240A | Probe B only | 361 | 1111000001 | 000000101001111100000 | 545 | | A1240A | Probe A and B | 361 | 1111000001 | 000000111001111100000 | 545 | | A1280A | Probe A only | 443 | 0011011111 | 000000110001111100000 | 675 | | A1280A | Probe B only | 443 | 0011011111 | 000000101001111100000 | 675 | | A1280A | Probe A and B | 443 | 0011011111 | 000000111001111100000 | 675 | For example: Selecting PRA for A1280 results in the following bit stream. 0011011111\_000000110001111100000\_ (433 zeros)\_X2<0>...X2<17>\_Y2<81>...Y2<0>\_X1<0>...X1<17>\_Y1<0>...Y1<81>\_0, where "\_" is used for clarity only Figure 12 • Timing Waveforms ## Absolute Maximum Ratings<sup>1</sup> #### Free air temperature range | Symbol | Parameter | Limits | Units | |------------------|-----------------------------------------|------------------------------|-------| | V <sub>CC</sub> | DC Supply Voltage <sup>2,3,4</sup> | -0.5 to +7.0 | ٧ | | V <sub>I</sub> | Input Voltage | -0.5 to V <sub>CC</sub> +0.5 | ٧ | | $V_0$ | Output Voltage | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IO</sub> | I/O Source/Sink<br>Current <sup>5</sup> | ±20 | mA | | T <sub>STG</sub> | Storage Temperature | 65 to +150 | °C | #### Notes:: - Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Device should not be operated outside the Recommended Operating Conditions. - 2. $V_{PP} = V_{CC}$ , except during device programming. - 3. $V_{SV} = V_{CC}$ , except during device programming. - 4. $V_{KS} = GND$ , except during device programming. - 5. Device inputs are normally high impedance and draw extremely low current. However, when input voltage is greater than $V_{CC}+0.5$ V or less than GND -0.5 V, the internal protection diode will be forward biased and can draw excessive current. ## **Recommended Operating Conditions** | Parameter | Commercial | Industrial | Military | Units | |-----------------------------------|------------|---------------|----------------|------------------| | Temperature<br>Range <sup>1</sup> | 0 to +70 | -40 to<br>+85 | -55 to<br>+125 | °C | | Power Supply<br>Tolerance | ±5 | ±10 | ±10 | %V <sub>CC</sub> | ## Note: 1. Ambient temperature $(T_A)$ is used for commercial and industrial; case temperature $(T_C)$ is used for military. ## **Electrical Specifications** | Symbol Pa | Parameter | Com | mercial | Industrial | | Military | | Units | |------------------------------|-----------------------------------------------------|------|-----------------------|------------|-----------------------|----------|-----------------------|--------| | | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Offica | | V <sub>OH</sub> <sup>1</sup> | $(I_{OH} = -10 \text{ mA})^2$ | 2.4 | *** | | | | | ٧ | | | $(I_{OH} = -6 \text{ mA})$ | 3.84 | | | | | | ٧ | | | (I <sub>OH</sub> = −4 mA) | | | 3.7 | | 3.7 | | ٧ | | V <sub>OL</sub> <sup>1</sup> | $(I_{OL} = 10 \text{ mA})^2$ | | 0.5 | | B(0) | | | ٧ | | | (I <sub>OL</sub> = 6 mA) | | 0.33 | | 0.40 | | 0.40 | ٧ | | V <sub>IL</sub> | | -0.3 | 0.8 | -0.3 | 0.8 | -0.3 | 0.8 | ٧ | | V <sub>IH</sub> | | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | Input Transition | n Time t <sub>R</sub> , t <sub>F</sub> <sup>2</sup> | | 500 | | 500 | | 500 | ns | | C <sub>IO</sub> I/O Capac | itance <sup>2, 3</sup> | | 10 | | 10 | | 10 | pF | | Standby Curre | ent, I <sub>CC</sub> <sup>4</sup> (typical = 1 mA) | | 2 | | 10 | | 20 | mA | | Leakage Curre | ent <sup>5</sup> | -10 | 10 | -10 | 10 | 10 | 10 | μА | #### Notes: - 1. Only one output tested at a time. $V_{CC} = min$ . - 2. Not tested, for information only. - 3. Includes worst-case 176 CPGA package capacitance. $V_{OUT} = 0 \text{ V}, f = 1 \text{ MHz}.$ - 4. All outputs unloaded. All inputs = $V_{CC}$ or GND, typical $I_{CC}$ = 1 mA. $I_{CC}$ limit includes $I_{PP}$ and $I_{SV}$ during normal operation. - 5. $V_{OUT}$ , $V_{IN} = V_{CC}$ or GND. 1-64 **■** 0192496 0001419 945 **■** ## **Package Thermal Characteristics** The device junction to case thermal characteristic is $\theta jc$ , and the junction to ambient air characteristic is $\theta ja$ . The thermal characteristics for $\theta ja$ are shown with two different air flow rates. Maximum junction temperature is 150°C. A sample calculation of the absolute maximum power dissipation allowed for a PQFP 160-pin package at commercial temperature is as follows: $$\frac{\text{Max. junction temp. (°C) - Max. commercial temp.}}{\theta ja \text{ (°C/W)}} = \frac{150^{\circ}\text{C} - 70^{\circ}\text{C}}{33^{\circ}\text{C/W}} = 2.4 \text{ W}$$ | Package Type | Pin Count | θja<br>Still Air | θja<br>300 ft/min | Units | |------------------------------------------|-----------|------------------|-------------------|-------| | Ceramic Pin Grid Array | 100 | 35 | 17 | °C/W | | | 132 | 30 | 15 | °C/W | | | 176 | 23 | 12 | °C/W | | Ceramic Quad Flatpack | 172 | 25 | 15 | °C/W | | Plastic Quad Flatpack <sup>1</sup> | 100 | 48 | 40 | °C/W | | | 144 | 40 | 32 | °C/W | | | 160 | 38 | 30 | °C/W | | Plastic Leaded Chip Carrier <sup>2</sup> | 84 | 37 | 28 | °C/W | | Very Thin Quad Flatpack <sup>3</sup> | 100 | 43 | 35 | °C/W | | Thin Quad Flatpack <sup>4</sup> | 176 | 32 | 25 | °C/W | #### Notes: - 1. Maximum Power Dissipation for PQFP packages are 2.1 Watts (100-pin), 2.5 Watts (144-pin), and 2.6 Watts (160-pin). - 2. Maximum Power Dissipation for PLCC packages is 2.7 Watts. - 3. Maximum Power Dissipation for VQFP packages is 2.3 Watts. - 4. Maximum Power Dissipation for TQFP packages is 3.1 Watts. ## **Power Dissipation** $$\begin{aligned} P = [I_{CC} standby + I_{CC} active] * V_{CC} + I_{OL} * V_{OL} * N + \\ I_{OH} * (V_{CC} - V_{OH}) * M \end{aligned}$$ #### Where: $I_{CC}$ standby is the current flowing when no inputs or outputs are changing. I<sub>CC</sub> active is the current flowing due to CMOS switching. I<sub>OL</sub>, I<sub>OH</sub> are TTL sink/source currents. VOL. VOH are TTL level output voltages. N equals the number of outputs driving TTL loads to VOL. M equals the number of outputs driving TTL loads to VOH. An accurate determination of N and M is problematical because their values depend on the family type, design details, and on the system I/O. The power can be divided into two components: static and active. ## **Static Power Component** Actel FPGAs have small static power components that result in lower power dissipation than PALs or PLDs. By integrating multiple PALs/PLDs into one FPGA, an even greater reduction in board-level power dissipation can be achieved. The power due to standby current is typically a small component of the overall power. Standby power is calculated below for commercial, worst case conditions. | $I_{CC}$ | $v_{cc}$ | Power | |----------|----------|---------| | 2 mA | 5.25 V | 10.5 mW | The static power dissipated by TTL loads depends on the number of outputs driving high or low and the DC load current. Again, this value is typically small. For instance, a 32-bit bus sinking 4 mA at 0.33 V will generate 42 mW with all outputs driving low, and 140 mW with all outputs driving high. The actual dissipation will average somewhere between as I/Os switch states with time. ## **Active Power Component** Power dissipation in CMOS devices is usually dominated by the active (dynamic) power dissipation. This component is frequency dependent, a function of the logic and the external I/O. Active power dissipation results from charging internal chip capacitances of the interconnect, unprogrammed antifuses, module inputs, and module outputs, plus external capacitance due to PC board traces and load device inputs. An additional component of the active power dissipation is the totem-pole current in CMOS transistor pairs. The net 1-65 effect can be associated with an equivalent capacitance that can be combined with frequency and voltage to represent active power dissipation. ## **Equivalent Capacitance** The power dissipated by a CMOS circuit can be expressed by the Equation 1. Power (uW) = $$C_{EO} * V_{CC}^2 * F$$ (1) #### Where: $C_{EQ}$ is the equivalent capacitance expressed in pF. V<sub>CC</sub> is the power supply in volts. F is the switching frequency in MHz. Equivalent capacitance is calculated by measuring ICC active at a specified frequency and voltage for each circuit component of interest. Measurements have been made over a range of frequencies at a fixed value of VCC. Equivalent capacitance is frequency independent so that the results may be used over a wide range of operating conditions. Equivalent capacitance values are shown below. ## **CEQ Values for Actel FPGAs** | Modules ( $C_{EQM}$ ) | 5.8 | |------------------------------------------------------|------| | Input Buffers $(C_{EQI})$ | 12.9 | | Output Buffers ( $C_{EQO}$ ) | 23.8 | | Routed Array Clock Buffer Loads (C <sub>EOCR</sub> ) | 3.9 | To calculate the active power dissipated from the complete design, the switching frequency of each part of the logic must be known. Equation 2 shows a piece-wise linear summation over all components. $$\begin{split} & Power = V_{CC}^2* \left[ \left(m*C_{EQM}*f_m\right)_{modules} + \left(n*C_{EQI}*f_n\right)_{inputs} + \right. \\ & \left. \left(p*(C_{EQO}+C_L)*f_p\right)_{outputs} + 0.5*\left(q_1*C_{EQCR}*f_{q1}\right)_{routed\_Clk1} + \left. \left(r_1*f_{q1}\right)_{routed\_Clk1} + 0.5*\left(q_2*C_{EQCR}*f_{q2}\right)_{routed\_Clk2} + \left. \left(r_2*f_{q2}\right)_{routed\_Clk2} \right] \end{aligned} \tag{2}$$ ## Where: | m | = | Number of logic modules switching at fm | |---------------|---|----------------------------------------------------------------------------------------------| | n | = | Number of input buffers switching at fn | | p | = | Number of output buffers switching at fp | | $\mathbf{q}1$ | = | Number of clock loads on the first routed array clock | | <b>q</b> 2 | = | Number of clock loads on the second routed array clock $% \left( x\right) =\left( x\right) $ | | | | | $r_1$ = Fixed capacitance due to first routed array clock $r_2$ = Fixed capacitance due to second routed array clock $C_{EQM} = Equivalent capacitance of logic modules in pF$ $C_{EQI} \ = \ Equivalent$ capacitance of input buffers in pF $C_{EOO}$ = Equivalent capacitance of output buffers in pF $C_{EQCR}$ = Equivalent capacitance of routed array clock in pF $C_L$ = Output lead capacitance in pF $f_m$ = Average logic module switching rate in MHz $f_n$ = Average input buffer switching rate in MHz $f_p$ = Average output buffer switching rate in MHz $f_{q1}$ = Average first routed array clock rate in MHz $f_{q2} \quad = \ Average \ second \ routed \ array \ clock \ rate \ in \ MHz$ Fixed Capacitance Values for Actel FPGAs (pF) | | r1 | r2 | |-------------|-------------|-------------| | Device Type | routed_Clk1 | routed_Clk2 | | A1225A | 106 | 106.0 | | A1240A | 134 | 134.2 | | A1280A | 168 | 167.8 | # **Determining Average Switching Frequency** To determine the switching frequency for a design, you must have a detailed understanding of the data input values to the circuit. The following guidelines are meant to represent worst-case scenarios so that they can be generally used to predict the upper limits of power dissipation. These guidelines are as follows: | Logic Modules (m) | 80% of modules | |----------------------------------------------------|---------------------------| | Inputs switching (n) | # inputs/4 | | Outputs switching (p) | # outputs/4 | | First routed array clock loads $(q_1)$ | 40% of sequential modules | | Second routed array clock loads ( $q_2$ ) | 40% of sequential modules | | Load capacitance $(C_L)$ | 35 <b>pF</b> | | Average logic module switching rate $(f_m)$ | F/10 | | Average input switching rate $(f_n)$ | F/5 | | Average output switching rate $(f_p)$ | F/10 | | Average first routed array clock rate ( $f_{q1}$ ) | F | | Average second routed array clock rate $(f_{q2})$ | F/2 | 1-66 ■ 0192496 0001421 5T3 | ## **ACT 2 Timing Model\*** $<sup>{\</sup>it *Values~shown~for~A1240A-2~at~worst-case~commercial~conditions.}$ † Input Module Predicted Routing Delay # Parameter Measurement Output Buffer Delays ## **AC Test Loads** Load 2 (Used to measure rising/falling edges) 1-68 □■ 0192496 0001423 376 ■■ # Sequential Module Timing Characteristics ## Flip-Flops and Latches Note: D represents all data functions involving A, B, and S for multiplexed flip-flops. # Sequential Timing Characteristics (continued) Input Buffer Latches ## **Output Buffer Latches** 1-70 0192496 0001425 149 ## Predictable Performance: Tight Delay Distributions Propagation delay between logic modules depends on the resistive and capacitive loading of the routing tracks, the interconnect elements, and the module inputs being driven. Propagation delay increases as the length of routing tracks, the number of interconnect elements, or the number of inputs increases. From a design perspective, the propagation delay can be statistically correlated or modeled by the fanout (number of loads) driven by a module. Higher fanout usually requires some paths to have longer routing tracks. The ACT 2 family delivers a very tight fanout delay distribution. This tight distribution is achieved in two ways: by decreasing the delay of the interconnect elements and by decreasing the number of interconnect elements per path. Actel's patented PLICE antifuse offers a very low resistive/capacitive interconnect. The ACT 2 family's antifuses, fabricated in 1.0 $\mu$ m lithography, offer nominal levels of 500 ohms resistance and 7.5 femtofarad (fF) capacitance per antifuse. The ACT 2 fanout distribution is also tight due to the low number of antifuses required for each interconnect path. The ACT 2 family's proprietary architecture limits the number of antifuses per path to a maximum of four, with 90% of interconnects using two antifuses. Table 4 • Logic Module + Routing Delay, by Fanout (ns) (Worst-Case Commercial Conditions) | Family | FO=1 | FO=2 | FO=3 | FO=4 | FO=8 | |----------|------|------|------|------|------| | A1225A-2 | 4.9 | 5.5 | 6.1 | 6.6 | 8.2 | | A1240A-2 | 5.2 | 5.5 | 6.1 | 6.9 | 8.5 | | A1280A-2 | 5.5 | 6.3 | 6.8 | 7.5 | 10.5 | ## **Timing Characteristics** Timing characteristics for ACT 2 devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ACT 2 family members. Internal routing delays are device dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design is complete. Delay values may then be determined by using the ALS Timer utility or performing simulation with post-layout delays. ## **Critical Nets and Typical Nets** Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most time-critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to 6% of the nets in a design may be designated as critical, while 90% of the nets in a design are typical. ## **Long Tracks** Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three and sometimes four antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, up to 6% of nets in a fully utilized device require long tracks. Long tracks contribute approximately 6 ns to 12 ns delay. This additional delay is represented statistically in higher fanout (FO=8) routing delays in the data sheet specifications section. ## **Timing Derating** A best case timing derating factor of 0.45 is used to reflect best case processing. Note that this factor is relative to the "standard speed" timing parameters, and must be multiplied by the appropriate voltage and temperature derating factors for a given application. ## Timing Derating Factor (Temperature and Voltage) | | Indu | strial | Military | | | |----------------------------------------------|------|--------|----------|------|--| | - | Min. | Max. | Min. | Max. | | | (Commercial Minimum/Maximum Specification) x | 0.69 | 1.11 | 0.67 | 1.23 | | # Timing Derating Factor for Designs at Typical Temperature (T $_{J}$ = 25°C) and Voltage (5.0 V) (Commercial Maximum Specification) x 0.85 # Temperature and Voltage Derating Factors (normalized to Worst-Case Commercial, $T_J$ = 4.75 V, $70^{\circ}$ C) | | -55 | -40 | 0 | 25 | 70 | 85 | 125 | |------|------|------|------|------|------|------|------| | 4.50 | 0.75 | 0.79 | 0.86 | 0.92 | 1.06 | 1.11 | 1.23 | | 4.75 | 0.71 | 0.75 | 0.82 | 0.87 | 1.00 | 1.05 | 1.16 | | 5.00 | 0.69 | 0.72 | 0.80 | 0.85 | 0.97 | 1.02 | 1.13 | | 5.25 | 0.68 | 0.69 | 0.77 | 0.82 | 0.95 | 0.98 | 1.09 | | 5.50 | 0.67 | 0.69 | 0.76 | 0.81 | 0.93 | 0.97 | 1.08 | # Junction Temperature and Voltage Derating Curves (normalized to Worst-Case Commercial, $T_J = 4.75 \text{ V}$ , $70^{\circ}\text{C}$ ) Note: This derating factor applies to all routing and propagation delays. 1-72 □■ 0192496 0001427 Tll ■■ # **A1225A Timing Characteristics** ## (Worst-Case Commercial Conditions, $V_{CC} = 4.75 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ ) | Logic Module Propagation Delays <sup>1</sup> | | 'Std' | Speed | '-1' Speed | | '-2' Speed | | | |----------------------------------------------|--------------------------------------------|-------|-------|------------|------|------------|-------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>PD1</sub> | Single Module | | 5.0 | | 4.3 | | 3.8 | ns | | $t_{CO}$ | Sequential Clk to Q | | 5.0 | | 4.3 | | 3.8 | ns | | $t_{GO}$ | Latch G to Q | | 5.0 | | 4.3 | | 3.8 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 5.0 | | 4.3 | | 3.8 | ns | | Predicted Ro | uting Delays <sup>2</sup> | | | | | | | | | t <sub>RD1</sub> | FO=1 Routing Delay | | 1.4 | | 1.2 | | 1.1 | ns | | t <sub>RD2</sub> | FO=2 Routing Delay | | 2.2 | | 1.9 | | 1.7 | ns | | t <sub>RD3</sub> | FO=3 Routing Delay | | 3.0 | | 2.6 | | 2.3 | ns | | t <sub>RD4</sub> | FO=4 Routing Delay | | 3.7 | | 3.1 | | 2.8 | ns | | t <sub>RD8</sub> | FO=8 Routing Delay | | 5.8 | | 4.9 | | 4.4 | ns | | Sequential Ti | ming Characteristics <sup>3,4</sup> | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input<br>Setup | 0.5 | | 0.4 | | 0.4 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 1.0 | | 0.9 | | 0.8 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WCLKA</sub> | Flip-Flop (Latch) Clock Active Pulse Width | 6.0 | | 5.0 | | 4.5 | | ns | | t <sub>WASYN</sub> | Flip-Flop (Latch) Asynchronous Pulse Width | 6.0 | | 5.0 | | 4.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 13.0 | | 11.0 | | 9.4 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.5 | | 0.4 | | 0.4 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outsu</sub> | Output Buffer Latch Setup | 0.5 | | 0.4 | | 0.4 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock<br>Frequency | | 75.0 | | 90.0 | | 105.0 | MHz | #### Notes: - 1. For dual-module macros, use $t_{PDI} + t_{RDI} + t_{PDn}$ , $t_{CO} + t_{RDI} + t_{PDn}$ or $t_{PDI} + t_{RDI} + t_{SUD}$ whichever is appropriate. - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the ALS Timer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. # **A1225A Timing Characteristics (continued)** ## (Worst-Case Commercial Conditions) | Input Module Propagation Delays | | 'Std' | Speed | '-1' Speed | | '-2 Speed | | | | |---------------------------------|----------------------------|---------------------|-------------|----------------|-------------|----------------|-------------|----------------|-------| | Parameter | Description | • • | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>INYH</sub> | Pad to Y High | | | 3.8 | | 3.3 | | 2.9 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 3.5 | ] | 3.0 | | 2.6 | ns | | t <sub>INGH</sub> | G to Y High | | | 6.6 | ŀ | 5.7 | | 5.0 | ns | | t <sub>INGL</sub> | G to Y Low | | | 6.3 | | 5.4 | | 4.7 | ns | | Input Modu | le Predicted Routing Delay | s <sup>1</sup> | | | | | | | | | t <sub>IRD1</sub> | FO=1 Routing Delay | | | 5.4 | | 4.6 | | 4.1 | ns | | t <sub>IRD2</sub> | FO=2 Routing Delay | | | 6.1 | | 5.2 | | 4.6 | ns | | t <sub>iRD3</sub> | FO=3 Routing Delay | | | 7.1 | | 6.0 | | 5.3 | ns | | t <sub>IRD4</sub> | FO=4 Routing Delay | | | 7.6 | | 6.4 | | 5.7 | ns | | t <sub>IRD8</sub> | FO=8 Routing Delay | | | 9.8 | | 8.3 | | 7.4 | ns | | Global Cloc | k Network | | | | | | | | | | t <sub>CKH</sub> | Input Low to High | FO = 32<br>FO = 256 | | 12.8<br>15.7 | | 11.0<br>13.0 | | 10.2<br>11.8 | ns | | t <sub>CKL</sub> | Input High to Low | FO = 32<br>FO = 256 | | 12.8<br>15.9 | | 11.0<br>13.2 | | 10.2<br>12.0 | ns | | t <sub>PWH</sub> | Minimum Pulse Width High | FO = 32<br>FO = 256 | 4.5<br>5.0 | | 4.1<br>4.5 | | 3.4<br>3.8 | | ns | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32<br>FO = 256 | 4.5<br>5.0 | | 4.1<br>4.5 | | 3.4<br>3.8 | | ns | | t <sub>CKSW</sub> | Maximum Skew | FO = 32<br>FO = 256 | | 0.7<br>3.5 | | 0.7<br>3.5 | | 0.7<br>3.5 | ns | | t <sub>SUEXT</sub> | Input Latch External Setup | FO = 32<br>FO = 256 | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | ns | | t <sub>HEXT</sub> | Input Latch External Hold | FO = 32<br>FO = 256 | 7.0<br>11.2 | | 7.0<br>11.2 | | 7.0<br>11.2 | | ns | | t <sub>P</sub> | Minimum Period | FO = 32<br>FO = 256 | 9.1<br>10.0 | | 8.3<br>8.8 | | 7.7<br>8.1 | | ns | | f <sub>MAX</sub> | Maximum Frequency | FO = 32<br>FO = 256 | | 110.0<br>100.0 | | 120.0<br>115.0 | | 130.0<br>125.0 | MHz | ## Note: These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. # A1225A Timing Characteristics (continued) ## (Worst-Case Commercial Conditions) | Output Module Timing | | 'Std' | Speed | '-1' Speed | | '-2 Speed | | | |----------------------|----------------------------------|-------|-------|------------|------|-----------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | TTL Output I | Module Timing <sup>1, 2</sup> | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.6 | | 9.0 | | 8.0 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 13.4 | | 11.4 | | 10.1 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 11.8 | | 10.0 | | 8.9 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 15.5 | | 13.2 | | 11.6 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 9.4 | | 8.0 | | 7.1 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 11.1 | | 9.5 | | 8.3 | ns | | t <sub>GLH</sub> | G to Pad High | | 11.9 | | 10.2 | | 8.9 | ns | | t <sub>GHL</sub> | G to Pad Low | | 14.9 | | 12.7 | | 11.2 | ns | | $d_{TLH}$ | Delta Low to High | | 0.09 | | 0.08 | | 0.07 | ns/pF | | $d_THL$ | Delta High to Low | | 0.16 | | 0.13 | | 0.12 | ns/pF | | CMOS Outpu | ıt Module Timing <sup>1, 2</sup> | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 13.5 | | 11.5 | | 10.1 | ns | | t <sub>DHL</sub> | Data to Pad Low | ŀ | 11.2 | | 9.6 | | 8.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 11.8 | | 10.0 | | 8.9 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 15.5 | | 13.2 | | 11.6 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 9.4 | | 8.0 | | 7.1 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 11.1 | | 9.5 | | 8.3 | ns | | t <sub>GLH</sub> | G to Pad High | | 11.9 | | 10.2 | | 8.9 | ns | | t <sub>GHL</sub> | G to Pad Low | 1 | 14.9 | | 12.7 | | 11.2 | ns | | $d_{TLH}$ | Delta Low to High | | 0.16 | | 0.13 | | 0.12 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.12 | | 0.10 | | 0.09 | ns/pF | ## Notes: - 1. Delays based on 50 pF loading. - 2. Maximum Recommended Simultaneous Switching Outputs: PLCC 20pF 72 35pF 45 50pF 32 PQFP, CPGA 20pF 80 35pF 45 56pF 32 ## **A1240A Timing Characteristics** ## (Worst-Case Commercial Conditions, V<sub>CC</sub> = 4.75 V, T<sub>J</sub> = 70°C) | Logic Module Propagation Delays <sup>1</sup> | | 'Std' | Speed | '–1' S | '-1' Speed | | Speed | | |----------------------------------------------|-----------------------------------------------|-------|-------|--------|------------|------|-------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>PD1</sub> | Single Module | | 5.0 | | 4.3 | | 3.8 | ns | | $t_{CO}$ | Sequential Clk to Q | | 5.0 | | 4.3 | | 3.8 | ns | | $t_{GO}$ | Latch G to Q | | 5.0 | | 4.3 | | 3.8 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 5.0 | | 4.3 | | 3.8 | ns | | Predicted R | outing Delays <sup>2</sup> | | | | | | | | | t <sub>RD1</sub> | FO=1 Routing Delay | | 1.8 | | 1.5 | | 1.4 | ns | | t <sub>RD2</sub> | FO=2 Routing Delay | | 2.3 | | 2.0 | | 1.7 | ns | | t <sub>RD3</sub> | FO=3 Routing Delay | | 3.0 | | 2.6 | | 2.3 | ns | | t <sub>RD4</sub> | FO=4 Routing Delay | | 4.1 | | 3.5 | | 3.1 | ns | | t <sub>RD8</sub> | FO=8 Routing Delay | | 6.3 | | 5.4 | | 4.7 | ns | | Sequential T | Fiming Characteristics <sup>3, 4</sup> | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input<br>Setup | 0.5 | | 0.4 | | 0.4 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input<br>Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 1.0 | | 0.9 | | 0.8 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | twclka | Flip-Flop (Latch) Clock Active<br>Pulse Width | 6.5 | | 6.0 | | 4.5 | | ns | | twasyn | Flip-Flop (Latch)<br>Asynchronous Pulse Width | 6.5 | | 6.0 | | 4.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 15.0 | | 12.0 | | 9.8 | | ns | | t <sub>iNH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>iNSU</sub> | Input Buffer Latch Setup | 0.5 | | 0.4 | | 0.4 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outsu</sub> | Output Buffer Latch Setup | 0.5 | | 0.4 | | 0.4 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock<br>Frequency | | 66.0 | | 80.0 | | 100.0 | MHz | #### Notes: - $I. \quad \textit{For dual-module macros, use } t_{PDI} + t_{RDI} + t_{PDn}, \ t_{CO} + t_{RDI} + t_{PDn}, \ or \ t_{PDI} + t_{RDI} + t_{SUD}, \ which ever \textit{is appropriate}.$ - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - 3. Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the ALS Timer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G inputs. Delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. # **A1240A Timing Characteristics (continued)** ## (Worst-Case Commercial Conditions) | Input Modu | ile Propagation Delays | | 'Std' | Speed | '–1' \$ | Speed | '-2' \$ | '-2' Speed<br>Min. Max. | | |--------------------|----------------------------|---------------------|--------------|--------------|-------------|----------------|-------------|-------------------------|-------| | Parameter | Description | | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>INYH</sub> | Pad to Y High | | | 3.8 | | 3.3 | · | 2.9 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 3.5 | | 3.0 | | 2.6 | ns | | t <sub>INGH</sub> | G to Y High | | | 6.6 | | 5.7 | | 5.0 | ns | | t <sub>INGL</sub> | G to Y Low | | | 6.3 | | 5.4 | | 4.7 | ns | | Input Modu | le Predicted Routing Delay | s <sup>1</sup> | | | | | | | | | t <sub>IRD1</sub> | FO=1 Routing Delay | | | 5.6 | | 4.8 | | 4.2 | ns | | t <sub>IRD2</sub> | FO=2 Routing Delay | | | 6.4 | | 5.4 | | 4.8 | ns | | t <sub>IRD3</sub> | FO=3 Routing Delay | | | 7.2 | | 6.1 | | 5.4 | ns | | t <sub>IRD4</sub> | FO=4 Routing Delay | | | 7.9 | | 6.7 | | 5.9 | ns | | t <sub>IRD8</sub> | FO=8 Routing Delay | | | 10.5 | | 8.9 | | 7.9 | ns | | Global Clo | ck Network | | | | | | | | | | t <sub>CKH</sub> | Input Low to High | FO = 32<br>FO = 256 | | 12.8<br>15.7 | | 11.0<br>13.0 | | 10.2<br>11.8 | ns | | t <sub>CKL</sub> | Input High to Low | FO = 32<br>FO = 256 | | 12.8<br>15.9 | | 11.0<br>13.2 | | 10.2<br>12.0 | ns | | <sup>t</sup> PWH | Minimum Pulse Width High | FO = 32<br>FO = 256 | 5.5<br>5.8 | | 4.5<br>5.0 | | 3.8<br>4.1 | | ns | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32<br>FO = 256 | 5.5<br>5.8 | | 4.5<br>5.0 | | 3.8<br>4.1 | | ns | | t <sub>CKSW</sub> | Maximum Skew | FO = 32<br>FO = 256 | | 0.5<br>2.5 | | 0.5<br>2.5 | | 0.5<br>2.5 | ns | | t <sub>SUEXT</sub> | Input Latch External Setup | FO = 32<br>FO = 256 | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | ns | | t <sub>HEXT</sub> | Input Latch External Hold | FO = 32<br>FO = 256 | 7.0<br>11.2 | | 7.0<br>11.2 | | 7.0<br>11.2 | | ns | | t <sub>P</sub> | Minimum Period | FO = 32<br>FO = 256 | 11.1<br>11.7 | | 9.1<br>10.0 | | 8.1<br>8.8 | | ns | | f <sub>MAX</sub> | Maximum Frequency | FO = 32<br>FO = 256 | | 90.0<br>85.0 | | 110.0<br>100.0 | | 125.0<br>115.0 | MHz | ## Note: <sup>1.</sup> These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. # **A1240A Timing Characteristics (continued)** # (Worst-Case Commercial Conditions) | Output Mo | dule Timing | 'Std' | Speed | '–1' S | peed | '–2' S | 8.0<br>10.1<br>8.9<br>11.7 | | |-------------------|-----------------------------------|-------|-------|--------|------|--------|----------------------------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | TTL Outpu | t Module Timing <sup>1, 2</sup> | | | · | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.6 | | 9.0 | | 8.0 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 13.4 | | 11.4 | | 10.1 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 11.8 | | 10.0 | | 8.9 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 15.5 | | 13.2 | | 11.7 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 9.4 | | 8.0 | | 7.1 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 11.1 | | 9.5 | | 8.4 | ns | | t <sub>GLH</sub> | G to Pad High | | 11.9 | | 10.2 | | 9.0 | ns | | t <sub>GHL</sub> | G to Pad Low | | 14.9 | | 12.7 | ļ | 11.2 | ns | | d <sub>TLH</sub> | Delta Low to High | | 0.09 | | 0.08 | | 0.07 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.16 | | 0.13 | | 0.12 | ns/pF | | CMOS Out | put Module Timing <sup>1, 2</sup> | | | | - | | | | | t <sub>DLH</sub> | Data to Pad High | | 13.5 | | 11.5 | | 10.2 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 11.2 | | 9.6 | | 8.4 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | 1 | 11.8 | | 10.0 | | 8.9 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 15.5 | | 13.2 | | 11.7 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 9.4 | | 8.0 | | 7.1 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 11.1 | | 9.5 | | 8.4 | ns | | t <sub>GLH</sub> | G to Pad High | | 11.9 | | 10.2 | | 9.0 | ns | | t <sub>GHL</sub> | G to Pad Low | | 14.9 | | 12.7 | | 11.2 | ns | | d <sub>TLH</sub> | Delta Low to High | | 0.16 | | 0.13 | | 0.12 | ns/pF | | d <sub>THL</sub> | Delta High to Low | | 0.12 | | 0.10 | | 0.09 | ns/pF | # Notes: <sup>2.</sup> Maximum Recommended Simultaneous Switching Outputs: | PLCC | 20pF<br>35pF<br>50pF | 72<br>45<br>32 | |------------|----------------------|----------------| | PQFP, CPGA | 20pF<br>35pF<br>50pF | 16<br>68<br>48 | 1-78 <sup>1.</sup> Delays based on 50 pF loading. A1280A Timing Characteristics (Worst-Case Commercial Conditions, $V_{CC} = 4.75 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ ) | Logic Module | e Propagation Delays <sup>1</sup> | 'Std' | Speed | '-1' 5 | Speed | '–2' § | Speed | | |--------------------|-----------------------------------------------|-------|-------|---------------------|-------|--------|-------|-------| | Parameter | Description | Min. | Max. | Min. Max. Min. Max. | | | | Units | | t <sub>PD1</sub> | Single Module | | 5.0 | | 4.3 | | 3.8 | ns | | t <sub>CO</sub> | Sequential Clk to Q | | 5.0 | | 4.3 | | 3.8 | ns | | t <sub>GO</sub> | Latch G to Q | | 5.0 | İ | 4.3 | | 3.8 | ns | | t <sub>RS</sub> | Flip-Flop (Latch) Reset to Q | | 5.0 | | 4.3 | | 3.8 | ns | | Predicted Ro | outing Delays <sup>2</sup> | | | | | | | | | t <sub>RD1</sub> | FO=1 Routing Delay | | 2.3 | | 2.0 | | 1.7 | пѕ | | t <sub>RD2</sub> | FO=2 Routing Delay | | 3.3 | | 2.8 | | 2.5 | ns | | t <sub>RD3</sub> | FO=3 Routing Delay | | 4.0 | | 3.4 | | 3.0 | ns | | t <sub>RD4</sub> | FO=4 Routing Delay | | 4.9 | | 4.2 | | 3.7 | ns | | t <sub>RD8</sub> | FO=8 Routing Delay | | 8.8 | | 7.5 | | 6.7 | ns | | Sequential Ti | ming Characteristics <sup>3,4</sup> | | | | | | | | | t <sub>SUD</sub> | Flip-Flop (Latch) Data Input Setup | 0.5 | | 0.4 | | 0.4 | | ns | | t <sub>HD</sub> | Flip-Flop (Latch) Data Input Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>SUENA</sub> | Flip-Flop (Latch) Enable Setup | 1.0 | | 0.9 | | 0.8 | | ns | | t <sub>HENA</sub> | Flip-Flop (Latch) Enable Hold | 0.0 | | 0.0 | | 0.0 | | ns | | <sup>t</sup> WCLKA | Flip-Flop (Latch) Clock Active<br>Pulse Width | 7.0 | | 6.0 | | 5.5 | | ns | | <sup>t</sup> wasyn | Flip-Flop (Latch) Asynchronous<br>Pulse Width | 7.0 | | 6.0 | | 5.5 | | ns | | t <sub>A</sub> | Flip-Flop Clock Input Period | 18.0 | | 13.3 | | 11.7 | | ns | | t <sub>INH</sub> | Input Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>INSU</sub> | Input Buffer Latch Setup | 0.5 | | 0.4 | | 0.4 | | ns | | t <sub>OUTH</sub> | Output Buffer Latch Hold | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>outsu</sub> | Output Buffer Latch Setup | 0.5 | | 0.4 | | 0.4 | | ns | | f <sub>MAX</sub> | Flip-Flop (Latch) Clock<br>Frequency | | 50.0 | | 75.0 | | 85.0 | MHz | #### Notes: - $1. \quad \textit{For dual-module macros, use } t_{PDI} + t_{RDI} + t_{PDn}, t_{CO} + t_{RDI} + t_{PDn}, \textit{ or } t_{PDI} + t_{RDI} + t_{SUD}, \textit{ whichever is appropriate.}$ - Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. - Data applies to macros based on the S-module. Timing parameters for sequential macros constructed from C-modules can be obtained from the ALS Timer utility. - 4. Setup and hold timing parameters for the Input Buffer Latch are defined with respect to the PAD and the D input. External setup/hold timing parameters must account for delay from an external PAD signal to the G input subtracts (adds) to the internal setup (hold) time. # A1280A Timing Characteristics (continued) # (Worst-Case Commercial Conditions) | Input Modu | ile Propagation Delays | | 'Std' | Speed | '–1' S | peed | '–2' S | peed | | |--------------------|----------------------------|---------------------|--------------|--------------|--------------|--------------|-------------|---------------|-------| | Parameter | Description | | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>INYH</sub> | Pad to Y High | | | 3.8 | | 3.3 | | 2.9 | ns | | t <sub>INYL</sub> | Pad to Y Low | | | 3.5 | | 3.0 | | 2.7 | ns | | t <sub>INGH</sub> | G to Y High | | | 6.6 | | 5.7 | | 5.0 | ns | | t <sub>INGL</sub> | G to Y Low | | | 6.3 | | 5.4 | | 4.8 | ns | | Input Modu | le Predicted Routing Delay | s <sup>1</sup> | | | | | | | | | t <sub>IRD1</sub> | FO=1 Routing Delay | | | 6.0 | | 5.1 | | 4.6 | ns | | t <sub>IRD2</sub> | FO=2 Routing Delay | | | 6.9 | | 5.9 | | 5.2 | ns | | t <sub>IRD3</sub> | FO=3 Routing Delay | | | 7.4 | | 6.3 | | 5.6 | ns | | t <sub>IRD4</sub> | FO=4 Routing Delay | | | 8.6 | | 7.3 | | 6.5 | ns | | t <sub>IRD8</sub> | FO=8 Routing Delay | | | 12.4 | | 10.5 | | 9.4 | ns | | Global Clo | ck Network | | | | | | | | | | t <sub>CKH</sub> | Input Low to High | FO = 32<br>FO = 384 | | 12.8<br>17.2 | | 11.0<br>14.6 | | 10.2<br>13.1 | ns | | t <sub>CKL</sub> | Input High to Low | FO = 32<br>FO = 384 | | 12.8<br>17.5 | | 11.0<br>14.9 | | 10.2<br>13.3 | ns | | t <sub>PWH</sub> | Minimum Pulse Width High | FO = 32<br>FO = 384 | 6.6<br>7.6 | | 5.5<br>6.4 | | 5.0<br>5.8 | | ns | | t <sub>PWL</sub> | Minimum Pulse Width Low | FO = 32<br>FO = 384 | 6.6<br>7.6 | | 5.5<br>6.4 | | 5.0<br>5.8 | | ns | | tcksw | Maximum Skew | FO = 32<br>FO = 384 | | 0.5<br>2.5 | | 0.5<br>2.5 | | 0.5<br>2.5 | ns | | t <sub>SUEXT</sub> | Input Latch External Setup | FO = 32<br>FO = 384 | 0.0<br>0.0 | | 0.0<br>0.0 | | 0.0<br>0.0 | | ns | | t <sub>HEXT</sub> | Input Latch External Hold | FO = 32<br>FO = 384 | 7.0<br>11.2 | | 7.0<br>11.2 | | 7.0<br>11.2 | | ns | | tp | Minimum Period | FO = 32<br>FO = 384 | 13.3<br>15.3 | | 11.2<br>12.6 | | 9.6<br>10.6 | | ns | | f <sub>MAX</sub> | Maximum Frequency | FO = 32<br>FO = 384 | | 75.0<br>65.0 | | 90.0<br>80.0 | | 105.0<br>95.0 | MHz | ## Note: These parameters should be used for estimating device performance. Optimization techniques may further reduce delays by 0 to 4 ns. Routing delays are for typical designs across worst-case operating conditions. Post-route timing analysis or simulation is required to determine actual worst-case performance. Post-route timing is based on actual routing delay measurements performed on the device prior to shipment. # **A1280A Timing Characteristics (continued)** ## (Worst-Case Commercial Conditions) | Output Modu | utput Module Timing | | Speed | ' <del>-</del> 1' S | Speed | ' <b>–2'</b> § | Speed | | |-------------------|----------------------------------|------|-------|---------------------|-------|----------------|-----------------------------------------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units | | TTL Output I | Module Timing <sup>1, 2</sup> | | | | | | | | | t <sub>DLH</sub> | Data to Pad High | | 10.6 | | 9.0 | | 8.1 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 13.4 | | 11.4 | | 10.2 | ns | | t <sub>ENZH</sub> | Enable Pad Z to High | | 11.8 | | 10.0 | | 9.0 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 15.5 | | 13.2 | | 11.8 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 9.4 | | 8.0 | | 7.1 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 11.1 | | 9.5 | | 8.4 | ns | | t <sub>GLH</sub> | G to Pad High | | 11.9 | | 10.2 | | 9.0 | ns | | t <sub>GHL</sub> | G to Pad Low | | 14.9 | | 12.7 | | 11.3 | ns | | $d_TLH$ | Delta Low to High | | 0.09 | | 0.08 | | 0.07 | ns/pF | | $d_THL$ | Delta High to Low | | 0.16 | | 0.13 | | 0.12 | ns/pF | | CMOS Outpu | rt Module Timing <sup>1, 2</sup> | | | | | | *************************************** | | | t <sub>DLH</sub> | Data to Pad High | | 13.5 | | 11.5 | | 10.3 | ns | | t <sub>DHL</sub> | Data to Pad Low | | 11.2 | | 9.6 | | 8.5 | пѕ | | t <sub>ENZH</sub> | Enable Pad Z to High | | 11.8 | | 10.0 | | 9.0 | ns | | t <sub>ENZL</sub> | Enable Pad Z to Low | | 15.5 | | 13.2 | | 11.8 | ns | | t <sub>ENHZ</sub> | Enable Pad High to Z | | 9.4 | | 8.0 | | 7.1 | ns | | t <sub>ENLZ</sub> | Enable Pad Low to Z | | 11.1 | | 9.5 | | 8.4 | ns | | t <sub>GLH</sub> | G to Pad High | | 11.9 | | 10.2 | | 9.0 | ns | | t <sub>GHL</sub> | G to Pad Low | | 14.9 | | 12.7 | | 11.3 | ns | | d <sub>TLH</sub> | Delta Low to High | | 0.16 | | 0.13 | | 0.12 | ns/pF | | $d_{THL}$ | Delta High to Low | | 0.12 | | 0.10 | | 0.09 | ns/pF | ## Notes:: PQFP, CPGA, CQFP 160 90 64 20pF 35pF 50pF <sup>1.</sup> Delays based on 50 pF loading. Maximum Recommended Simultaneous Switching Outputs: ## **Macro Library** ## Hard Macros—Combinatorial | | | | Mod | ules | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------|-----|------| | Function | Macro | Description | S | С | | Combinatorial | CM8 | Combinational Module (Full ACT 2 Logic Module) | | 1 | | | DFM7A | 4-input D-Type Flip-Flop with Multiplexed Data, active low Clear, and active high clock | 1 | | | Logic Module | DFM7B | 4-input D-Type Flip-Flop with Multiplexed Data, active low Clear, and clock | 1 | | | Adder | | 1-bit adder, carry in and carry out active low, A-input active low | | 2 | | | | 1-bit adder, carry in and carry out active low | | : | | | | 2-bit adder, carry in and carry out active low, A0 and A1 inputs active low | | : | | | | | | 3 | | | | Half-Adder with active low A-input | | : | | | | Half-Adder with active low carry out and sum | | | | | | Half-Adder with active low carry out | - | | | ACT 2 Combinatorial Logic Module ACT 2 Sequential Logic Module Adder FA1A FA1B FA2A FA2A FA2-bit adder, carry in a sequential HA1 HA1F-Adder with active HA1C HA1F-Adder with active HA1C AND AND2A AND2A AND2A AND3A AND3A AND3A AND3A AND4A AND3B AND4A AND4B AND4A AND4B AND4A AND4B AND4B AND4A AND4B AND4C AND5B B-input AND with act AND5B B-input AND with act AND5B B-input AND-OR AO1 AO1 3-input AND-OR With AO1 AO1 AO1 AO1 AO1 AO1 | · | | | | | | | 2-input AND with active low A-input | | | | | | 2-input AND with active low inputs | | | | | | · | | | | | | 3-input AND with active low A-input | | | | | | 3-input AND with active low A- and B-inputs | | | | | | 3-input AND with active low inputs | | | | | | · | | | | | AND4A | 4-input AND with active low A-input | | | | | | 4-input AND with active low A- and B-inputs | | | | | | 4-input AND with active low A-, B-, and C-inputs | | | | | | 4-input AND with active low inputs | | : | | | AND5B | 5-input AND with active low A- and B-inputs | | | | AND-OR | AO1 | 3-input AND-OR | | | | | AO10 | 5-input AND-OR-AND | | | | | AO11 | • | | | | | AO1A | 3-input AND-OR with active low A-input | | | | ACT 2<br>Sequential<br>Logic Module<br>Adder | AO1B | 3-input AND-OR with active low C-input | | | | | AO1C | 3-input AND-OR with active low A- and C-inputs | | | | | AO1D | 3-input AND-OR with active low A- and B-inputs | | | | | AO1E | 3-input AND-OR with active low inputs | | | | | AO2 | 4-input AND-OR | | | | | AO2A | 4-input AND-OR with active low A-input | | | | | AO2B | 4-input AND-OR with active low A- and B-inputs | | | | | AO2C | 4-input AND-OR with active low A- and C-inputs | | | | | AO2D | 4-input AND-OR with active low A-, B-, and C-inputs | | | | | AO2E | 4-input AND-OR with active low inputs | | | | | AO3 | 4-input AND-OR | | | | | AO3A | 4-input AND-OR | | | | | AO3B | 4-input AND-OR | | | | | AO3C | 4-input AND-OR | | | | | AO4A | 4-input AND-OR | | | | | AO5A | 4-input AND-OR | | | | | AO6 | 2-wide 4-input AND-OR | | | | | AO6A | 2-wide 4-input AND-OR with active low D-input | | | # Hard Macros-Combinatorial (Continued) | | | Mod | | | |-----------|--------|-------------------------------------------------------|-----|----------| | Function | Macro | Description | s | C | | AND-OR | AO7 | 5-input AND-OR | | 1 | | | 8OA | 5-input AND-OR with active low C- and D-inputs | | 1 | | | AO9 | 5-input AND-OR | | 1 | | | AOI1 | 3-input AND-OR-INVERT | | 1 | | | AOI1A | 3-input AND-OR-INVERT with active low A-input | | 1 | | | AOI1B | 3-input AND-OR-INVERT with active low C-input | | 1 | | | AOI1C | 3-input AND-OR-INVERT with active low A- and B-inputs | | 1 | | | AOI1D | 3-input AND-OR-INVERT with active low inputs | | 1 | | | AOI2A | 4-input AND-OR-INVERT with active low A-input | | 1 | | | AOI2B | 4-input AND-OR-INVERT with active low A- and C-inputs | | 1 | | | AOI3A | 4-input AND-OR-INVERT with active low inputs | | 1 | | | AOI4 | 2-wide 4-input AND-OR-INVERT | | 2 | | | AOI4A | 2-wide 4-input AND-OR-INVERT with active low C-input | | 1 | | AND-XOR | AX1 | 3-input AND-XOR with active low A-input | | <u>·</u> | | | AX1A | 3-input AND-XOR-INVERT with active low A-input | | 2 | | | AX1B | 3-input AND-XOR with active low A- and B-inputs | | 1 | | | AX1C | 3-input AND-XOR | | 1 | | Buffer | BUF | Buffer with active high input and output | | 1 | | | BUFA | Buffer with active low input and output | | 1 | | Clock Net | CLKINT | Clock Net Interface | 0 | | | | GAND2 | 2-input AND Clock Net | · · | 1 | | | GMX4 | 4-to-1 Multiplexor Clock Net | | 1 | | | GNAND2 | 2-input NAND Clock Net | | 1 | | | GNOR2 | 2-input NOR Clock Net | | | | | GOR2 | 2-input OR Clock Net | | 1 | | | GXOR2 | 2-input CA Clock Net 2-input Exclusive OR Clock Net | | 1 | | Inverter | INV | Inverter with active low output | | 1 | | miverter | INVA | Inverter with active low output | | | | Majority | MAJ3 | 3-input complex AND-OR | | | | MUX | MX2 | 2-to-1 Multiplexor | | | | WOX | MX2A | · | | 1 | | | MX2B | 2-to-1 Multiplexor with active low A-input | | 1 | | MUX | MX2C | 2-to-1 Multiplexor with active low B-input | | 1 | | MOX | | 2-to-1 Multiplexor with active low output | | 1 | | | MX4 | 4-to-1 Multiplexor | | 1 | | | MXC1 | Boolean | | 2 | | VIANID | MXT | Boolean | | 2 | | NAND | NAND2 | 2-input NAND | | 1 | | | NAND2A | 2-input NAND with active low A-input | | 1 | | | NAND2B | 2-input NAND with active low inputs | | 1 | | | NAND3 | 3-input NAND | | 1 | | | NAND3A | 3-input NAND with active low A-input | | 1 | | | NAND3B | 3-input NAND with active low A- and B-inputs | | 1 | | | NAND3C | 3-input NAND with active low inputs | | 1 | | | NAND4 | 4-input NAND | | 2 | | | NAND4A | 4-input NAND with active low A-input | | 1 | | | NAND4B | 4-input NAND with active low A- and B-inputs | | 1 | | | NAND4C | 4-input NAND with active low A-, B-, and C-inputs | | 1 | | | NAND4D | 4-input NAND with active low inputs | | 1 | | | NAND5C | 5-input NAND with active low A-, B-, and C-inputs | | 1 | ## Hard Macros—Combinatorial (Continued) | | | | Modules | |----------|-------|-------------------------------------------------------|---------| | Function | Macro | Description | s c | | NOR | NOR2 | 2-input NOR | 1 | | | NOR2A | 2-input NOR with active low A-input | 1 | | | NOR2B | 2-input NOR with active low inputs | 1 | | | NOR3 | 3-input NOR | 1 | | | NOR3A | 3-input NOR with active low A-input | 1 | | | NOR3B | 3-input NOR with active low A- and B-inputs | 1 | | | NOR3C | 3-input NOR with active low inputs | 1 | | | NOR4 | 4-input NOR | 2 | | | NOR4A | 4-input NOR with active low A-input | 1 | | | NOR4B | 4-input NOR with active low A- and B-inputs | 1 | | | NOR4C | 4-input NOR with active low A-, B-, and C-inputs | 1 | | | NOR4D | 4-input NOR with active low inputs | 1 | | | NOR5C | 5-input NOR with active low A-, B-, and C-inputs | 1 | | OR | OR2 | 2-input OR | 1 | | 0 | OR2A | 2-input OR with active low A-input | 1 | | | OR2B | 2-input OR with active low inputs | 1 | | | OR3 | 3-input OR | 1 | | | OR3A | 3-input OR with active low A-input | 1 | | | OR3B | 3-input OR with active low A- and B-inputs | 1 | | | OR3C | 3-input OR with active low inputs | 1 | | | OR4 | 4-input OR | . 1 | | | OR4A | 4-input OR with active low A-input | 1 | | | OR4B | 4-input OR with active low A-and B-input | 1 | | | T | • | 1 | | | OR4C | 4-input OR with active low A-, B-, and C-inputs | 2 | | | OR4D | 4-input OR with active low inputs | 1 | | OD AND | OR5B | 5-input OR with active low A- and B-inputs | 1 | | DR-AND | OA1 | 3-input OR-AND | | | | OA1A | 3-input OR-AND with active low A-input | 1 | | | OA1B | 3-input OR-AND with active low C-input | 1 | | | OA1C | 3-input OR-AND with active low A- and C-inputs | | | | OA2 | 2-wide 4-input OR-AND | 1 | | | OA2A | 2 wide 4-input OR-AND with active low A-input | 1 | | | OA3 | 4-input OR-AND | 1 | | | OA3A | 4-input OR-AND with active low C-input | 1 | | | OA3B | 4-input OR-AND with active low A- and C-inputs | 1 | | | OA4 | 4-input OR-AND | 1 | | | OA4A | 4-input OR-AND with active low C-input | 1 | | | OA5 | 4-input complex OR-AND | 1 | | | OAI1 | 3-input OR-AND-INVERT | 1 | | | OAI2A | 4-input OR-AND-INVERT with active low D-input | 1 | | | OAI3 | 4-input OR-AND-INVERT | 1 | | | OAI3A | 4-input OR-AND-INVERT with active low C- and D-inputs | 1 | | XNOR | XNOR | 2-input XNOR | 1 | | XNOR-AND | XA1A | 3-input XNOR-AND | 1 | | XNOR-OR | XO1A | 3-input XNOR-OR | | | XOR | XOR | 2-input XOR | | | XOR-AND | XA1 | 3-input XOR-AND | | | XOR-OR | XO1 | 3-input XOR-OR | • | 1-84 # **Hard Macros—Sequential** | Macro | Description | s | С | | |--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DF1 | D-Type Flip-Flop | 1 | | | | DF1A | D-Type Flip-Flop with active low output | 1 | | | | DF1B | D-Type Flip-Flop with active low clock | 1 | | | | DF1C | D-Type Flip-Flop with active low clock and output | 1 | | | | DFC1 | D-Type Flip-Flop with active high Clear | 1 | 1 | | | DFC1A | D-Type Flip-Flop with active high Clear and active low clock | 1 | 1 | | | DFC1B | D-Type Flip-Flop with active low Clear | 1 | | | | DFC1D | D-Type Flip-Flop with active low Clear and clock | 1 | | | | DFE | D-Type Flip-Flop with active high Enable | 1 | | | | DFE1B | D-Type Flip-Flop with active low Enable | 1 | | | | DFE1C | D-Type Flip-Flop with active low Enable and clock | 1 | | | | DFE3A | | 1 | | | | DFE3B | •• • • | | | | | | | • | | | | | | | | | | | | • | | | | | | | | | | | , ,, , | - | | | | DEMILE | • | | | | | DFM1C | 2-input D-Type Flip-Flop with Multiplexed Data and active low clock and output | 1 | | | | DFM3 | 2-input D-Type Flip-Flop with Multiplexed Data and Clear | 1 | 1 | | | DFM3B | 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock | 1 | | | | DFM3E | 2-input D-Type Flip-Flop with Multiplexed Data, Clear, and active low clock | 1 | 1 | | | DFM4C | 2-input D-Type Flip-Flop with Multiplexed Data and active low Preset and output | 1 | | | | DFM4D | 2-input D-Type Flip-Flop with Multiplexed Data and active low Preset, clock, and output | 1 | | | | DFM6A | 4-input D-Type Flip-Flop with Multiplexed Data, active low Clear, and active high clock | 1 | | | | DFM6B | 4-input D-Type Flip-Flop with Multiplexed Data, active low Clear, and clock | 1 | | | | DFMA | | 1 | | | | DFMB | · · · · · · · · · · · · · · · · · · · | 1 | | | | DFME1A | | | | | | DFP1 | | • | 2 | | | DFP1A | , , , , , , , , , , , , , , , , , , , | | 2 | | | | | | 2 | | | | • • • • | 1 | 1 | | | | · · · · · · | | 2 | | | | | 1 | _ | | | | | | 1 | | | | • • • • • • • • • • • • • • • • • • • • | | 1 | | | DFPC | D-Type Flip-Flop with active high Preset, active low Clear, and active high | 1 | 2 | | | DEPCA | | | 2 | | | JKF | | 1 | | | | | · | | | | | | | | | | | | DF1 DF1A DF1B DF1C DFC1 DFC1A DFC1B DFC1B DFC1D DFE DFE1B DFE1C DFE3A DFE3C DFE3B DFE3C DFE3B DFE3C DFM1C DFM3 DFM1C DFM3 DFM4C DFM4D DFM6A DFM6B DFM4C DFM6B DFM6B DFMA DFMB DFM1C DFMB DFM1C DFM1B DFM1C DFM1B DFM1C DFM1B DFM1C DFM1C DFM1B D | DF1 D-Type Flip-Flop with active low output DF1B D-Type Flip-Flop with active low olock DF1C D-Type Flip-Flop with active low clock DF1C D-Type Flip-Flop with active low clock and output DF1B D-Type Flip-Flop with active low clock and output DFC1 D-Type Flip-Flop with active low clock and output DFC1 D-Type Flip-Flop with active low Clear DFC1A D-Type Flip-Flop with active low Clear DFC1B D-Type Flip-Flop with active low Clear DFC1D D-Type Flip-Flop with active low Clear and clock DFE D-Type Flip-Flop with active low Enable DFE1B D-Type Flip-Flop with active low Enable DFE1C D-Type Flip-Flop with active low Enable and clock DFE3A D-Type Flip-Flop with Enable and active low Clear DFE3B D-Type Flip-Flop with active low Enable and clock DFE3C D-Type Flip-Flop with active low Enable and Clear DFE3D D-Type Flip-Flop with active low Enable, Clear, and clock DFE3D D-Type Flip-Flop with Enable and active low clock DFE3D D-Type Flip-Flop with Enable and active low output DFM1B 2-input D-Type Flip-Flop with Multiplexed Data DFM1B 2-input D-Type Flip-Flop with Multiplexed Data and active low output DFM3 2-input D-Type Flip-Flop with Multiplexed Data and active low clock and out- put DFM3 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DFM3 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DFM3 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DFM4C 2-input D-Type Flip-Flop with Multiplexed Data, Clear, and active low Clear DFM4C 2-input D-Type Flip-Flop with Multiplexed Data and active low Preset and output DFM6A 4-input D-Type Flip-Flop with Multiplexed Data and active low Clear, and active high clock DFM6A 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear, and active high clock DFM6 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear DFM6B 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear DFM6B 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear DFM6B 2-input D-Type Fl | DF1 D-Type Flip-Flop with active low output DF1B D-Type Flip-Flop with active low clock DF1C D-Type Flip-Flop with active low clock DF1C D-Type Flip-Flop with active low clock and output DF1B D-Type Flip-Flop with active low clock and output DFC1 D-Type Flip-Flop with active high Clear DFC1A D-Type Flip-Flop with active high Clear and active low clock DF1C D-Type Flip-Flop with active low Clear and active low clock DF1C D-Type Flip-Flop with active low Clear and clock DF1C D-Type Flip-Flop with active low Clear and clock DF2 D-Type Flip-Flop with active low Enable DF2 D-Type Flip-Flop with active low Enable DF2 D-Type Flip-Flop with active low Enable and clock DF3A D-Type Flip-Flop with Enable and active low Clear DF3A D-Type Flip-Flop with Enable and active low Clear DF3A D-Type Flip-Flop with Enable and active low Clear DF3A D-Type Flip-Flop with Enable and active low Clear DF3A D-Type Flip-Flop with Enable and active low Clear DF3A D-Type Flip-Flop with Enable and active low clock 1 DF3A D-Type Flip-Flop with Enable and active low clock 1 DF3A D-Type Flip-Flop with Enable and active low clock 1 DF3A D-Type Flip-Flop with Enable and active low clock 1 DF3A D-Type Flip-Flop with Enable and active low clock 1 DF4M 2-input D-Type Flip-Flop with Multiplexed Data DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low clock and output DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low clock and output DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear and clock DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear, and active low Clear and clock DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear, and clock DF4M 2-input D-Type Flip-Flop with Multiplexed Data and active low Clear, an | | # Hard Macros—Sequential (Continued) | | | | Mod | ules | |----------|--------|------------------------------------------------------------------------------|-----|------| | Function | Macro | Description | s | С | | J-K Type | JKF2B | JK Flip-Flop with active low Clear, clock, and K-input | 1 | | | | JKF2C | JK Flip-Flop with active high Clear and active low K-input | 1 | 1 | | | JKF2D | JK Flip-Flop with active high Clear and active low clock and K-input | 1 | 1 | | T-Type | TF1A | T-Type Flip-Flop with active low Clear | 1 | | | • . | TF1B | T-Type Flip-Flop with active low Clear and clock | 1 | | | Latch | DL1 | Data Latch | 1 | | | | DL1A | Data Latch with active low output | 1 | | | | DL1B | Data Latch with active low clock | 1 | | | | DL1C | Data Latch with active low clock and output | 1 | | | | DLC | Data Latch with active low Clear | 1 | | | | DLC1 | Data Latch with active high Clear | | 1 | | | DLC1A | Data Latch with active high Clear and active low clock | | 1 | | | DLC1F | Data Latch with active high Clear and active low output | | 1 | | | DLC1G | Data Latch with active high Clear and active low clock and output | | 1 | | | DLCA | Data Latch with active low Clock and Clear | 1 | | | | DLE | Data Latch with active high Enable | 1 | | | | DLE1D | Data Latch with active high Enable and clock and active low input and output | 1 | | | | DLE2B | Data Latch with active low Enable, Clear, and clock | 1 | | | | DLE2C | Data Latch with active low Enable and clock and active high Clear | | 1 | | | DLE3B | Data Latch with active low Enable and clock and active low Preset | | 1 | | | DLE3C | Data Latch with active low Enable, Preset, and clock | | 1 | | | DLEA | Data Latch with active low Enable and active high clock | 1 | | | | DLEB | Data Latch with active high Enable and active high clock | 1 | | | | DLEC | Data Latch with active low Enable and clock | 1 | | | | DLM | 2-input Data Latch with Multiplexed Data | 1 | | | | DLM3 | 4-input Data Latch with Multiplexed Data | 1 | | | | DLM3A | 4-input Data Latch with Multiplexed Data and active low clock | 1 | | | | DLM4 | Data Latch with Multiplexed Data | 1 | | | | DLM4A | Data Latch with Multiplexed Data | 1 | | | | DLMA | 2-input Data Latch with Multiplexed Data and active low clock | 1 | | | | DLME1A | 2-input Data Latch with Multiplexed Data and Enable and active low clock | 1 | | | | DLP1 | Data Latch with active high Preset and clock | | 1 | | | DLP1A | Data Latch with active high Preset and active low clock | | 1 | | | DLP1B | Data Latch with active low Preset and active high clock | | 1 | | | DLP1C | Data Latch with active low Preset and clock | | 1 | | | DLP1D | Data Latch with active low Preset and output and active high clock | 1 | | | | DLP1E | Data Latch with active low Preset, clock, and output | 1 | | ### Input/Output Macros | Function | Macro | Description | I/O<br>Modules | |---------------|----------|---------------------------------------------------------------|----------------| | Buffer | IBDL | Input Buffer with Latch Clock | 1 | | | INBUF | Input Buffer | 1 | | | OBHS | Output Buffer, High Slew | 1 | | | OUTBUF | Output Buffer, High Slew | 1 | | Bidirectional | BBHS | Bidirectional Buffer, High Slew | 1 | | | BBDLHS | Bidirectional with Input Latch and Output Latch | 1 | | | BIBUF | Bidirectional Buffer, High Slew (with hidden buffer at Y pin) | 1 | | | CLKBIBUF | Bidirectional with Input Dedicated to Clock Network | 1 | | Input | CLKBUF | Input for Dedicated Routed Clock Network | 1 | | Output | DBDLKS | Output Buffer with Latch | 1 | | | OBHS | Output Buffer | 1 | | | TBHS | Tristate output, High Slew | 1 | | | TRIBUFF | Tristate output, High Slew | 1 | ### Soft Macros | | | Description | Maximum<br>Logic<br>Levels | Modules | | |-----------------|-----------------|--------------------------------------------------------------------------------|----------------------------|---------|----| | Function | Macro | | | S | С | | Adder | FADD10 | 10-bit adder | 3 | | 56 | | | FADD12 | 12-bit adder | 4 | | 9 | | | FADD16 | 16-bit adder | 5 | | 97 | | | FADD8 | 8-bit adder | 4 | | 44 | | | FADD9 | 9-bit adder with active low carry out | 3 | | 49 | | | VAD16C | Very fast 16-bit adder, no Carry in | 3 | | 91 | | | VADC16C | Very fast 16-bit adder with Carry in | 3 | | 97 | | Comparator | ICMP4 | 4-bit Identity Comparator | 2 | | 5 | | · · | ICMP8 | 8-bit Identity Comparator | 3 | | 9 | | | MCMPC2 | 2-bit Magnitude Comparator with Enable | 3 | | 9 | | | MCMPC4 | 4-bit Magnitude Comparator with Enable | 4 | | 18 | | | MCMPC8 | 8-bit Magnitude Comparator with Enable | 6 | | 36 | | Counter | CNT4A | 4-bit binary counter with load and clear | 4 | 4 | 8 | | | CNT4B | 4-bit binary counter with load, clear, carry-in, carry-out | 4 | 4 | 7 | | | FCTD16C | Fast 16-bit Down Counter, parallel loadable | 2 | 19 | 33 | | | FCTD8A | Fast 8-bit Down Counter, parallel loadable | 1 | 10 | 18 | | | FCTD8B | Fast 8-bit Down Counter, parallel loadable | 1 | 9 | 13 | | | FCTU16C | Fast 16-bit Up Counter, parallel loadable | 2 | 19 | 31 | | | FCTU8A | Fast 8-bit Up Counter, parallel loadable | 1 | 10 | 17 | | | FCTU8B | Fast 8-bit Up Counter, parallel loadable | 1 | 9 | 12 | | | UDCNT4A | 4-bit up/down counter with load, carry-in, and carry-out | 5 | 4 | 13 | | | VCTD16C | Very fast 16-bit down counter, delay after load, registered control | 1 | 34 | 4 | | | <b>V</b> 012100 | inputs | • | • | | | | VCTD2CP | 2-bit down counter, prescaler, delay after load, used to build VCTD counters | 1 | 5 | 2 | | | VCTD2CU | 2-bit down counter, upper bits, delay after load, used to build VCTD counters | 1 | 2 | 3 | | | VCTD4CL | 4-bit down counter, lower bits, delay after load, used to build VCTD counters | 1 | 4 | 7 | | | VCTD4CM | 4-bit down counter, middle bits, delay after load, used to build VCTD counters | 1 | 4 | 8 | | Decoder | DEC2X4 | 2-to-4 decoder | 1 | | 4 | | | DEC2X4A | 2-to-4 decoder with active low outputs | 1 | | 4 | | | DEC3X8 | 3-to-8 decoder | 1 | | 8 | | | DEC3X8A | 3-to-8 decoder with active low outputs | 1 | | 8 | | | DEC4X16A | 4-to-16 decoder with active low outputs | 2 | | 20 | | | DECE2X4 | 2-to-4 decoder with enable | 1 | | 4 | | | DECE2X4A | 2-to-4 decoder with enable and active low outputs | 1 | | 4 | | | DECE3X8 | 3-to-8 decoder with enable | 2 | | 11 | | | DECE3X8A | 3-to-8 decoder with enable and active low outputs | 2 | | 11 | | Latch | DLC8A | Octal latch with clear active low 8-bit Data Latch with active low Clear | 1 | 8 | | | | DLE8 | Octal latch with enable 8-bit Data Latch with active high Enable | 1 | 8 | | | | DLM8 | Octal latch with multiplexed data 8-bit Data Latch with Multiplexed Data | 1 | 8 | | | MUX | MX16 | 16-to-1 Multiplexor | 2 | | 5 | | | MX8 | 8-to-1 Multiplexor with active high output | 2 | | 3 | | | MX8A | 8-to-1 Multiplexor with active low output | 2 | | 3 | | Multiplier | SMULT8 | 8-bit by 8-bit Multiplier | | | 24 | | Shift Register | SREG4A | 4-bit shift register with clear active low | 1 | 4 | | | Sillit Hegister | SREG8A | 8-bit shift register with clear active low | 1 | 8 | | 1-88 ### Soft Macros—TTL Equivalent | Function | Macro | Description | Maximum<br>Logic<br>Levels | Mod | dules<br>C | |----------|--------------|------------------------------------------------------------------------------|----------------------------|-----|------------| | | TA00 | • | | 3 | | | | TA02 | 2-input NAND | 1 | | 1 | | | TA04 | 2-input NOR | 1 | | 1 | | | - | Inverter | 1 | | 1 | | | TA07 | Buffer | 1 | | 1 | | | TA08 | 2-input AND | 1 | | 1 | | | TA10<br>TA11 | 3-input NAND | 1 ' | | 1 | | | | 3-input AND | 1 | | 1 | | | TA138 | 3-to-8 decoder with enable and active low outputs | 2 | | 12 | | | TA139 | 2-to-4 decoder with active low enable and outputs | 1 | | 4 | | | TA150 | 16-to-1 multiplexor with active low enable | 3 | | 6 | | | TA151 | 8-to-1 multiplexor with enable and both active low and active high<br>output | 3 | | 5 | | | TA153 | 4-to-1 multiplexor with active low enable | 2 | | 2 | | | TA154 | 4-to-16 decoder with active low outputs and select lines | 2 | | 22 | | | TA157 | 2-to-1 multiplexor with active low enable | 1 | | 1 | | | TA160 | 4-bit decade counter with active low clear and load | 4 | 4 | 8 | | | TA161 | 4-bit binary counter with active low clear and load | 3 | 4 | 6 | | | TA164 | 8-bit serial in, parallel out shift register, active low clear | 1 | 8 | | | | TA169 | 4-bit Up/Down Counter | 6 | 4 | 14 | | | TA174 | hex D-type flip-flop with active low clear | 1 | 6 | | | | TA175 | quadruple D-type flip-flop with active low clear | 1 | 4 | | | | TA181 | ALU | | | 37 | | | TA190 | 4-bit up/down decode counter with up/down mode | 7 | 4 | 31 | | | TA191 | 4-bit up/down binary counter with up/down mode | 7 | 4 | 30 | | | TA194 | 4-bit bidirectional universal shift register | 1 | 4 | 4 | | | TA195 | 4-bit parallel-access shift register | 1 | 4 | 1 | | | TA20 | 4-input NAND | 1 | | 2 | | | TA21 | 4-input AND | 1 | | 1 | | | TA269 | 8-bit up/down binary counter | 8 | 8 | 28 | | | TA27 | 3-input NOR | 1 | | 1 | | | TA273 | octal register with clear | 1 | 8 | | | | TA280 | 9-bit odd/even parity generator and checker | 4 | | 9 | | | TA32 | 2-input OR | 1 | | 1 | | | TA377 | octal register with active low enable | 1 | 8 | | | | TA40 | 4-input NAND | 1 | | 2 | | | TA42 | 4 to 10 decoder | 1 | | 10 | | | TA51 | AND-OR-Invert | 1 | | 2 | | | TA54 | 4-wide 2-input AND-OR-Invert | 2 | | 5 | | | TA55 | 2-wide 4-input AND-OR-Invert | 2 | | 3 | | | TA688 | 8-bit identity comparator | 3 | | 9 | | | TA86 | 2-input exclusive OR | 1 | | 1 | # Package Pin Assignments 176-Pin CPGA (Top View) | Signal | Pad Number | Location | |-----------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------| | CLKA or I/O | 154 | A9 | | CLKB or I/O | 158 | B8 | | DCLK or I/O | 175 | B3 | | GND | 1, 8, 18, 23, 33, 38, 45, 57, 67, 77, 89<br>101, 106, 111, 121, 126, 133, 145, 156, 165 | D4, E4, G4, H4, K4, L4, M4, M6, M8, M10, M12<br>K12, J12, H12, F12, E12, D12, D10, C8, D6 | | MODE | 2 | C3 | | PRA or I/O | 152 | C9 | | PRB or I/O | 160 | D7 | | SDI or I/O | 135 | B14 | | $v_{cc}$ | 13, 24, 28, 52, 68, 82, 112, 116, 140, 155, 170 | F4, H3, J4, M5, N8, M11, H13, G12, D11, D8, D5 | | V <sub>KS</sub> | 109 | J13 | | $V_{PP}$ | 110 | J14 | | V <sub>SV</sub> | 25, 113 | H2, H14 | #### Notes: - Unused I/O pins are designated as outputs by ALS and are driven low - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. 1-90 ■ 0192496 0001445 T3? ■ # Package Pin Assignments (continued) 132-Pin CPGA (Top View) Orientation Pin | Signal | Pad Number | Location | |-----------------|------------------------------------------------------------------|----------------------------------------------------------------| | CLKA or I/O | 115 | B7 | | CLKB or I/O | 119 | B6 | | DCLK or I/O | 132 | C3 | | GND | 9, 10, 26, 27, 41, 58, 59, 73, 74, 92, 93,<br>107, 108, 125, 126 | E3, F4, J2, J3, L5, L9, M9, K12, J11, E12, E11, C9, B9, B5, C5 | | MODE | 2 | A1 | | PRA or I/O | 113 | B8 | | PRB or I/O | 121 | C6 | | SDI or I/O | 101 | B12 | | V <sub>CC</sub> | 18, 19, 49, 50, 83, 84, 116, 117 | G3, G2, L7, K7, G10, G11, D7, C7 | | V <sub>KS</sub> | 81 | H13 | | V <sub>PP</sub> | 82 | G13 | | V <sub>SV</sub> | 17, 85 | G4, G12 | - 1. Unused I/O pins are designated as outputs by ALS and are driven long. - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - $V_{KS} = GND$ , except during device programming. # Package Pin Assignments (continued) 100-Pin CPGA (Top View) Orientation Pin | Signal | Pad Number | Location | |-----------------|-------------------------------|---------------------------------| | CLKA or I/O | 87 | C6 | | CLKB or I/O | 90 | D6 | | DCLK or I/O | 100 | C3 | | GND | 7, 20, 32, 44, 55, 70, 82, 94 | E3, G3, J5, J7, G9, D10, C7, C5 | | MODE | 2 | C2 | | PRA or I/O | 85 | A7 | | PRB or I/O | 92 | A4 | | SDI or I/O | 77 | C8 | | v <sub>cc</sub> | 15, 38, 64, 88 | F3, K6, F9, B6 | | V <sub>KS</sub> | 62 | F11 | | V <sub>PP</sub> | 63 | F10 | | V <sub>SV</sub> | 14, 65 | G1, E11 | #### Notes: - Unused I/O pins are designated as outputs by ALS and are driven low. - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. 1-92 0192496 0001447 80T **=** # Package Pin Assignments (continued) 172-Pin CQFP (Top View) | Signal | PIN Number | |-----------------|----------------------------------------------------------------------| | CLKA or I/O | 150 | | CLKB or I/O | 154 | | DCLK or I/O | 171 | | GND | 7, 17, 22, 32, 37, 55, 65, 75, 98, 103, 108, 118, 123, 141, 152, 161 | | MODE | 1 | | PRA or I/O | 148 | | PRB or I/O | 156 | | SDI or I/O | 131 | | v <sub>cc</sub> | 12, 23, 27, 50, 66, 80, 109, 113, 136, 151, 166 | | V <sub>KS</sub> | 106 | | $V_{PP}$ | 107 | | V <sub>SV</sub> | 24, 110 | - Unused I/O pins are designated as outputs by ALS and are driven low. - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. # Package Pin Assignments (continued) 160-Pin PQFP (Top View) ### Notes: - 1. Unused I/O pins are designated as outputs by ALS and are driven - 2. All unassigned pins are available for use as I/Os. - MODE = GND, except during device programming or debugging. - $V_{PP} = V_{CC}$ , except during device programming. 4. - 5. $V_{SV} = V_{CC}$ , except during device programming - $V_{KS} = GND$ , except during device programming. 1-94 **=** 0192496 0001449 682 **=** # Package Pin Assignments (continued) 144-Pin PQFP (Top View) - Unused I/O pins are designated as outputs by ALS and are driven low. - All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. # Package Pin Assignments (continued) 100-Pin PQFP (Top View) #### Notes: - Unused I/O pins are designated as outputs by ALS and are driven low. - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. 1-96 **■** 0192496 0001451 230 **■** # Package Pin Assignments (continued) 84-Pin PLCC (Top View) - Unused I/O pins are designated as outputs by ALS and are driven low. - All unassigned pins are available for use as I/Os. - MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. # Package Pin Assignments (continued) 84-Pin PLCC (Top View) ## Notes: - Unused I/O pins are designated as outputs by ALS and are driven low - All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - V<sub>KS</sub> = GND, except during device programming. 1-98 🖿 0192496 0001453 003 **=** # Package Pin Assignments (continued) 176-Pin TQFP (Top View) \* For pin compatibility, these pins should be reserved for Vcc in higher capacity devices. ### Notes: - Unused I/O pins are designated as outputs by ALS and are driven law. - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - V<sub>KS</sub> = GND, except during device programming. 1-99 # Package Pin Assignments (continued) 176-Pin TQFP (Top View) ### Notes: - Unused I/O pins are designated as outputs by ALS and are driven low. - 2. All unassigned pins are available for use as L/Os. - MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. 1-100 D192496 0001455 986 RE # Package Pin Assignments (continued) 100-Pin VQFP (Top View) ### Notes: - Unused I/O pins are designated as outputs by ALS and are driven low. - 2. All unassigned pins are available for use as I/Os. - 3. MODE = GND, except during device programming or debugging. - 4. $V_{PP} = V_{CC}$ , except during device programming. - 5. $V_{SV} = V_{CC}$ , except during device programming - 6. $V_{KS} = GND$ , except during device programming. 1-101