# 14 BIT 5 MHz T/H + A/D HYBRID HIGH SPEED, SMALL SIZE # PRELIMINARY # DESCRIPTION The ADC-00145 is a 14 bit, 200 nsec (5 MHz) track/hold and A/D converter hybrid, in 40 pin TDIP or flatpack packages, following in the footsteps of the industry standard ADC-00300. Containing T/H, A/D converter, data registers, tri-state output buffers, and timing circuits, the ADC-00145 is the fastest and smallest digitizer of its kind. The ADC-00145 is implemented with a 2-step A/D conversion algorithm. A number of factors contributed to achieving the ADC-00145's technical breakthroughs in speed and size. Foremost among them were the highspeed T/H, DAC, and the gain amplifier. All are DDC proprietary designs and single custom monolithics. In addition, judicious use of thin-film and thick-film hybrid technology resulted in minimum layout area. With its high speed, small package, and wide operating temperature range, the ADC-00145 is ideal for the most demanding military and industrial data conversion applications. Typical of these applications are radar and sonar digitizing, vibration and FFT analysis, medical and nuclear instrumentation, and high-speed data-acquisition systems. # **FEATURES** - Includes: - -Track/Hold - A/D Converter - -Tri-State Output Registers - -Timing Circuits - 5 MHz Word Rate - Small 40 Pin TDIP Hermetic Hybrid FIGURE 1. ADC-00145 BLOCK DIAGRAM | TABLE 1. ADC-00145 SPECIFICATIONS (T/H and A/D) | | | | | |-------------------------------------------------------------------|-------------------------|------------------|--|--| | Typical values at +25°C case temperature and nominal power supply | | | | | | | oltages. | | | | | PARAMETER | UNITS | VALUES | | | | RESOLUTION | Bits | 14 | | | | ACCURACY | | | | | | Linearity Error | LSB | 1 typ, | | | | Linearity Error Temp∞ | ppm FSR/ <sup>0</sup> C | ± 1/2 max | | | | Diff Linearity Error<br>Gain Error <sup>(1)</sup> | LSB | ±1 max | | | | | %FSR | ±0.5 max | | | | Gain Error Tempco | ppm FSR/°C | 15 max | | | | Offset Error <sup>(1)</sup> Bipolar | %FSR | ±0.5 max | | | | Offset Error <sup>(1)</sup> Unipolar | %FSR | ±1.2 max | | | | Offset Error Tempco | ppm FSR/°C | 8 typ. | | | | DYNAMICS | , | | | | | Conversion Rate <sup>(2)</sup> | MHz | DC to 5 min | | | | Harmonics <sup>(3)</sup> | dB below | 78 min | | | | | FSR | | | | | Signal to Noise Ratio (2)(4) | dB | 75 typ, | | | | Input Bandwidth <sup>(2)</sup> | | | | | | Small Signal <sup>(5)</sup> | MHz | 20 typ. | | | | Large Signal <sup>(6)</sup> | MHz | 20 typ. | | | | Flat to 0.25 db | MHz | DC to 2.5 | | | | Aperture Jitter | psec | 10 max | | | | | nsec | -5 | | | | Apparent Aperture Delay Overvoltage Recovery <sup>(7)</sup> | µsес | 5 max | | | | ANALOG INPUT | <u></u> | See table 2 | | | | DIGITAL INPUTS | | | | | | Encode Command <sup>(8)</sup> | | | | | | Width | nsec | 50 min, 150max | | | | Rise/Fall Time | nsec | 25 max | | | | Frequency | MHz | DC to 5 min | | | | Output Data Invert Loading | Ohms | 50K | | | | DIGITAL OUTPUTS | | | | | | Parallel Data | | | | | | Format | Bits | 14(tri-state) | | | | Drive | LS Loads | 3 | | | | Coding | LO LOAUS | See table 3 | | | | Data Ready <sup>(9)</sup> | 1 | See lable 3 | | | | Rise/Fall Time | | 05 | | | | | nsec | 25 max | | | | Drive<br>INTERNAL REFERENCE | LS Loads | 3 | | | | | l v | 7510510 | | | | Pos Voltage Output | | +7.5±0.51% | | | | Pos Current Output <sup>(10)</sup> | mA | ±5 | | | | Pos Voltage Tempco | ppm/PC | ±15 max | | | | Neg Voltage Output | V | -7.5±1.2% | | | | Neg Current Output <sup>(10)</sup> | mA | ±5 | | | | Voltage Tempco (± Ref) | ppm/ <sup>o</sup> C | ±15 max | | | | POWER SUPPLIES | | | | | | +15 Volt Supply | V | +15±5% | | | | Current Drain | m <b>A</b> | 50 typ, 75 max | | | | -15 Volt Supply | V | -15±5% | | | | Current Drain | m <b>A</b> | 20 typ, 30 max | | | | +5 Volt Supply | V | +5±5% | | | | Current Drain | mA | 250 typ, 325 max | | | | -5 Volt Supply | V | -5±5% | | | | Current Drain | mA | 120 typ, 160 max | | | | PSRR | %FSR/V | 0.1 | | | | | | | | | | TABLE 1. ADC-00145 SPECIFICATIONS (T/H and A/D) (continued) | | | | |-------------------------------------------------------------|--------|---------------------|--| | PARAMETER | UNITS | VALUES | | | POWER DISSIPATION | W | 2.9 typ, 4.0 max | | | TEMPERATURE RANGE | | | | | Operating (Case) | - | | | | -3 Option | °c | 0 to +70 | | | Storage | °c | -65 to +150 | | | PACKAGE | | | | | Туре | | 40 pin TDIP | | | Size | in(mm) | 1.2 x 2.2 x 0.2 | | | | 1 | (30.5 x 56.0 x 5.1) | | #### Notes - (1) Trimmable to zero with external potentiometer. - (2) Value specified over operating temperature range. - (3) For dc to 2.5MHz input with 5 MHz encode rate. - (4) Rms signal to rms noise ratio with 2.3 MHz analog input, within 0 to -1dB of peak. - (5) 3 dB bandwidth with analog input 40 dB below full scale. - (6) 3 dB bandwidth with full scale analog input. - (7) Recovery to rated accuracy from twice full scale input step. - (8) LOW to HIGH transition initiates encoding. - (9) LOW to HIGH transition indicates start of valid data interval. - (10) Current load for no performance degradation. ## **GENERAL DESCRIPTION** Figure 1 is a functional block diagram of the ADC-00145 sampling A/D converter. Its major elements are a track/hold amplifier, a 8-bit flash A/D converter, a 8-bit D/A converter, a differential amplifier, and a 2-channel multiplexer. The remaining functions are timing and control circuits, digital buffers and registers, and dc voltage references. These components implement a 2-step A/D conversion algorithm, whose operation is quite straight-forward. First, the conversion cycle is initiated with the receipt of an Encode Command. This causes the timing circuit to place the track/hold in the HOLD mode, storing the voltage at its analog input. Then, the flash A/D converter generates a coarse encode of the sampled voltage. Its 8-bit coarse encode output is stored temporarily in the MSB register. At the same time, the coarse 8-bit word is input to the DAC, which converts it to an analog voltage. The differential amplifier subtracts the voltage representing the coarse encode from the sampled input and scales it up to the correct full scale range. Next, the flash A/D converter generates a fine encode of the scaled difference voltage. The fine encode 8-bit word is stored in the LSB register. Finally, the contents of the 8-bit MSB and LSB registers are combined in the digital error correction circuit to yield a 14-bit output word. This 14-bit word is stored in the output registers. The encoded digital output is available upon application of an Enable signal to the tri-state output buffers. The entire 2-step conversion can be accomplished in as little as 200 nsec. Since the ADC-00145 has output storage registers, its digital output is available to the user at all times, except for a short interval when it is being updated. A Data Ready output signal is provided to indicate when the digital output is valid. The ADC-00145 may be configured for any of seven (7) different input signal ranges by means of jumper wires between pins. Three bipolar ranges, two positive unipolar, and two negative unipolar input ranges are implemented by using the 2 internal references, along with precision resistors, to scale and offset the input signal. The positive and negative internal references are made available to the user at output pins. If they are used, care must be taken not to load them beyond their rated outputs, or else converter performance will deteriorate. Residual gain and offset errors may be trimmed to zero, with the addition of external potentiometers. A number of digital output codes are available from the ADC-00145(see Table 3). For bipolar analog input signals, the digital output data is coded in Inverted Offset Binary or Inverted Two's Complement. Either of these codes is available, since both the MSB (Bit 1) and its complement are provided as outputs. For either positive unipolar or negative unipolar, the digital output code is Inverted Binary. The Output Data Invert pin (pin 34), when tied to +5V, inverts all of the above codes. Care must be taken when designing with the ADC-00145, to achieve its rated performance. This high-speed sampling A/D converter generates high-frequency power-supply and ground currents. For this reason, it is recommended that decoupling capacitors be used on each power supply line and both internal references. High-frequency layout considerations should be kept in mind when designing a printed circuit board for the ADC-00145. Conductor lengths should be kept to a minimum, and a large-area ground-plane should be used to keep ground impedances as low as possible. #### TIMING DIAGRAM A diagram of typical ADC-00145 timing is shown in figure 2. It is to be noted that the diagram shows the Encode Command repeating at 200 nsec intervals which corresponds with the minimum conversion time. The Encode Command may be repeated up to 200 nsec intervals and is independent of internal timing. A conversion cycle is initiated by the application of a positive pulse (25 nsec min) to the Encode Command pin. The rising edge of the Encode Command starts the timing cycle. The internal track/hold is placed in the HOLD mode and MUX Enable makes a LOW to HIGH transition 20 nsec max after the Encode Command leading edge. This delay reflects the digital aperture delay of the internal track/hold. Relay differential between T/H gate and T/H analog delay reflects the apparent aperature. MUX Enable remains HIGH for approximately 120 nsec before making a transition to LOW. This causes the track/hold to go into the TRACK mode. At this point the internal flash A/D converter has completed its second encode and the track/hold can begin to acquire a new analog input. The remaining time in the conversion cycle is associated with delays through the digital sections that follow the flash A/D converter. Approximately 10 nsec after the HIGH to LOW transition of the MUX Enable signal the Data Ready signal makes a HIGH to LOW transition. The Data Ready line stays LOW for 50 nsec, during which time the output register is updated with the new data word. Updating the output data register is accomplished during the first 20 nsec of the interval FIGURE 2. ADC-00145 TIMING DIAGRAM during which the Data Ready line is LOW. Output data is not valid during this 20 nsec interval. ADC-00145 data is valid at all times that the Data Ready line is HIGH and during the final 30 nsec of its 50 nsec LOW interval. Enable Data, which is active LOW, has a propagation delay of 10 nsec typ., 20 nsec max to active ADC-00145 data output. The LOW to HIGH transition of Enable Data is followed by a 5 nsec min, 20 nsec max tri-state propagation delay as illustrated in figure 2. The HIGH to LOW transition of the MUX Enable signal is passed through a delay chain that eventually generates the negative Data Ready pulse. If no additional Encode Commands are received, the MUX Enable line will remain Low. The timing diagram in figure 2 shows Encode Commands occurring at 200 nsec intervals. #### **MUX ENABLE** The ADC-00145 provides a Mux Enable signal (pin 32), whose rising edge is coincident with the internal HOLD signal (see figure 2). This signal can be used to advance the address to a multiplexer in time-division multiplexed applications. #### **ANALOG INPUT RANGES** The ADC-00145 may by configured for any of seven (7) different input signal ranges by means of jumper wires between pins. Three bipolar, two positive unipolar, and two negative unipolar ranges are possible. Table 2, Analog Input Range, lists the jumper connection and appropriate analog input terminal to be used for each configuration. For each analog input range, the absolute maximum input voltage is listed, along with the corresponding input impedance. #### **OUTPUT CODING** The ADC-00145 provides a number of digital output data codes. For bipolar analog input signals, the digital output data is coded in Inverted Offset Binary. For either positive unipolar or negative unipolar, the digital output code is Inverted Binary. Table 3, Output Coding, lists the output data for various analog inputs for each of the code configurations. The Output Data Invert pin (pin 33), when tied to +5V, inverts all of the above codes. | | TABLE 2. ANALOG INPUT RANGE | | | | |--------------------------------------------------------------|-----------------------------|------------------|----------------|-------------------------| | INPUT RANGE | ABSOLUTE MAX INPUT | INPUT IMPEDANCE* | INPUT TERMINAL | JUMPER CONNECTION | | ± 2.5V | ± 5V | 500Ω | PIN 23 | PINS 21,22,25 TO PIN 24 | | ± 5V | ± 10V | 1000Ω | PIN 22 | PINS 21,23,25 TO PIN 24 | | ± 10V | ± 20V | 2000Ω | PIN 21 | PINS 21,23,25 TO PIN 24 | | 0 to +5V | +10V | 500Ω | PIN 23 | PIN 25 TO PIN 26, | | | | | | PINS 21,22 TO PIN 24 | | 0 to +10V | +20V | 1000Ω | PIN 22 | PIN 25 TO PIN 26, | | | | , | | PINS 21,23 TO PIN 24 | | 0 to -5V | -10V | 500Ω | PIN 23 | PIN 25 TO PIN 27, | | | | | | PINS 21,22 TO PIN 24 | | 0 to -10V | -20V | 1000Ω | PIN 22 | PIN 25 TO PIN 27, | | | | | | PINS 21,23 TO PIN 24 | | *All unused input terminals must be connected to Analog Gnd. | | | | | | TABLE 3. OUTPUT CODING <sup>(1)</sup> | | | | | |---------------------------------------|------------------------|-------------------|-------------------|--| | INPUT VOLTAGE | BIPOLAR | POS UNIPOLAR | NEG UNIPOLAR | | | INPUT VOLTAGE | Inverted Offset Binary | Inverted Binary | Inverted Binary | | | +FS - 1LSB | 0000 0000 0000 00 | 0000 0000 0000 00 | _ | | | +3/4FS | 0001 1111 1111 11 | 0011 1111 1111 11 | _ | | | +1/2FS | 0011 1111 1111 11 | 0111 1111 1111 11 | | | | +1 LSB | 0111 1111 1111 10 | 1111 1111 1111 10 | | | | 0 | 0111 1111 1111 11 | 1111 1111 1111 11 | 0000 0000 0000 00 | | | -1 LSB | 1000 0000 0000 00 | _ | 0000 0000 0000 01 | | | -1/2LSB | 1011 1111 1111 11 | _ | 0111 1111 1111 11 | | | -3/4LSB | 1101 1111 1111 11 | | 1100 0000 0000 00 | | | -FS + 1LSB | 1111 1111 1111 10 | _ | 1111 1111 1111 11 | | | -FS | 1111 1111 1111 11 | | <del>-</del> | | #### Note: (1)Codes shown for pin 33 (Output Data Invert) open or tied to Ground. When Pin 34 is tied to +5V, all of the above codes are inverted. ## **PARALLEL OUTPUT DATA** Bit 1 (MSB) through Bit 14 (LSB), plus complement Bit 1, are the parallel output data lines provided by the ADC-00145. Each signal can drive a minimum of 3 standard TTL loads. Parallel output data is valid during the time that the Data Ready line is HIGH. If a strobe signal is required to read the parallel output data into a register, the rising edge of the Data Ready signal can drive a minimum of 3 standard TTL loads. ## **OUTPUT REGISTERS & TRI-STATE BUFFERS** The ADC-00145 has data output storage registers which hold the most recently converted 14-bit word. The data is available at the output at all times, except for the initial 30 nsec of the interval when the Data Ready line is LOW. The ADC-00145 also has tri-state output buffers, for parallel data bus operation. The buffer outputs remain in a high-impedance state until an Enable signal is received. The buffers can be made transparent (constantly enabled) by holding the Enable signal LOW. Where possible the user should avoid digital activity on the tri-stated output during the Track to Hold transition. Should this be unavoidable, an external tri-state buffer should be used for isolation. #### LAYOUT PRECAUTIONS The ADC-00145 high-speed sampling A/D converter generates high-frequency power-supply and ground currents, and is sensitive to coupled signals. High-frequency layout considerations must therefore be kept in mind when designing a printed circuit board for it. All conductor lengths must be kept to a minimum, and a large-area ground-plane must be used to keep ground impedances as low as possible. Analog inputs and digital outputs must be kept separated from each other to minimize crosstalk. Input and output circuits must be kept as close to the A/D converter package as possible. Likewise, the three analog ground pins must be connected to the digital ground pin as close as possible to the hybrid package. #### POWER SUPPLY DECOUPLING Decoupling capacitors are required on each power supply and both of the internal references to minimize noise. Figure 3 illustrates the recommended decoupling configuration. Each of the lines that is decoupled must have a 10 µF or larger tantalum capacitor. All capacitors must be mounted as close as possible to the hybrid package. The ADC-00145 has extensive ceramic capacitor decoupling internal to the hybrid. ### **OFFSET AND GAIN TRIMS** Gain and offset errors of the ADC-00145 are factory trimmed to be less than the values listed in Table 1, Specifications. Both gain and offset errors are trimmable to zero, with the use of external potentiometers. This affords the user with flexibility for maximizing performance for critical applications. Figures 4 and 5 show the external trim pot circuit required to trim gain and offset errors to zero. Multi-turn trim pots, with a temperature coefficient of less than 100 ppm/°C, are recommended for best results. If trim pots are not used, gain and offset adjust pins must be connected to analog ground. #### INTERNAL REFERENCE The ADC-00145 contains +7.5V and -7.5V precision internal references, which are made available to the user. Care must be taken to observe the loading limitations on these references, to maintain rated performance. If the external load on either reference exceeds 5 mA, gain and linearity errors will increase. Damage will result from excessive loading. #### NOTES: - Analog ground and digital ground pins are to be connected together with a single short connection very close to the hybrid package. - 2. C1 is a 10µf or larger tantalum capacitor. FIGURE 3. POWER SUPPLY DECOUPLING NOTE: If gain trim pot is not used, gain adjust (pin 29) must be connected to analog ground. **FIGURE 5. GAIN TRIM** | | TABLE 4. ADC-00145 PIN FUNCTIONS | | | | | |-----|----------------------------------|-----|--------------------------|--|--| | PIN | FUNCTION | PIN | FUNCTION | | | | 1 | BIT 10 | 40 | BIT 11 | | | | 2 | BIT 9 | 39 | BIT 12 | | | | 3 | BIT 8 | 38 | BIT 13 | | | | 4 | BIT 7 | 37 | BIT 14 (LSB) | | | | 5 | BIT 6 | 36 | DIG GND | | | | 6 | BIT 5 | 35 | DNC (Factory Test Point) | | | | 7 | BIT 4 | 34 | ENABLE | | | | 8 | BIT 3 | 33 | OUTPUT DATA INVERT | | | | 9 | BIT 2 | 32 | MUX ENABLE | | | | 10 | BIT 1 (MSB) | 31 | -15V | | | | 11 | DATA READY | 30 | +15V | | | | 12 | DNC (Factory Test Point) | 29 | GAIN ADJ | | | | 13 | ENCODE | 28 | OFFSET ADJ | | | | 14 | +5V | 27 | +7.5V REF | | | | 15 | DIG. GND | 26 | -7.5V REF | | | | 16 | -5V | 25 | REF IN | | | | 17 | DNC (Factory Test Point) | 24 | ANA GND | | | | 18 | ANA GND | 23 | 5V RANGE | | | | 19 | DNC (Factory Test Point) | 22 | 10V RANGE | | | | 20 | DNC (Factory Test Point) | 21 | 20V RANGE | | | ## **ORDERING INFORMATION** Socket: Broadline SS-120-T-2 (or Samtec equivalent)