# DS1643/DS1643LPM Nonvolatile Timekeeping RAM # **FEATURES** - Form, fit, and function compatible with the MK48T08 Timekeeping RAM - Integrated NV SRAM, real time clock, crystal, powerfail control circuit and lithium energy source - Standard JEDEC bytewide 8K x 8 static RAM pinout - Clock registers are accessed identical to the static RAM. These registers are resident in the eight top RAM locations. - Totally nonvolatile with over 10 years of operation in the absence of power - · Access times of 120 ns and 150 ns - Quartz accuracy ±1 minute a month @ 25°C, factory calibrated - BCD coded year, month, date, day, hours, minutes, and seconds - Power-fail write protection allows for ±10% V<sub>CC</sub> power supply tolerance - Optional Low Profile Module (LPM) - Fits into standard 52-pin PLCC surface mountable socket - 225 mil package height ### **ORDERING INFORMATION** ### **DESCRIPTION** The DS1643 is an 8K x 8 nonvolatile static RAM with a full function real time clock which are both accessible in a bytewide format. The nonvolatile time keeping RAM is pin and function equivalent to any JEDEC standard 8K x 8 SRAM. The device can also be easily substituted ### PIN ASSIGNMENT 28-PIN ENCAPSULATED PACKAGE (700 MIL EXTENDED) in ROM, EPROM and EEPROM sockets providing read/ write nonvolatility and the addition of the real time clock function. The DS1643LPM is a Low Profile Module that fits into a standard 52-pin PLCC surface mountable socket and is functionally equivalent to the DS1643. The ©Copyright 1995 by Dallas Semiconductor Corporation. All Rights Reserved. For important information regarding patients and other intellectual property rights, please refer to Dallas Semiconductor data books. 102896 1/12 real time clock information resides in the eight uppermost RAM locations. The RTC registers contain year, month, date, day, hours, minutes, and seconds data in 24 hour BCD format. Corrections for the day of the month and leap year are made automatically. The RTC clock registers are double buffered to avoid access of incorrect data that can occur during clock update cycles. The double buffered system also prevents time loss as the timekeeping countdown continues unabated by access to time register data. The DS1643 also contains its own power–fail circuitry which deselects the device when the $V_{\rm CC}$ supply is in an out of tolerance condition. This feature prevents loss of data from unpredictable system operation brought on by low $V_{\rm CC}$ as errant access and update cycles are avoided. # PIN DESCRIPTION A0-A12 Address Input CE Chip Enable CE2 Chip Enable 2 (DS1643 only) ŌĒ **Output Enable** WE Write Enable NC No Connection $V_{CC}$ +5 Volts GND Ground DQ0-DQ7 Data Input/Output # CLOCK OPERATIONS-READING THE CLOCK While the double buffered register structure reduces the chance of reading incorrect data, internal updates to the DS1643 clock registers should be halted before clock data is read to prevent reading of data in transition. However, halting the internal clock register updating process does not affect clock accuracy. Updating is halted when a one is written into the read bit, the seventh most significant bit in the control register. As long as a one remains in that position, updating is halted. After a halt is issued, the registers reflect the count, that is day, date, and time that was current at the moment the halt command was issued. However, the internal clock registers of the double buffered system continue to update so that the clock accuracy is not affected by the access of data. All of the DS1643 registers are updated simultaneously after the clock status is reset. Updating is within a second after the read bit is written to zero. ### **DS1643 BLOCK DIAGRAM** Figure 1 102896 2/12 ### **DS1643 TRUTH TABLE Table 1** | V <sub>CC</sub> | CE | CE2 | ŌĒ | WE | MODE | DQ | POWER | |---------------------------------|-----------------|-----------------|-----------------|-----------------|----------|----------|------------------------| | | V <sub>IH</sub> | Х | Х | Х | DESELECT | HIGH Z | STANDBY | | · | Х | V <sub>IL</sub> | Х | Х | DESELECT | HIGH Z | STANDBY | | 5 VOLTS ± 10% | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>IL</sub> | WRITE | DATA IN | ACTIVE | | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | READ | DATA OUT | ACTIVE | | | V <sub>IL</sub> | $V_{IH}$ | V <sub>IH</sub> | V <sub>IH</sub> | READ | HIGH Z | ACTIVE | | <4.5 VOLTS<br>>V <sub>BAT</sub> | Х | Х | Х | Х | DESELECT | HIGH Z | CMOS STANDBY | | <v<sub>BAT</v<sub> | X | Х | X | Х | DESELECT | HIGH Z | DATA RETENTION<br>MODE | ### SETTING THE CLOCK The 8-bit of the control register is the write bit. Setting the write bit to a one, like the read bit, halts updates to the DS1643 registers. The user can then load them with the correct day, date and time data in 24 hour BCD format. Resetting the write bit to a zero then transfers those values to the actual clock counters and allows normal operation to resume. # STOPPING AND STARTING THE CLOCK OSCILLATOR The clock oscillator may be stopped at any time. To increase the shelf life, the oscillator can be turned off to minimize current drain from the battery. The $\overline{OSC}$ bit is the MSB for the seconds registers. Setting it to a 1 stops the oscillator. # **FREQUENCY TEST BIT** Bit 6 of the day byte is the frequency test bit. When the frequency test bit is set to logic "1" and the oscillator is running, the LSB of the seconds register will toggle at 512 Hz. When the seconds register is being read, the DQ0 line will toggle at the 512 Hz frequency as long as conditions for access remain valid (i.e., $\overline{\text{CE}}$ low, $\overline{\text{OE}}$ low, CE2 high, and address for seconds register remain valid and stable). ### **CLOCK ACCURACY** The DS1643 is guaranteed to keep time accuracy to within $\pm 1$ minute per month at 25°C. The clock is calibrated at the factory by Dallas Semiconductor using special calibration nonvolatile tuning elements. The DS1643 does not require additional calibration and temperature deviations will have a negligible effect in most applications. For this reason, methods of field clock calibration are not available and not necessary. Attempts to calibrate the clock that may be used with similar device types (MK48T08 family) will not have any effect even though the DS1643 appears to accept calibration data. 102896 3/12 ### DS1643 REGISTER MAP - BANK1 Table 2 | ADDDEGG | DATA | | | | | | | FUNCTION | | | |---------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|---------|-------| | ADDRESS | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | В3 | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | FUNCT | ION | | 1FFF | _ : | - | _ | _ | - | _ | _ | _ | YEAR | 00–99 | | 1FFE | Х | Х | Х | | _ | - | - | - | MONTH | 01-12 | | 1FFD | х | Х | - | _ | _ | - | _ | _ | DATE | 01–31 | | 1FFC | х | FT | Х | Х | Х | - | _ | _ | DAY | 01–07 | | 1FFB | Х | Х | - | _ | _ | - | - | _ | HOUR | 00–23 | | 1FFA | × | _ | _ | _ | _ | _ | _ | _ | MINUTES | 00–59 | | 1FF9 | <del>OSC</del> | | _ | _ | _ | - | _ | - | SECONDS | 00–59 | | 1FF8 | W | R | _ | _ | _ | _ | - | - | CONTROL | Α | OSC = STOP BIT W = WRITE BIT R = READ BIT X = UNUSED FT = FREQUENCY TEST ### NOTE: Bits 0 through 5 of control register A are not dedicated to any particular function and can be used as normal RAM bits. ### RETRIEVING DATA FROM RAM OR CLOCK The DS1643 is in the read mode whenever WE (write enable) is high, CE (chip enable) is low and CE2 (chip enable 2) is high. The device architecture allows ripplethrough access to any of the address locations in the NV SRAM. Valid data will be available at the DQ pins within tAA after the last address input is stable, providing that the CE, CE2 and OE access times are satisfied. If CE, CE2, or OE access times are not met, valid data will be available at the latter of chip enable access (t<sub>CEA</sub>) or at output enable access time (t<sub>OEA</sub>). The state of the data input/output pins (DQ) is controlled by CE, CE2, and $\overline{OE}$ . If the outputs are activated before $t_{AA}$ , the data lines are driven to an intermediate state until $t_{AA}$ . If the address inputs are changed while CE, CE2, and OE remain valid, output data will remain valid for output data hold time (t<sub>OH</sub>) but will then go indeterminate until the next address access. ### WRITING DATA TO RAM OR CLOCK The DS1643 is in the write mode whenever $\overline{WE}$ , $\overline{CE}$ , and CE2 are in their active state. The start of a write is referenced to the latter occurring transition of $\overline{WE}$ , $\overline{CE}$ , or CE2. The addresses must be held valid throughout the cycle. $\overline{CE}$ , CE2, or $\overline{WE}$ must return inactive for a minimum of $t_{WR}$ prior to the initiation of another read or write cycle. Data in must be valid $t_{DS}$ prior to the end of write and remain valid for $t_{DH}$ afterward. In a typical application, the $\overline{OE}$ signal will be high during a write cycle. However, $\overline{OE}$ can be active provided that care is taken with the data bus to avoid bus contention. If $\overline{OE}$ is low prior to $\overline{WE}$ transitioning low the data bus can become active with read data defined by the address inputs. A low transition on $\overline{WE}$ will then disable the outputs $t_{WEZ}$ after $\overline{WE}$ goes active. 102896 4/12 ### **DATA RETENTION MODE** When $V_{CC}$ is within nominal limits ( $V_{CC} > 4.5$ volts) the DS1643 can be accessed as described above by read or write cycles. However, when $V_{CC}$ is below the power–fail point $V_{PF}$ (point at which write protection occurs) the internal clock registers and RAM is blocked from access. This is accomplished internally by inhibiting access via the $\overline{CE}$ and CE2 signals. When $V_{CC}$ falls below the level of the internal battery supply, power input is switched from the $V_{CC}$ pin to the internal battery and clock activity, RAM, and clock data are maintained from the battery until $V_{CC}$ is returned to nominal level. ### **INTERNAL BATTERY LONGEVITY** The DS1643 has a self contained lithium power source that is designed to provide energy for clock activity, and clock and RAM data retention when the V<sub>CC</sub> supply is not present. The capability of this internal power supply is sufficient to power the DS1643 continuously for the life of the equipment in which it is installed. For specification purposes, the life expectancy is 10 years at 25°C with the internal clock oscillator running in the absence of V<sub>CC</sub> power. The DS1643 is shipped from Dallas Semiconductor with the clock oscillator turned off, so the expected life should be considered to start from the time the clock oscillator is first turned on. Actual life expectancy of the DS1643 will be much longer than 10 years since no internal lithium battery energy is consumed when V<sub>CC</sub> is present. In fact, in most applications, the life expectancy of the DS1643 will be approximately equal to the shelf life (expected useful life of the lithium battery with no load attached) of the lithium battery which may prove to be as long as 20 years. 102896 5/12 ABSOLUTE MAXIMUM RATINGS\* Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature -0.3V to +7.0V 0°C to 70°C -20°C to +70°C 260°C for 10 seconds ### RECOMMENDED DC OPERATING CONDITIONS (0°C to 70°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |----------------------------|-----------------|------|-----|----------------------|-------|-------| | Supply Voltage | V <sub>CC</sub> | 4.5 | 5.0 | 5.5 | ٧ | 1 | | Logic 1 Voltage All Inputs | V <sub>IH</sub> | 2.2 | | V <sub>CC</sub> +0.3 | ٧ | | | Logic 0 Voltage All Inputs | V <sub>IL</sub> | -0.3 | | 0.8 | V | | # DC ELECTRICAL CHARACTERISTICS $(0^{\circ}C \le t_A \le 70^{\circ}C; V_{CC} = 5.0V \pm 10\%)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |---------------------------------------------------------------------|------------------|-----|------|-----|-------|-------| | Average V <sub>CC</sub> Power Supply<br>Current | I <sub>CC1</sub> | | | 65 | mA | 2, 3 | | TTL Standby Current (CE = V <sub>IH</sub> , CE2 = V <sub>IL</sub> ) | I <sub>CC2</sub> | | 3 | 6 | mA | 2, 3 | | CMOS Standby Current<br>(CE=V <sub>CC</sub> -0.2V, CE2=GND+0.2V) | Іссз | | 2 | 4.0 | mA | 2, 3 | | Input Leakage Current (any input) | կլ | -1 | | +1 | μА | | | Output Leakage Current | l <sub>OL</sub> | -1 | | +1 | μА | | | Output Logic 1 Voltage (I <sub>OUT</sub> = -1.0 mA) | V <sub>OH</sub> | 2.4 | | | V | | | Output Logic 0 Voltage<br>(I <sub>OUT</sub> = +2.1 mA) | V <sub>OL</sub> | | | 0.4 | V | | | Write Protection Voltage | V <sub>TP</sub> | 4.0 | 4.25 | 4.5 | ٧ | | 102896 6/12 <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # **AC ELECTRICAL CHARACTERISTICS** (0°C to 70°C; $V_{CC}$ = 5.0V $\pm$ 10%) | | | DS16 | 64312 | DS16 | 43–15 | | | |--------------------------------|--------------------------------------|---------|-------|---------|-------|----------|--------| | PARAMETER | SYMBOL | MIN | МАХ | MIN | MAX | UNITS | NOTES | | Read Cycle Time | t <sub>RC</sub> | 120 | | 150 | | ns | | | Address Access Time | t <sub>AA</sub> | | 120 | | 150 | ns | | | CE and CE2 Access Time | t <sub>CEA</sub> | | 120 | | 150 | ns | | | CE and CE2 Data Off Time | t <sub>CEZ</sub> | | 40 | | 50 | ns | | | Output Enable Access Time | t <sub>OEA</sub> . | | 100 | | 120 | ns | | | Output Enable Data Off Time | t <sub>OEZ</sub> | | 35 | | 45 | ns | | | Output Enable to DQ Low-Z | t <sub>OEL</sub> | 5 | | 5 | | ns | | | CE and CE2 to DQ Low-Z | t <sub>CEL</sub> | 5 | | 5 | | ns | | | Output Hold from Address | tон | 5 | | 5 | | ns | | | Write Cycle Time | twc | 120 | | 150 | | ns | | | Address Setup Time | tas | 0 | | 0 | | ns | | | CE and CE2 Pulse Width | t <sub>CEW</sub> | 100 | | 120 | | ns | | | Address Hold from End of Write | t <sub>AH1</sub> | 5<br>30 | | 5<br>30 | | ns<br>ns | 5<br>6 | | Write Pulse Width | t <sub>WEW</sub> | 120 | | 150 | | ns | | | WE Data Off Time | t <sub>WEZ</sub> | | 40 | | 50 | ns | | | WE or CE Inactive Time | twn | 10 | | 10 | | ns | | | Data Setup Time | t <sub>DS</sub> | 85 | | 110 | | ns | | | Data Hold Time High | t <sub>DH1</sub><br>t <sub>DH2</sub> | 0<br>15 | | 0<br>15 | | ns<br>ns | 5<br>6 | # **AC TEST CONDITIONS** Input Levels: Transition Times: 0V to 3V 5 ns # CAPACITANCE $(t_A = 25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | ТҮР | MAX | UNITS | NOTES | |-------------------------------------|--------|-----|-----|-----|-------|-------| | Capacitance on all pins (except DQ) | Cı | | | 7 | pF | | | Capacitance on DQ pins | CDQ | | | 10 | pF | | 102896 7/12 # AC ELECTRICAL CHARACTERISTICS (POWER-UP/DOWN TIMING) (0°C to 70°C) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------------------------------------------------------------------|------------------|-----|-----|-----|-------|-------| | CE2, CE or WE at V <sub>IH</sub> before<br>Power Down | t <sub>PD</sub> | 0 | | | μѕ | | | V <sub>PF</sub> (Max) to V <sub>PF</sub> (Min)<br>V <sub>CC</sub> Fall Time | t <sub>F</sub> | 300 | | | μѕ | | | V <sub>PF</sub> (Min) to V <sub>SO</sub><br>V <sub>CC</sub> Fall Time | t <sub>FB</sub> | 10 | | | μѕ | | | V <sub>SO</sub> to V <sub>PF</sub> (Min)<br>V <sub>CC</sub> Rise Time | t <sub>RB</sub> | 1 | | | μs | | | V <sub>PF</sub> (Min) to V <sub>PF</sub> (Max)<br>V <sub>CC</sub> Rise Time | t <sub>R</sub> | 0 | | | μѕ | | | Power-Up | t <sub>REC</sub> | 15 | 25 | 35 | ms | | | Expected Data Retention Time (Oscillator On) | t <sub>DR</sub> | 10 | | | years | 4 | # **DS1643 READ CYCLE TIMING** # NOTE: The CE2 control signal functions exactly the same as the $\overline{\text{CE}}$ signal except that the logic for active and inactive levels are exactly opposite. All parameters dimensioned to $\overline{\text{CE}}$ apply to CE2 with the opposite active state. 102896 8/12 # **DS1643 WRITE CYCLE TIMING** ### POWER-DOWN/POWER-UP TIMING ### NOTE: The CE2 control signal functions exactly the same as the $\overline{\text{CE}}$ signal except that the logic for active and inactive levels are exactly opposite. All parameters dimensioned to $\overline{\text{CE}}$ apply to CE2 with the opposite active state. 102896 9/12 ### NOTES: - 1. All voltages are referenced to ground. - 2. Typical values are at 25°C and nominal supplies. - 3. Outputs are open. - 4. Data retention time is at 25°C and is calculated from the date code on the device package. The date code XXYY is the year followed by the week of the year in which the device was manufactured. For example, 9225, would mean the 25th week of 1992. - 5. $t_{AH1}$ , $t_{DH1}$ are measured from $\overline{WE}$ going high. - 6. $t_{AH2}$ , $t_{DH2}$ are measured from $\overline{CE}$ going high. # **OUTPUT LOAD** 102896 10/12 # DS1643 28-PIN PACKAGE | PKG | 28- | PIN | |-------|---------------|---------------| | DIM | MIN | MAX | | A IN. | 1.470 | 1.490 | | MM | 37.34 | 37.85 | | B IN. | 0.675 | 0.740 | | MM | 17.75 | 18.80 | | C IN. | 0.335<br>8.51 | 0.355<br>9.02 | | D IN. | 0.075 | 0.105 | | MM | 1.91 | 2.67 | | E IN. | 0.015<br>0.38 | 0.030<br>0.76 | | F IN. | 0.140<br>3.56 | 0.180<br>4.57 | | G IN. | 0.090 | 0.110 | | MM | 2.29 | 2.79 | | H IN. | 0.590 | 0.630 | | MM | 14.99 | 16.00 | | J IN. | 0.010 | 0.018 | | MM | 0.25 | 0.45 | | K IN. | 0.015 | 0.025 | | MM | 0.43 | 0.58 | 102896 11/12 # DS1643LPM 26-PIN LOW PROFILE MODULE | PKG | INCHES | | | | | |-----|--------|-------|--|--|--| | DIM | MIN | MAX | | | | | A | 0.755 | 0.780 | | | | | В | 0.640 | 0.660 | | | | | С | 0.210 | 0.230 | | | | | ٥ | 0.775 | 0.795 | | | | | E | 0.047 | 0.053 | | | | | F | 0.015 | 0.025 | | | | # NOTE: The recommended 52-pin PLCC surface mountable socket to be used with this 26-pin module is: McKenzie P/N# 26P-SMT-3. 102896 12/12