# **Advance Information** November 1991 #### DESCRIPTION The SSI 32R5281R Read/Write device is a bipolar monolithic integrated circuit designed for use with two-terminal thin-film recording heads. It provides a low noise read amplifier, write current control and data protection circuitry for up to 14 channels. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. It requires +5V and +12V power supplies and provides internal $700\Omega$ damping resistors. #### **FEATURES** High performance: Read mode gain = 250 V/VInput noise = 0.85 nV/Hz max. Input capacitance = 35 pF max. Write current range = 10 mA to 40 mAHead voltage swing = 7 VppWrite current rise time = 9 ns - · Enhanced system write to read recovery time - Differential ECL-like Write Data input - Power supply fault protection - Write unsafe detection - +5V, +12V power supplies #### **BLOCK DIAGRAM** ### **PIN DIAGRAM** | нох [ | 1 | 44 | ] H13Y | |--------|----|----|--------| | HOY [ | 2 | 43 | ] H13X | | H1X [ | 3 | 42 | GND | | H1Y [ | 4 | 41 | ] нѕз | | H2X [ | 5 | 40 | ा टड | | H2Y [ | 6 | 39 | ] P/W | | нэх [ | 7 | 38 | ] wc | | нзү [ | 8 | 37 | RDY | | H4X [ | 9 | 36 | RDX | | H4Y [ | 10 | 35 | ] HSO | | H5X [ | 11 | 34 | ] HS1 | | H5Y [ | 12 | 33 | ] HS2 | | н6х [ | 13 | 32 | ) vcc | | H6Y [ | 14 | 31 | ) WD | | H7X | 15 | 30 | ] Wo | | H7Y [ | 16 | 29 | wus | | нвх [ | 17 | 28 | GND | | нву [ | 18 | 27 | ) VDD | | нэх [ | 19 | 26 | H12Y | | нэү [ | 20 | 25 | ] H12X | | H10X [ | 21 | 24 | ) H11Y | | H10Y [ | 22 | 23 | H11X | | | | | - | 44-LEAD SOM CAUTION: Use handling procedures necessary for a static sensitive component. 1191 - rev. 1-49 #### **CIRCUIT OPERATION** The SSI 32R5281R addresses up to 14 two-terminal thin film heads providing write drive or read amplification. Head selection and mode control is accomplished with pins HSn, $\overline{CS}$ and R/ $\overline{W}$ , as shown in Tables 1 & 2. Internal resistor pullups, provided on pins $\overline{CS}$ and R/ $\overline{W}$ will force the device into a non-writing condition if either control line is opened accidentally. #### WRITE MODE The write mode configures the SSI 32R5281R as a current switch and activates the Write Unsafe (WUS) detection circuitry. Write current is toggled between the X and Y direction of the selected head on each low to high transition on the WD, Write Data input. (See figure 1.) A preceding read operation initializes the Write Data Flip Flop (WDFF) to pass write current in the X-direction of the head, i.e., into the X-port. The magnitude of the write current (0-pk) is given by: $$lw = \frac{Vwc}{Rwc}$$ where Vwc (WC pin voltage) = $1.65V \pm 5\%$ , is programmed by an external resistor Rwc, connected from pin WC to ground. In multiple device applications, a single Rwc resistor may be made common to all devices. The actual head current Ix, y is given by: $$Ix, y = \frac{Iw}{1 + Rh/Rd}$$ #### where: Rh = head resistance + external wire resistance, and Rd = damping resistance. Power supply fault protection improves data security by disabling the write current generator during a voltage fault or power supply sequencing. Additionally, the write unsafe detection circuitry will flag any of the conditions listed below as a high level on the open collector output pin, WUS. Two positive transitions on the WD, Write Data input line, after the fault is corrected, are required to clear the WUS flag. - WD frequency too low - · Device in read mode - Device not selected - · No write current - Open head #### **READ MODE** The read mode configures the SSI 32R5281R as a low noise differential amplifier and deactivates the write current generator and write unsafe detection circuitry. The RDX and RDY outputs are emitter followers and are in phase with the "X" and "Y" head ports. These outputs should be AC coupled to the load. The RDX, RDY common mode voltage is maintained at the write mode value, minimizing the transient between write mode and read mode, substantially reducing the write to read recovery time in the subsequent Pulse Detection circuitry. #### **IDLE MODE** The idle mode deactivates the internal write current generator, the write unsafe detector and switches the RDX, RDY outputs into a high impedance state. This facilitates multiple device applications by enabling the read outputs to be wire-OR'ed and the write current programming resistor to be common to all devices. TABLE 1: Mode Select | ĊŚ | R/₩ | MODE | |----|-----|-------| | 0 | 0 | Write | | 0 | 1 | Read | | 1 | 0 | Idle | | 1 | 1 | ldle | TABLE 2: Head Select | HS3 | HS2 | HS1 | HS0 | HEAD | |-----|-----|-----|-----|------| | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 1 | 9 | | 1 | 0 | 1 | 0 | 10 | | 1 | 0 | 1 | 1 | 11 | | 1 | 1 | 0 | 0 | 12 | | 1 | 1 | 0 | 1 | 13 | 0 = Low level 1 = High level ### **PIN DESCRIPTION** | NAME | TYPE | DESCRIPTION | |--------------------------|------|-------------------------------------------------------------------------------------------------------| | HSO - HS3 | ı | Head Select | | cs | 1 | Chip Select: a low level enables the device | | R/W | 1 | Read/Write: a high level selects Read mode | | wus | 0* | Write Unsafe: Open collector output, a high level indicates an unsafe writing condition | | WD, WD | I | Differential Write Data inputs: a positive transition on WD toggles the direction of the head current | | H0X - H13X<br>H0Y - H13Y | 1/0 | X, Y Head Connections: Current in the X-direction flows into the X-port | | RDX, RDY | 0* | X, Y Read Data: differential read data output | | wc | * | Write Current: used to set the magnitude of the write current | | vcc | - | +5V Logic Circuit Supply | | VDD | - | +12V | | GND | - | Ground | <sup>\*</sup>When more than one R/W device is used, these signals can be wire OR'ed. ### **ELECTRICAL SPECIFICATIONS** ### **ABSOLUTE MAXIMUM RATINGS** Operation outside these rating limits may permanently damage the device. | PARAMETER | | SYMBOL | VALUE | UNITS | |-----------------------|----------|--------|-------------------|-------| | DC Supply Voltage | | VDD | -0.3 to +14 | VDC | | | | vcc | -0.3 to +7 | VDC | | Write Current | | lw | 100 | mA | | Digital Input Voltage | | Vin | -0.3 to VCC +0.3 | VDC | | Head Port Voltage | | VH | -0.3 to VDD2 +0.3 | VDC | | WUS Pin Voltage Range | | Vwus | -0.3 to +14 | VDC | | Output Current | RDX, RDY | lo | -10 | mA | | wus | | lwus | +12 | mA | | Storage Temperature | | Tstg | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | PARAMETER | SYMBOL | VALUE | UNITS | |-----------------------|--------|-------------|-------| | DC Supply Voltage | VDD | 12 ± 10% | VDC | | | VCC | 5 ± 10% | VDC | | Operating Temperature | Tj | +25 to +135 | °C | #### DC CHARACTERISTICS Unless otherwise specified, recommended operating conditions apply. | PARAMETER | CONDITIONS | MIN | МОМ | MAX | UNITS | |-----------------------------------------------|-------------------------|---------------|-----|---------------|-------| | VDD Supply Current | Read Mode | - | 30 | TBD | mA | | | Write Mode | - | 39 | TBD | mA | | | Idle Mode | - | 12 | TBD | mA | | VCC Supply Current | Read Mode | T - | 50 | TBD | mA | | | Write Mode | - | 32 | TBD | mA | | | Idle Mode | - | 43 | TBD | mA | | Power Dissipation (Tj = +135°C) | Read Mode | - | - | 800 | mW | | | Write Mode: lw = 20 mA, | - | - | 1000 | mW | | | Idle Mode | - | 360 | 570 | mW | | WD, WD Input Low Current (IIL1) | VIL1 = VCC -1.625V | | | 80 | μΑ | | WD, WD Input High Current (IIH1) | VIH1 = VCC -0.72V | | | 100 | μА | | WD, WD Input Low Voltage (VIL1) | | VCC<br>-1.870 | • | VCC<br>-1.625 | VDC | | WD, WD Input High Voltage (VIH1) | | VCC<br>-1.00 | | VCC<br>-0.720 | VDC | | R/W, CS, HS0-HS3<br>Input Low Current (IIL2) | VIL2 = 0.8V | -0.4 | | | mA | | R/W, CS, HS0-HS3<br>Input High Current (IIH2) | VIH2 = 2.0V | | | 100 | μА | | R/W, CS, HS0-HS3<br>Input Low Voltage (VIL2) | | | | 0.8 | VDC | | R/W, CS, HS0-HS3<br>Input High Voltage (VIH2) | | 2.0 | | | VDC | | WUS Output Low Voltage (VOL) | lol = 8 mA | - | • | 0.5 | VDC | | VDD Fault Voltage | | 8.5 | - | 10.0 | VDC | | VCC Fault Voltage | | 3.5 | - | 4.2 | VDC | ### **DC CHARACTERISTICS** (continued) | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNITS | |-------------------------|------------------------------------------------------|------|-----|------|-------| | Head Current (HnX, HnY) | Write Mode,<br>0 ≤ VCC ≤ 3.5V<br>0 ≤ VDD1 ≤ 8.5V | -200 | - | +200 | μА | | | Read/Idle Mode,<br>0 ≤ VCC ≤ 5.5V<br>0 ≤ VDD1 ≤13.2V | -200 | - | +200 | μА | ### WRITE CHARACTERISTICS Unless otherwise specified, recommended operating conditions apply, Iw = 20 mA, Lh = 500 nH, Rh = $30\Omega$ and f(WD) = 5 MHz. | WC Pin Voltage (Vwc) | | - | 1.65 ±5% | - | V | |---------------------------------|------------|-----|----------|-----|--------| | Differential Head Voltage Swing | lw = 40 mA | 7 | - 1 | - | Vpp | | Unselected Head Current | | - | - 1 | 1 | mA(pk) | | Differential Output Capacitance | | - | - | 25 | pF | | Differential Output Resistance | | 500 | 700 | 950 | Ω | | WDI Transition Frequency | WUS = low | 1.7 | - | - | MHz | | | WUS = high | - | - | 500 | kHz | | Write Current Range | | 10 | 1 - 1 | 40 | mA | #### **READ CHARACTERISTICS** Unless otherwise specified, recommended operating conditions apply CL (RDX, RDY) < 20pF and RL (RDX,RDY) = 1 $k\Omega$ . | PARAMETER | | CONDITIONS | MIN | NOM | MAX | UNITS | |--------------------------------|------|--------------------------------------------------------------------------------------------------|-----|------|------|--------| | Differential Voltage Gain | | Vin=1mVpp @ 300 kHz | 210 | 250 | 290 | V/V | | Bandwidth | -1dB | Zs <5Ω, Vin=1 mVpp | 25 | 40 | - | MHz | | | -3dB | Zs <5Ω, Vin=1 mVpp | 35 | 55 | - | MHz | | Input Noise Voltage | | BW = 15 MHz, Lh = 0, Rh = 0 | - | 0.62 | 0.85 | nV/√Hz | | Differential Input Capacitance | | Vin = 1 mVpp, f = 5 MHz | - | - | 35 | pF | | Differential Input Resistance | | Vin = 1 mVpp, f = 5 MHz | 300 | - | - | Ω | | Dynamic Range | | Peak-to-peak AC input voltage<br>where gain falls to 90% of its<br>small signal value, f = 5 MHz | 2.0 | - | - | mVpp | | Common Mode Rejection Ratio | | Vin = 0 VDC+100 mVpp @ 5 MHz | 54 | - | - | dB | | Power Supply Rejection Ratio | | 100 mVpp @ 5 MHz on VDD1<br>100 mVpp @ 5 MHz on VCC | 54 | - | - | dB | | Channel Separation | | Unselected channels driven with 100 mVpp @ 5 MHz, Vin = 0 mVpp | 45 | - | - | dB | ### **READ CHARACTERISTICS** (continued) | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNITS | |-------------------------------------|--------------------------------|----------|-----------|----------|-------| | Output Offset Voltage | | -400 | _ | +400 | mV | | RDX, RDY Common Mode Output Voltage | Read Mode or Write Mode | Vcc -2.5 | Vcc - 2.1 | Vcc -1.7 | VDC | | Single Ended Output Resistance | f = 5 MHz | - | • | 30 | Ω | | Output Current | AC Coupled Load,<br>RDX to RDY | 3.2 | - | - | mA | ### **SWITCHING CHARACTERISTICS** (See Figure 1) Unless otherwise specified, recommended operating conditions apply, lw = 20 mA, Lh = 500 nH, Rh = 30 $\Omega$ and f(WD) = 5 MHz. | PARAMETER | CONDITIONS | MIN | MAX | UNITS | |--------------------------|-----------------------------------------------------------------------------------------|----------|-----|-------| | R/W | | | - | | | R/W to Write Mode | Delay to 90% of write current | - | 0.6 | μs | | R/W to Read Mode | Delay to 90% of 100mV 10MHz<br>Read signal envelope or to 90%<br>decay of write current | - | 0.6 | μѕ | | CS | | | | | | CS to Select | Delay to 90% of write current or to 90% of 100mV 10MHz Read signal envelope | - | 0.6 | μѕ | | CS to Unselect | Delay to 90% of write current | - | 0.6 | μs | | HSn | | | | | | HS0, 1, 2, 3 to any Head | Delay to 90 % of 100mV 10MHz<br>Read signal envelope | • | 0.4 | μS | | wus | | | | • | | Safe to Unsafe - TD1 | | 0.6 | 3.0 | μs | | Unsafe to Safe - TD2 | | - | 1 | μs | | Head Current | | - 11 130 | | • | | Prop. Delay - TD3 | From 50 % points, Lh=0μh, Rh=0Ω | - | 32 | ns | | Asymmetry | WD has 50 % duty cycle and 1ns rise/fall time, Lh=0μh, Rh=0Ω | - | 0.5 | ns | | Rise/Fall Time | 10% - 90% points, Lh=0μh, Rh=0Ω | - | 9 | ns | FIGURE 1: Write Mode Timing Diagram ### **APPLICATIONS INFORMATION** The specifications, provided in the data section, account for the worst case values of each parameter taken individually. In actual operation, the effects of worst case conditions on many parameters correlate. Tables 3 & 4 demonstrate this for several key parameters. Notice that under the conditions of worst case input noise, the higher read back signal resulting from the higher input impedance can compensate for the higher input noise. Accounting for this correlation in your analysis will be more representative of actual performance. **TABLE 3: Key Parameters Under Worst Case Input Noise Conditions** | PARAMETER | Tj = 25°C | Tj = 135°C | UNITS | |---------------------------------------|-----------|------------|--------| | Input Noise Voltage (Max.) | 0.70 | 0.85 | nV/√Hz | | Differential Input Resistance (Min.) | 390 | 420 | Ω | | Differential Input Capacitance (Max.) | 32 | 34 | pF | TABLE 4: Key Parameters Under Worst Case Input Impedance Conditions | PARAMETER | Tj = 25°C | Tj = 135°C | UNITS | |---------------------------------------|-----------|------------|--------| | Input Noise Voltage (Max.) | 0.58 | 0.71 | nV/√Hz | | Differential Input Resistance (Min.) | 310 | 350 | Ω | | Differential Input Capacitance (Max.) | 33 | 35 | pF | ### PACKAGE PIN DESIGNATIONS (Top View) | HOX [ | 1 | 44 | ] H13Y | | |-------------|----|----|--------------|--| | HOY [ | 2 | 43 | ] н13Х | | | H1X [ | 3 | 42 | GND | | | H1Y [ | 4 | 41 | ∏нѕз | | | H2X [ | 5 | 40 | ु टड | | | H2Y [ | 6 | 39 | □ R/W | | | нзх [ | 7 | 38 | □ wc | | | нзү [ | 8 | 37 | ] RDY | | | H4X | 9 | 36 | RDX | | | H4Y [ | 10 | 35 | □ HS0 | | | н5х 🛚 | 11 | 34 | ☐ HS1 | | | H5Y [ | 12 | 33 | ∏ HS2 | | | нех [ | 13 | 32 | D vcc | | | H6Y [ | 14 | 31 | □ wo | | | Н7Х [ | 15 | 30 | b <b>w</b> o | | | нуу 🛚 | 16 | 29 | wus | | | нвх [ | 17 | 28 | GND | | | нву 🛘 | 18 | 27 | D VDD | | | нэх [ | 19 | 26 | ] H12Y | | | нэү [ | 20 | 25 | ] H12X | | | н10х [ | 21 | 24 | H11Y | | | H10Y [ | 22 | 23 | H11X | | | • | | | _ | | | 44-Lead SOM | | | | | #### THERMAL CHARACTERISTICS: Øia | 44-Lead SOM | 50°C/W | |-------------|--------| | 44-PLCC | 60°C/W | 44-Pin PLCC **Advance Information:** Indicates a product still in the design cycle, and any specifications are based on design goals only. Do not use for final design. No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 573-6000, FAX (714) 573-6914