March 1999



# NM24C16/17 – 16K-Bit Standard 2-Wire Bus Interface Serial EEPROM

#### **General Description**

The NM24C16/17 devices are 16,384 bits of CMOS non-volatile electrically erasable memory. These devices conform to all specifications in the Standard IIC 2-wire protocol and are designed to minimize device pin count, and simplify PC board layout requirements

The upper half of the memory of the 24C17 can be disabled (Write Protected) by connecting the WP pin to  $V_{CC}$ . This section of memory then becomes unalterable unless WP is switched to  $V_{SS}$ .

This communications protocol uses CLOCK (SCL) and DATA I/O (SDA) lines to synchronously clock data between the master (for example a microprocessor) and the slave EEPROM device(s). The Standard IIC protocol allows for a maximum of 16K of EEPROM memory which is supported by the Fairchild family in 2K, 4K, 8K, and 16K devices, allowing the user to configure the memory as the application requires with any combination of EEPROMs (not to exceed 16K). In order to implement higher EEPROM memory densities on the IIC bus, the Extended IIC protocol must be used. (Refer to the NM24C32 or NM24C65 datasheets for more information.)

Fairchild EEPROMs are designed and tested for applications requiring high endurance, high reliability and low power consumption.

#### **Features**

- Extended operating voltage 2.7V 5.5V
- 400 KHz clock frequency (F) at 2.7V 5.5V
- 200µA active current typical
  - 10μA standby current typical
  - 1μA standby typical (L)
  - 0.1μA standby typical (LZ)
- IIC compatible interface
  - Provides bidirectional data transfer protocol
- Sixteen byte page write mode
  - Minimizes total write time per byte
- Self timed write cycle

Typical write cycle time of 6ms

- Hardware Write Protect for upper block (NM24C17 only)
- Endurance: 1,000,000 data changes
- Data retention greater than 40 years
- Packages available: 8-pin DIP, 8-pin SO, and 8-pin TSSOP
- Available in three temperature ranges
  - Commercial: 0° to +70°C
  - Extended (E): -40° to +85C
  - Automotive (V): -40° to +125°C

### **Block Diagram**



© 1999 Fairchild Semiconductor Corporation NM24C16/17 Rev. C.2

1

www.fairchildsemi.com

DS500072-1

#### **Connection Diagrams**

# Dual-In-Line Package (N), 8-Pin SO Package (M8) and 8-Pin TSSOP Package (MT8)



Rotated Die (24C16T)



Top View
See Package Number N08E, M08A and MTC08

#### **Pin Names**

| V <sub>SS</sub> | Ground             |
|-----------------|--------------------|
| SDA             | Serial Data I/O    |
| SCL             | Serial Clock Input |
| NC              | No Connection      |
| V <sub>CC</sub> | Power Supply       |

# Dual-In-Line Package (N), 8-Pin SO Package (M8) and 8-Pin TSSOP Package (MT8)



# Rotated Die (24C17T)



Top View See Package Number N08E, M08A and MTC08

# **Pin Names**

| V <sub>SS</sub> | Ground             |
|-----------------|--------------------|
| SDA             | Serial Data I/O    |
| SCL             | Serial Clock input |
| WP              | Write Protect      |
| V <sub>cc</sub> | Power Supply       |
| NC              | No Connection      |



# **Product Specifications**

### **Absolute Maximum Ratings**

Ambient Storage Temperature All Input or Output Voltages

**Operating Conditions** Ambient Operating Temperature

-65°C to +150°C

NM24C16/17 NM24C16E/17E NM24C16V/17V

0°C to +70°C -40°C to +85°C -40°C to +125°C

with Respect to Ground Lead Temperature

(Soldering, 10 seconds)

+300°C

Positive Power Supply NM24C16/17

4.5V to 5.5V 2.7V to 4.5V 2.7V to 4.5V

**ESD Rating** 

2000V min.

6.5V to -0.3V

NM24C16L/17L NM24C16LZ/17LZ

# Standard V<sub>CC</sub> (4.5V to 5.5V) DC Electrical Characteristics

| Symbol           | Parameter                   | Test Conditions                           |                       | Limits          |                       | Units |
|------------------|-----------------------------|-------------------------------------------|-----------------------|-----------------|-----------------------|-------|
| -                |                             |                                           | Min                   | Typ<br>(Note 1) | Max                   |       |
| I <sub>CCA</sub> | Active Power Supply Current | f <sub>SCL</sub> = 100 kHz                |                       | 0.2             | 1.0                   | mA    |
| I <sub>SB</sub>  | Standby Current             | V <sub>IN</sub> = GND or V <sub>CC</sub>  |                       | 10              | 50                    | μА    |
| I⊔               | Input Leakage Current       | V <sub>IN</sub> = GND to V <sub>CC</sub>  |                       | 0.1             | 1                     | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current      | V <sub>OUT</sub> = GND to V <sub>CC</sub> |                       | 0.1             | 1                     | μΑ    |
| V <sub>IL</sub>  | Input Low Voltage           |                                           | -0.3                  |                 | V <sub>CC</sub> x 0.3 | V     |
| V <sub>IH</sub>  | Input High Voltage          |                                           | V <sub>CC</sub> x 0.7 |                 | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub>  | Output Low Voltage          | I <sub>OL</sub> = 3 mA                    |                       |                 | 0.4                   | V     |

# Low V<sub>CC</sub> (2.7V to 4.5V) DC Electrical Characteristics

| Symbol           | Parameter                                       | Test Conditions                                                        |                       | Limits          |                       |          |  |
|------------------|-------------------------------------------------|------------------------------------------------------------------------|-----------------------|-----------------|-----------------------|----------|--|
| -                |                                                 |                                                                        | Min                   | Typ<br>(Note 1) | Max                   |          |  |
| I <sub>CCA</sub> | Active Power Supply Current                     | f <sub>SCL</sub> = 100 kHz                                             |                       | 0.2             | 1.0                   | mA       |  |
| I <sub>SB</sub>  | Standby Current for L<br>Standby Current for LZ | $V_{IN} = GND \text{ or } V_{CC}$<br>$V_{IN} = GND \text{ or } V_{CC}$ |                       | 1<br>0.1        | 10<br>1               | μΑ<br>μΑ |  |
| I <sub>LI</sub>  | Input Leakage Current                           | $V_{IN}$ = GND to $V_{CC}$                                             |                       | 0.1             | 1                     | μА       |  |
| I <sub>LO</sub>  | Output Leakage Current                          | V <sub>OUT</sub> = GND to V <sub>CC</sub>                              |                       | 0.1             | 1                     | μА       |  |
| V <sub>IL</sub>  | Input Low Voltage                               |                                                                        | -0.3                  |                 | V <sub>CC</sub> x 0.3 | V        |  |
| V <sub>IH</sub>  | Input High Voltage                              |                                                                        | V <sub>CC</sub> x 0.7 |                 | V <sub>CC</sub> + 0.5 | V        |  |
| V <sub>OL</sub>  | Output Low Voltage                              | I <sub>OL</sub> = 3 mA                                                 |                       |                 | 0.4                   | V        |  |

## Capacitance $T_A = +25$ °C, f = 100/400 KHz, $V_{CC} = 5V$ (Note 2)

| Symbol           | Test                                | Conditions            | Max | Units |
|------------------|-------------------------------------|-----------------------|-----|-------|
| C <sub>I/O</sub> | Input/Output Capacitance (SDA)      | V <sub>I/O</sub> = 0V | 8   | pF    |
| C <sub>IN</sub>  | Input Capacitance (A0, A1, A2, SCL) | V <sub>IN</sub> = 0V  | 6   | pF    |

Note 1: Typical values are T<sub>A</sub> = 25°C and nominal supply voltage (5V).

Note 2: This parameter is periodically sampled and not 100% tested.

#### **AC Conditions of Test**

| Input Pulse Levels           | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 |
|------------------------------|------------------------------------------------|
| Input Rise and Fall Times    | 10 ns                                          |
| Input & Output Timing Levels | V <sub>CC</sub> x 0.5                          |
| Output Load                  | 1 TTL Gate and C <sub>L</sub> = 100 pF         |

# Read and Write Cycle Limits (Standard and Low V<sub>CC</sub> Range 2.7V - 5.5V)

| Symbol                      | Parameter                                                                                | 100     | KHz      | 400 | KHz      | Units |  |
|-----------------------------|------------------------------------------------------------------------------------------|---------|----------|-----|----------|-------|--|
| -                           |                                                                                          | Min Max |          | Min | Max      |       |  |
| f <sub>SCL</sub>            | SCL Clock Frequency                                                                      |         | 100      |     | 400      | KHz   |  |
| Tı                          | Noise Suppression Time Constant at SCL, SDA Inputs (Minimum V <sub>IN</sub> Pulse width) |         | 100      |     | 50       | ns    |  |
| t <sub>AA</sub>             | SCL Low to SDA Data Out Valid                                                            | 0.3     | 3.5      | 0.1 | 0.9      | μs    |  |
| t <sub>BUF</sub>            | Time the Bus Must Be Free before a New Transmission Can Start                            | 4.7     |          | 1.3 |          | μs    |  |
| t <sub>HD:STA</sub>         | Start Condition Hold Time                                                                | 4.0     |          | 0.6 |          | μs    |  |
| t <sub>LOW</sub>            | Clock Low Period                                                                         | 4.7     |          | 1.5 |          | μs    |  |
| t <sub>HIGH</sub>           | Clock High Period                                                                        | 4.0     |          | 0.6 |          | μs    |  |
| t <sub>SU:STA</sub>         | Start Condition Setup Time<br>(for a Repeated Start Condition)                           | 4.7     |          | 0.6 |          | μs    |  |
| t <sub>HD:DAT</sub>         | Data in Hold Time                                                                        | 0       |          | 0   |          | ns    |  |
| t <sub>SU:DAT</sub>         | Data in Setup Time                                                                       | 250     |          | 100 |          | ns    |  |
| t <sub>R</sub>              | SDA and SCL Rise Time                                                                    |         | 1        |     | 0.3      | μs    |  |
| t <sub>F</sub>              | SDA and SCL Fall Time                                                                    |         | 300      |     | 300      | ns    |  |
| t <sub>SU:STO</sub>         | Stop Condition Setup Time                                                                | 4.7     |          | 0.6 |          | μs    |  |
| t <sub>DH</sub>             | Data Out Hold Time                                                                       | 300     |          | 50  |          | ns    |  |
| t <sub>WR</sub><br>(Note 3) | Write Cycle Time - NM24C16/17<br>- NM24C16/17L, NM24C16/17LZ                             |         | 10<br>15 |     | 10<br>15 | ms    |  |

Note 3: The write cycle time (t<sub>WR)</sub> is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. During the write cycle, the NM24C16/17 bus interface circuits are disabled, SDA is allowed to remain high per the bus-level pull-up resistor, and the device does not respond to its slave address.

# **Bus Timing**



# **System Layout**

**Typical System Configuration** 



 $\textbf{Note:} \qquad \text{Due to open drain configuration of SDA, a bus-level pull-up resistor is called for, (typical value = 4.7k\Omega)}$ 

DS500072-20

DS500072-8

#### Example of 16K of Memory on 2-Wire Bus

| Device     |            | Address Pins | Memory Size | # of Page   |        |
|------------|------------|--------------|-------------|-------------|--------|
|            | A0         | A1           | A2          |             | Blocks |
| NM24C16/17 | No Connect | No Connect   | No Connect  | 16,384 Bits | 8      |

#### **Device Operation**

#### **Background Information (IIC Bus)**

As mentioned, the IIC bus allows synchronous bidirectional communication between Transmitter/Receiver using the SCL (clock) and SDA (Data I/O) lines. All communication must be started with a valid START condition, concluded with a STOP condition and acknowledged by the Receiver with an ACKNOWLEDGE condition

As shown below, the EEPROMs on the IIC bus may be configured in any manner required, the total memory addressed can not exceed 16K (16,384 bits). EEPROM memory address programming is controlled by 2 methods:

- All unused pins must be grounded (tied to V<sub>SS</sub>).
- Software addressing the required PAGE BLOCK within the device memory array (as sent in the Slave Address string).

For devices with densities greater than 16K, a different protocol, the Extended IIC protocol, is used. Refer to NM24C32 datasheet (for example) for additional details.

Addressing an EEPROM memory location involves sending a command string with the following information: [DEVICE TYPE]-[DEVICE ADDRESS]-[PAGE BLOCK ADDRESS]-[BYTE ADDRESS]

| DEFINITIONS |                                                                                                        |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| WORD        | 8 bits (byte) of data                                                                                  |  |  |  |  |  |
| PAGE        | 16 sequential addresses (one byte each) that may be programmed during a 'Page Write' programming cycle |  |  |  |  |  |
| PAGE BLOCK  | 2048 (2K) bits organized into 16 pages of addressable memory. (8 bits) x (16 pages) = 2048 bits        |  |  |  |  |  |
| MASTER      | Any IIC device CONTROLLING the transfer of data (such as a microprocessor)                             |  |  |  |  |  |
| SLAVE       | Device being controlled<br>(EEPROMs are always considered<br>Slaves)                                   |  |  |  |  |  |
| TRANSMITTER | Device currently SENDING data on the bus (may be either a Master or Slave).                            |  |  |  |  |  |
| RECEIVER    | Device currently receiving data on the bus (Master or Slave)                                           |  |  |  |  |  |

#### **Pin Descriptions**

#### Serial Clock (SCL)

The SCL input is used to clock all data into and out of the device.

#### Serial Data (SDA)

SDA is a bidirectional pin used to transfer data into and out of the device. It is an open drain output and may be wire—ORed with any number of open drain or open collector outputs.

#### WP Write Protection (NM24C17 Only)

If tied to  $V_{CC}$ , PROGRAM operations onto the upper half of the memory will not be executed. READ operations are possible. If tied to  $V_{SS}$ , normal operation is enabled, READ/WRITE over the entire memory is possible.

This feature allows the user to assign the upper half of the memory as ROM which can be protected against accidental programming. When write is disabled, slave address and word address will be acknowledged but data will not be acknowledged.

#### **Device Operation**

The NM24C16/17 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device that is controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the NM24C16/17 will be considered a slave in all applications.

#### **Clock and Data Conventions**

Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions. Refer to *Figure 2* and *Figure 3* on next page.

#### **Start Condition**

All commands are preceded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The NM24C16/17 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met.

#### **Stop Condition**

All communications are terminated by a stop condition, which is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used by the NM24C16/17 to place the device in the standby power mode.

### Write Cycle Timing

#### Acknowledge

7

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits.

During the ninth clock cycle the receiver will pull the SDA line to LOW to acknowledge that it received the eight bits of data. Refer to *Figure 4*.

# **Write Cycle Timing (Figure 1)** SDA 8th BIT ACK WORD n $^{t}WR$ STOP START CONDITION CONDITION DS500072-10 Note: The write cycle time (t<sub>WF</sub>) is the time from a valid stop condition of a write sequence to the end of the internal erase/program cycle. **Data Validity (Figure 2)** SCL -SDA -DATA STABLE DATA CHANGE DS500072-11

#### **Start and Stop Definition (Figure 3)**



DS500072-12

#### Acknowledge Response from Receiver (Figure 4)



DS500072-13

8

#### Write Cycle Timing (Continued)

The NM24C16/17 device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a write operation have been selected, the NM24C16/17 will respond with an acknowledge after the receipt of each subsequent eight bit byte.

In the read mode the NM24C16/17 slave will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to the standby power mode.

#### **Device Addressing**

Following a start condition the master must output the address of the slave it is accessing. The most significant four bits of the slave address are those of the device type identifier (see Figure 5). This is fixed as 1010 for all EEPROM devices.

#### Slave Addresses (Figure 5)



Refer to the following table for Slave Addresses string details:

| Device     | A0 | <b>A</b> 1 | <b>A2</b> | Page<br>Blocks | Page Block<br>Addresses |
|------------|----|------------|-----------|----------------|-------------------------|
| NM24C16/17 | Р  | Р          | Р         | 8              | 000 001 010 011 111     |

P: Refers to an internal PAGE BLOCK memory segment.

All IIC EEPROMs use an internal protocol that defines a PAGE BLOCK size of 2K bits (for Word addressess 0000 through 1111). Therefore, address bits A0, A1, or A2 (if designated 'P') are used to access a PAGE BLOCK in conjunction with the Word address used to access any individual data byte (Word).

The last bit of the slave address defines whether a write or read condition is requested by the master. A '1' indicates that a read operation is to be executed, and a '0' initiates the write mode.

A simple review: After the NM24C16/17 recognizes the start condition, the devices interfaced to the IIC bus wait for a slave address to be transmitted over the SDA line. If the transmitted slave address matches an address of one of the devices, the designated slave pulls the line LOW with an acknowledge signal and awaits further transmissions.

# Write Operations

#### **BYTE WRITE**

For a write operation a second address field is required which is a word address that is comprised of eight bits and provides access to any one of the 256 bytes in the selected page of memory. Upon receipt of the byte address the NM24C16/17 responds with an acknowledge and waits for the next eight bits of data, again, responding with an acknowledge. The master then terminates the transfer by generating a stop condition, at which time the NM24C16/17 begins the internal write cycle to the nonvolatile memory. While the internal write cycle is in progress the NM24C16/17 inputs are disabled, and the device will not respond to any requests from the master. Refer to Figure 6 for the address, acknowledge and data transfer sequence.

#### **PAGE WRITE**

The NM24C16/17 is capable of a sixteen byte page write operation. It is initiated in the same manner as the byte write operation; but instead of terminating the write cycle after the first data byte is transferred, the master can transmit up to fifteen more bytes. After the receipt of each byte, the NM24C16/17 will respond with an acknowledge.

After the receipt of each byte, the internal address counter increments to the next address and the next SDA data is accepted. If the master should transmit more than sixteen bytes prior to generating the stop condition, the address counter will "roll over" and the previously written data will be overwritten. As with the byte write operation, all inputs are disabled until completion of the internal write cycle. Refer to Figure 9 for the address, acknowledge, and data transfer sequence.

#### **Acknowledge Polling**

Once the stop condition is issued to indicate the end of the host's write operation the NM24C16/17 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address for a write operation. If the NM24C16/17 is still busy with the write operation no ACK will be returned. If the NM24C16/17 has completed the write operation an ACK will be returned and the host can then proceed with the next read or write operation.

#### Write Protection (NM24C17 Only)

Programming of the upper half of the memory will not take place if the WP pin of the NM24C17 is connected to  $V_{\rm CC}$ . The NM24C17 will accept slave and byte addresses; but if the memory accessed is write protected by the WP pin, the NM24C17 will not generate an acknowledge after the first byte of data has been received, and thus the program cycle will not be started when the stop condition is asserted.

#### Byte Write (Figure 6)



#### Page Write (Figure 7)



10 www.fairchildsemi.com

NM24C16/17 Rev. C.2

#### Read Operations

Read operations are initiated in the same manner as write operations, with the exception that the  $R/\overline{W}$  bit of the slave address is set to a one. There are three basic read operations: current address read, random read, and sequential read.

#### **Current Address Read**

Internally the NM24C16/17 contains an address counter that maintains the address of the last byte accessed, incremented by one. Therefore, if the last access (either a read or write) was to address n, the next read operation would access data from address n + 1. Upon receipt of the slave address with R/W set to one, the NM24C16/17 issues an acknowledge and transmits the eight bit byte. The master will not acknowledge the transfer but does generate a stop condition, and therefore the NM24C16/17 discontinues transmission. Refer to Figure 8 for the sequence of address, acknowledge and data transfer.

#### Random Read

Random read operations allow the master to access any memory location in a random manner. Prior to issuing the slave address with the  $R/\overline{W}$  bit set to one, the master must first perform a "dummy" write operation. The master issues the start condition, slave address and then the byte address it is to read. After the byte address acknowledge, the master immediately reissues the

start condition and the slave address with the  $R\overline{W}$  bit set to one. This will be followed by an acknowledge from the NM24C16/17 and then by the eight bit byte. The master will not acknowledge the transfer but does generate the stop condition, and therefore the NM24C16/17 discontinues transmission. Refer to Figure 9 for the address, acknowledge and data transfer sequence.

#### Sequential Read

Sequential reads can be initiated as either a current address read or random access read. The first word is transmitted in the same manner as the other read modes; however, the master now responds with an acknowledge, indicating it requires additional data. The NM24C16/17 continues to output data for each acknowledge received. The read operation is terminated by the master not responding with an acknowledge or by generating a stop condition.

The data output is sequential, with the data from address n followed by the data from n+1. The address counter for read operations increments all word address bits, allowing the entire memory contents to be serially read during one operation. After the entire memory has been read, the counter "rolls over" and the NM24C16/17 continues to output data for each acknowledge received. Refer to Figure 10 for the address, acknowledge, and data transfer sequence.

#### **Current Address Read (Figure 8)**



#### Random Read (Figure 9)



DS500072-18

#### Sequential Read (Figure 10)



DS500072-19

11 www.fairchildsemi.com

NM24C16/17 Rev. C.2



#### Physical Dimensions inches (millimeters) unless otherwise noted



Molded Dual-In-Line Package (N)
Package Number N08E

#### **Life Support Policy**

Fairchild's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of Fairchild Semiconductor Corporation. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| Fairc  | hild S | Semicor  | iducto | r    |
|--------|--------|----------|--------|------|
| Ame    | icas   |          |        |      |
| Cust   | omer   | Respon   | se Ce  | nter |
| Tel. 1 | -888-  | ·522-537 | 2      |      |

Fairchild Semiconductor
Europe
Fax: +44 (0) 1793-856858
Deutsch Tel: +44 (0) 1793-856858
English Tel: +44 (0) 1793-85685
Français Tel: +33 (0) 1-6930-3696

Fairchild Semiconductor Hong Kong 8/F, Room 808, Empire Centre 68 Mody Road, Tsimshatsui East Kowloon. Hong Kong Tel; +852-2722-8338 Fairchild Semiconductor Japan Ltd. 4F, Natsume Bldg. 2-18-6, Yushima, Bunkyo-ku Tokyo, 113-0034 Japan Tel: 81-3-381-8-8840 Fax: 81-3-3818-8841

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications