# 3 A Synchronous Buck Regulator The NCP3155 is a DC/DC synchronous switching regulator with fully integrated power switches and full fault protection. The switching frequency of 1 MHz and 500 kHz allows the use of small filter components, which results in smaller board space and reduced BOM cost. Available in a SOIC-8 package. #### **Features** - Input Voltage Range from 4.7 V to 24 V - Adjustable Output Voltage - 1 MHz Operation (NCP3155A 500 kHz) - Internally Programmed 1.2 ms Soft–Start (NCP3155A 2.4 ms) - 0.8 ± 1.0% Reference Voltage - $48 \text{ m}\Omega \text{ HS-FET}$ and $18 \text{ m}\Omega \text{ LS-FET}$ - Current Limit Protection - Transconductance Amplifier with External Compensation - Input Undervoltage Lockout - Output Overvoltage and Undervoltage Detection - These are Pb-Free Devices #### **Typical Applications** - Set Top Boxes - DVD Drives and HDD - LCD Monitors and TVs - Cable Modems - Telecom/Networking/Datacom Equipment Figure 1. Typical Application Circuit # ON Semiconductor® http://onsemi.com SOIC-8 NB CASE 751 #### **MARKING DIAGRAM** 3155x = Specific Device Code x = A or B A = Assembly Location L = Wafer Lot Y = Year W = Work Week ■ Pb-Free Package #### **PIN CONNECTIONS** #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------|---------------------|-----------------------| | NCP3155ADR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | NCP3155BDR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Figure 2. NCP3155 Block Diagram # PIN FUNCTION DESCRIPTION | Pin | Pin Name | Description | |-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PGND | The PGND pin is the high current ground pin for the lower MOSFET and drivers which should be soldered to a large copper area to reduce thermal resistance. | | 2 | V <sub>IN</sub> | The $V_{IN}$ pin powers the internal control circuitry and is monitored by an undervoltage comparator. The $V_{IN}$ pin is also connected to the internal power NMOS switch. It is also used in conjunction with the $V_{SW}$ pin to sense current in the high side MOSFET. The $V_{IN}$ pin has high dI/dt edges and must be decoupled to PGND pin close to the pin of the device. | | 3 | BST | Supply rail for the floating top gate driver. Connect a capacitor (CBST) between this pin and the $V_{SW}$ pin. Typical values for CBST range from 1 nF to 10 nF. | | 4 | COMP | Compensation pin. The comp pin is the output of the transconductance amplifier and the non-inverting input of the PWM comparator. The comp pin in conjunction with the FB pin are used to compensate the voltage-control feedback loop. | | 5 | FB | Inverting input to the Operational Transconductance Amplifier (OTA). The FB pin in conjunction with the external compensation serves to stabilize and achieve the desired output voltage with voltage mode compensation. | | 6 | AGND | The AGND pin serves as small-signal ground. All small-signal ground paths should connect to the AGND pin at a single point to avoid any high current ground returns. | | 7 | ISET | Bottom gate MOSFET driver pin and the internal current set pin. Place a resistor to ground to set the current limit of the converter. | | 8 | V <sub>SW</sub> | The $V_{SW}$ pin is the connection of the drain and source of the internal N MOSFETS. The $V_{SW}$ pin swings from $V_{IN}$ when the high side switch is on to small negative voltages when the low side switch is on with high dV/dt transitions. | #### ABSOLUTE MAXIMUM RATINGS (measured vs. GND pin 8, unless otherwise noted) | Rating | Symbol | V <sub>MAX</sub> | V <sub>MIN</sub> | Unit | |-----------------------------------------------------------------------------------------------|---------------------|------------------|------------------|------| | Main Supply Voltage Input | V <sub>CC</sub> | 26.4 | -0.3 | V | | Boost to V <sub>SW</sub> differential voltage | BST-V <sub>SW</sub> | 13.2 | -0.3 | V | | High Side Drive Boost Pin | BST | 45 | -0.3 | V | | Switch Voltage Node | V <sub>SW</sub> | 30 | -0.6 | V | | Transconductance Amplifier Output | COMP | 5.5 | -0.3 | V | | Feedback | FB | 6.0 | -0.3 | V | | Current Limit Set | ISET | 13.2 | -0.3 | V | | Operating Junction Temperature Range (Note 1) | TJ | -40 to | +125 | °C | | Maximum Junction Temperature | T <sub>J(MAX)</sub> | +1 | 50 | °C | | Storage Temperature Range | T <sub>stg</sub> | –55 to | +150 | °C | | Thermal Characteristics – SOIC–8 Package (Note 2) Thermal Resistance Junction–to–Air (Note 3) | $R_{ heta JA}$ | | 10<br>70 | °C/W | | Lead Temperature Soldering (10 sec): Reflow (SMD styles only) Pb-Free (Note 3) | R <sub>F</sub> | 260 | Peak | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. The maximum package power dissipation limit must not be exceeded. $$P_D = \frac{T_{J(max)} - T_A}{R_{\theta JA}}$$ - 2. The value of $\theta_{JA}$ is measured with the device mounted on 1 in 2FR 4 board with 1 oz. copper, in a still air environment with $T_A$ = 25°C. The value in any given application depends on the user's specific board design. - The value of θ<sub>JA</sub> is measured with the device mounted on minimum footprint, in a still air environment with T<sub>A</sub> = 25°C. The value in any given application depends on the user's specific board design. # $\textbf{ELECTRICAL CHARACTERISTICS} \ \left(-40^{\circ}\text{C} < T_{J} < +125^{\circ}\text{C}, \ V_{CC} = 12 \ \text{V, for min/max values unless otherwise noted}\right)$ | Characteristic | Conditions | Min | Тур | Max | Unit | | |-----------------------------------------|--------------------------------------------------------------------------------------------------------|----------------|------------|----------------|------|--| | Input Voltage Range | - | 4.7 | | 24 | V | | | SUPPLY CURRENT | | | | | | | | V <sub>CC</sub> Supply Current NCP3155A | $V_{FB} = 0.8 \text{ V}$ , Switching, $V_{CC} = 4.7 \text{ V}$ | - | 11.1 | - | mA | | | | $V_{FB} = 0.8 \text{ V}$ , Switching, $V_{CC} = 24 \text{ V}$ | - | 31.5 | - | mA | | | V <sub>CC</sub> Supply Current NCP3155B | $V_{FB} = 0.8 \text{ V}$ , Switching, $V_{CC} = 4.7 \text{ V}$ | - | 16.5 | - | mA | | | | $V_{FB} = 0.8 \text{ V}$ , Switching, $V_{CC} = 24 \text{ V}$ | - | 54.7 | - | mA | | | UNDER VOLTAGE LOCKOUT | | | | | | | | UVLO Rising Threshold | V <sub>CC</sub> Rising Edge | 4.0 | 4.3 | 4.7 | V | | | UVLO Falling Threshold | V <sub>CC</sub> Falling Edge | 3.5 | 3.9 | 4.3 | V | | | OSCILLATOR | | | • | • | | | | Oscillator Frequency NCP3155A | $T_J = +25^{\circ}C, 4.7 \text{ V} \le V_{CC} \le 28 \text{ V}$ | 415 | 500 | 585 | kHz | | | | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, 4.7 \text{ V} \le \text{V}_{CC} \le 28 \text{ V}$ | 400 | 500 | 600 | kHz | | | Oscillator Frequency NCP3155B | $T_J = +25^{\circ}C, 4.7 \text{ V} \le V_{CC} \le 28 \text{ V}$ | 830 | 1000 | 1170 | kHz | | | | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}, 4.7 \text{ V} \le \text{V}_{CC} \le 28 \text{ V}$ | 820 | 1000 | 1180 | kHz | | | Ramp-Amplitude Voltage | V <sub>peak</sub> - V <sub>alley</sub> | - | 1.5 | - | V | | | Ramp Valley Voltage | , , | 0.46 | 0.71 | 0.85 | V | | | PWM | | | | | • | | | Minimum Duty Cycle | (Note 4) | _ | 7.0 | _ | % | | | Maximum Duty Cycle | · · · · | 80 | 84 | - | % | | | Soft Start Ramp Time NCP3155A | $V_{FB} = V_{COMP}$ | - | 2.4 | - | ms | | | NCP3155B | | - | 1.2 | - | | | | ERROR AMPLIFIER (GM) | ERROR AMPLIFIER (GM) | | | | | | | Transconductance | | 0.9 | 1.3 | 1.9 | mS | | | Open Loop dc Gain | (Notes 4 and 6) | - | 70 | - | dB | | | Output Source Current | V <sub>FB</sub> = 750 mV | 45 | 70 | 100 | μΑ | | | Output Sink Current | V <sub>FB</sub> = 850 mV | 45 | 70 | 100 | μΑ | | | FB Input Bias Current | | - | 0.5 | 500 | nA | | | Feedback Voltage | TJ = 25 C<br>4.7 V < V <sub>IN</sub> < 28 V, -40°C < $T_J$ < +125°C | 0.792<br>0.784 | 0.8<br>0.8 | 0.808<br>0.816 | V | | | COMP High Voltage | V <sub>FB</sub> = 750 mV | 4.0 | 4.4 | 5.0 | V | | | COMP Low Voltage | V <sub>FB</sub> = 850 mV | - | 72 | 250 | mV | | | OUTPUT VOLTAGE FAULTS | | | | | | | | Feedback OOV Threshold | | 0.91 | 1.00 | 1.09 | V | | | Feedback OUV Threshold | | 0.56 | 0.60 | 0.64 | V | | | PWM OUTPUT STAGE | | | | | • | | | High-Side Switch On Resistance | V <sub>IN</sub> = 12 V<br>V <sub>IN</sub> = 4.7 V | _<br>_ | 48<br>65 | 63<br>85 | mΩ | | | Low-Side Switch On Resistance | V <sub>IN</sub> = 12 V<br>V <sub>IN</sub> = 4.7 V | _<br>_ | 18<br>21 | 35<br>50 | mΩ | | | OVERCURRENT | | | 1 30 | l | | | | ISET Source Current | | 7 | 13.5 | 18 | μΑ | | | Current Limit Set Voltage (Note 5) | R <sub>SET</sub> = 22.1 kΩ | - | 298 | - | mV | | | THERMAL SHUTDOWN | | | | | | | | Thermal Shutdown | (Notes 4 and 7) | - | 175 | - | °C | | | Hysteresis | (Notes 4 and 7) | - | 20 | - | °C | | | | , , | 1 | | 1 | _ | | <sup>4.</sup> Guaranteed by design. 5. The voltage sensed across the high side MOSFET during conduction. 6. This assumes 100 pF capacitance to ground on the COMP Pin and a typical internal $R_o$ of > 10 M $\Omega$ . 7. This is not a protection feature. #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 3. Efficiency vs Output Current and Output Voltage Figure 4. Efficiency vs Output Current and Output Voltage Figure 5. Efficiency vs Output Current and Input Voltage Figure 6. Load Regulation vs Input Voltage Input = 12 V, Output = 5.0 V, Load = 2 A, CH3 (Purple) = $V_{IN}$ , (CH2) Green = $V_{OUT}$ , CH1 (Yellow) = VSW CH3: 200 mVac/div; CH2: 50 mVac/div; CH1: 5.0 V/div Time Scale: 2.0 $\mu$ s/div; Figure 45 Figure 7. Switching Waveforms (NCP3155A) Input = 18 V, Output = 5.0 V, Load = 2 A, CH3 (Purple) = $V_{IN}$ , (CH2) Green = $V_{OUT}$ , CH1 (Yellow) = VSW CH3: 200 mVac/div; CH2: 50 mVac/div; CH1: 5.0 V/div Time Scale: 2.0 $\mu$ s/div; Figure 45 Figure 8. Switching Waveforms (NCP3155A) #### TYPICAL PERFORMANCE CHARACTERISTICS Input = 12 V, Output = 1.8 V, Load = 2 A, CH3 (Purple) = $V_{IN}$ , (CH2) Green = $V_{OUT}$ , CH1 (Yellow) = VSW CH3: 200 mVac/div; CH2: 50 mVac/div; CH1: 5.0 V/div Time Scale: 1.0 $\mu s/\text{div}$ ; Figure 46 Figure 9. Switching Waveforms (NCP3155B) Figure 11. Switching Frequency vs Input Voltage and Temperature Figure 13. Transconductance vs Temperature Figure 10. Feedback Reference Voltage vs Temperature Figure 12. Switching Frequency vs Input Voltage and Temperature Figure 14. Input Undervoltage vs Temperature #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 15. Output Protection vs Temperature Figure 16. Ramp Valley Voltage vs Temperature Figure 17. ISET Current vs Temperature Input = 12 V, Output = 1.8 V, Load = 2 A, CH3 (Purple) = $V_{IN}$ , (CH2) Green = $V_{OUT}$ , CH1 (Yellow) = VSW CH3: 10 V/div; CH2: 2.0 V/div; CH1: 5.0 V/div Time Scale: 1.0 ms/div; Figure 45 Figure 18. Startup Waveforms (NCP3155A) VIN $\label{eq:local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_local_$ Figure 19. Startup Waveforms (NCP3155B) Input = 12 V (CH2) Green = $V_{OUT}$ , CH1 (Yellow) = VSW CH2: 0.5 V/div; CH1: 5.0 V/div Time Scale: 2.0 ms/div; Figure 45 Figure 20. Current Limit Waveforms (NCP3155A) #### TYPICAL PERFORMANCE CHARACTERISTICS Input = 12 V (CH2) Green = V<sub>OUT</sub>, CH1 (Yellow) = VSW CH2: 0.5 V/div; CH1: 5.0 V/div Time Scale: 2.0 ms/div; Figure 46 Figure 21. Current Limit Waveforms (NCP3155B) Figure 23. Low-Side MOSFET $R_{DS(on)}$ vs Temperature Figure 25. Derating Curve, 18 V Input Figure 22. High-Side MOSFET $R_{DS(on)}$ vs Temperature Figure 24. Derating Curve, 12 V Input Figure 26. Derating Curve, 24 V Input #### TYPICAL PERFORMANCE CHARACTERISTICS 3.5 3 $V_{out} = 5.0 \text{ }$ 1.8 V OUTPUT CURRENT (A) 2.5 3.3 V 2 2.5 1.5 1 0.5 NCP3155B <sub>0</sub> L 30 35 40 45 50 55 60 65 T<sub>A</sub>, AMBIENT TEMPERATURE (°C) Figure 27. Derating Curve, 12 V Input Figure 28. Derating Curve, 18 V Input Figure 29. Derating Curve, 24 V Input #### **DETAILED DESCRIPTION** #### **OVERVIEW** The NCP3155A/B operates as a 500 kHz/1.0 MHz, voltage mode, pulse width modulated, (PWM) synchronous buck converter. It drives high–side and low–side N–channel power MOSFETs. The NCP3155 incorporates an internal boost circuit consisting of a boost clamp and boost diode to provide supply voltage for the high side MOSFET gate driver. The NCP3155 also integrates several protection features including input undervoltage lockout (UVLO), output undervoltage (OUV), output overvoltage (OOV), adjustable high–side current limit (I<sub>SET</sub> and I<sub>LIM</sub>), and thermal shutdown (TSD). The operational transconductance amplifier (OTA) provides a high gain error signal from Vout which is compared to the internal 1.5 V pk-pk ramp signal to set the duty cycle converter using the PWM comparator. The high side switch is turned on by the positive edge of the clock cycle going into the PWM comparator and flip flop following a non-overlap time. The high side switch is turned off when the PWM comparator output is tripped by the modulator ramp signal reaching a threshold level established by the error amplifier. The gate driver stage incorporates fixed non– overlap time between the high–side and low-side MOSFET gate drives to prevent cross conduction of the power MOSFET's. #### **POR and UVLO** The device contains an internal Power On Reset (POR) and input Undervoltage Lockout (UVLO) that inhibits the internal logic and the output stage from operating until $V_{CC}$ reaches its respective predefined voltage levels (4.3 V typical). #### Startup and Shutdown Once $V_{CC}$ crosses the UVLO rising threshold the device begins its startup process. Closed–loop soft–start begins after a 400 $\mu$ s delay wherein the boost capacitor is charged, and the current limit threshold is set. During the 400 $\mu$ s delay the OTA output is set to just below the valley voltage of the internal ramp. This is done to reduce delays and to ensure a consistent pre–soft–start condition. The device increases the internal reference from 0 V to 0.8 V in 32 discrete steps while maintaining closed loop regulation at each step. Each step contains 32 switching cycles. Some overshoot may be evident at the start of each step depending on the voltage loop phase margin and bandwidth. The total soft–start time is 2.4 ms for the NCP3155A and 1.2 ms for the NCP3155B. Figure 30. Soft-Start Details # **OOV** and **OUV** The output voltage of the buck converter is monitored at the feedback pin of the output power stage. Two comparators are placed on the feedback node of the OTA to monitor the operating window of the feedback voltage as shown in Figures 31 and 32. All comparator outputs are ignored during the soft–start sequence as soft–start is regulated by the OTA and false trips would be generated. After the soft–start period has ended, if the feedback is below the reference voltage of comparator 2 ( $V_{\rm FB}$ < 0.6 V), the output is considered "undervoltage" and the device will initiate a restart. When the feedback pin voltage rises between the reference voltages of comparator 1 and comparator 2 (0.6 < $V_{FB}$ < 1.0), then the output voltage is considered "Power Good." Finally, if the feedback voltage is greater than comparator 1 ( $V_{FB}$ > 1.0 V), the output voltage is considered "overvoltage," and the device will latch off. To clear a latch fault, input voltage must be recycled. Graphical representation of the OOV and OUV is shown in Figures 33 and 34. Figure 31. OOV and OUV Circuit Diagram Figure 32. OOV and OUV Window Diagram Figure 33. Powerup Sequence and Overvoltage Latch Figure 34. Powerup Sequence and Undervoltage Soft-Start #### **CURRENT LIMIT AND CURRENT LIMIT SET** #### Overview The NCP3155 uses the voltage drop across the High Side MOSFET during the on time to sense inductor current. The $I_{Limit}$ block consists of a voltage comparator circuit which compares the differential voltage across the $V_{CC}$ Pin and the $V_{SW}$ Pin with a resistor settable voltage reference. The sense portion of the circuit is only active while the HS MOSFET is turned ON. Figure 35. $I_{set}$ / $I_{Limit}$ Block Diagram #### **Current Limit Set** The $I_{Limit}$ comparator reference is set during the startup sequence by forcing a typically 13 $\mu A$ current through the low side gate drive resistor. The gate drive output will rise to a voltage level shown in the equation below: $$V_{set} = I_{set} * R_{set}$$ (eq. 1) Where $I_{SET}$ is 13 $\mu A$ and $R_{SET}$ is the gate to source resistor on the low side MOSFET. This resistor is normally installed to prevent MOSFET leakage from causing unwanted turn on of the low side MOSFET. In this case, the resistor is also used to set the $I_{Limit}$ trip level reference through the $I_{Limit}$ DAC. The $I_{set}$ process takes approximately 350 $\mu s$ to complete prior to Soft–Start stepping. The scaled voltage level across the $I_{SET}$ resistor is converted to a 6 bit digital value and stored as the trip value. The binary $I_{Limit}$ value is scaled and converted to the analog $I_{Limit}$ reference voltage through a DAC counter. The DAC has 63 steps in 6.51 mV increments equating to a maximum sense voltage of 403 mV. During the $I_{set}$ period prior to Soft–Start, the DAC counter increments the reference on the $I_{SET}$ comparator until it crosses the $V_{SET}$ voltage and holds the DAC reference output to that count value. This voltage is translated to the $I_{Limit}$ comparator during the $I_{Sense}$ portion of the switching cycle through the switch cap circuit. See Figure 35. Exceeding the maximum sense voltage results in no current limit. Steps 0 to 10 result in an effective current limit of 0 mV. #### **Current Sense Cycle** Figure 36 shows how the current is sampled as it relates to the switching cycle. Current level 1 in Figure 36 represents a condition that will not cause a fault. Current level 2 represents a condition that will cause a fault. The sense circuit is allowed to operate below the 3/4 point of a given switching cycle. A given switching cycle's 3/4 Ton time is defined by the prior cycle's Ton and is quantized in 10 ns steps. A fault occurs if the sensed MOSFET voltage exceeds the DAC reference within the 3/4 time window of the switching cycle. Each switching cycle's Ton is counted in 10 nS time steps. The 3/4 sample time value is held and used for the following cycle's limit sample time Figure 36. I<sub>Limit</sub> Trip Point Description #### Soft-Start Current limit During soft-start the I<sub>SET</sub> value is doubled to allow for inrush current to charge the output capacitance. The DAC reference is set back to its normal value after soft-start has completed. #### V<sub>SW</sub> Ringing The $I_{Limit}$ block can lose accuracy if there is excessive $V_{SW}$ voltage ringing that extends beyond the 1/2 point of the high-side transistor on-time. Proper snubber design and keeping the ratio of ripple current and load current in the 10--30% range can help alleviate this as well. #### **Current Limit** A current limit trip results in completion of one switching cycle and subsequently half of another cycle T<sub>on</sub> to account for negative inductor current that might have caused negative potentials on the output. Subsequently the power MOSFETs are both turned off and a 4 soft–start time period wait passes before another soft–start cycle is attempted. #### Iave vs Trip Point The average load trip current versus R<sub>SET</sub> value is shown the equation below: $$I_{AveTRIP} = \frac{I_{set} \times R_{set}}{R_{DS(on)}} - \frac{1}{4} \left[ \frac{V_{IN} - V_{OUT}}{L} \times \frac{V_{OUT}}{V_{IN}} \times \frac{1}{F_{SW}} \right]$$ (eq. 2) Where: L = Inductance (H) $I_{SET} = 13 \mu A$ $R_{SET}$ = Gate to Source Resistance ( $\Omega$ ) $R_{DS(on)}$ = On Resistance of the HS MOSFET (48 m $\Omega$ ) V<sub>IN</sub> = Input Voltage (V) V<sub>OUT</sub> = Output Voltage (V) F<sub>SW</sub> = Switching Frequency (Hz) #### **Boost Clamp Functionality** The boost circuit requires an external capacitor connected between the BST and $V_{SW}$ pins to store charge for supplying the high and low–side gate driver voltage. This clamp circuit limits the driver voltage to typically 7.5 V when $V_{IN} > 9$ V, otherwise this internal regulator is in dropout and typically $V_{IN} - 1.25$ V. The boost circuit regulates the gate driver output voltage and acts as a switching diode. A simplified diagram of the boost circuit is shown in Figure 37. While the switch node is grounded, the sampling circuit samples the voltage at the boost pin, and regulates the boost capacitor voltage. The sampling circuit stores the boost voltage while the $V_{SW}$ is high and the linear regulator output transistor is reversed biased. Figure 37. Boost Circuit Reduced sampling time occurs at high duty cycles where the low side MOSFET is off for the majority of the switching period. Reduced sampling time causes errors in the regulated voltage on the boost pin. High duty cycle / input voltage induced sampling errors can result in increased boost ripple voltage or higher than desired DC boost voltage. Figure 38 outlines all operating regions. The recommended operating conditions are shown in Region 1 (Green) where a $0.1~\mu F$ , 25 V ceramic capacitor can be placed on the boost pin without causing damage to the device or MOSFETS. Larger boost ripple voltage occurring over several switching cycles is shown in Region 2 (Yellow). The boost ripple frequency is dependent on the output capacitance selected. The ripple voltage will not damage the device or $\pm 12$ V gate rated MOSFETs. Conditions where maximum boost ripple voltage could damage the device or $\pm 12$ V gate rated MOSFETs can be seen in Region 3 (Orange). Placing a boost capacitor that is no greater than 3.3 nF on the boost pin limits the maximum boost voltage < 12 V. The typical drive waveforms for Regions 1, 2 and 3 (green, yellow, and orange) regions of Figure 38 are shown in Figure 39. # Normal Operation (Region 1) Increased Boost Ripple (Still in Specification) (Region 2) Increased Boost Ripple Capacitor Optimization Required (Region 3) Region 3 Figure 38. Safe Operating Area for Boost Voltage with a 0.1 $\mu F$ Capacitor Figure 39. Typical Waveforms for Region 1 (top), Region 2 (middle), and Region 3 (bottom) To illustrate, a 0.1 $\mu$ F boost capacitor operating at > 80% duty cycle and > 22.5 V input voltage will exceed the specifications for the driver supply voltage. See Figure 40. Figure 40. Boost Voltage at 80% Duty Cycle #### **Inductor Selection** When selecting the inductor, it is important to know the input and output requirements. Some example conditions are listed below to assist in the process. **Table 1. DESIGN PARAMETERS** | Design Parar | Example Value | | |-----------------------|---------------------------|-------------| | Input Voltage | (V <sub>IN</sub> ) | 9 V to 16 V | | Nominal Input Voltage | (V <sub>IN</sub> ) | 12 V | | Output Voltage | (V <sub>OUT</sub> ) | 3.3 V | | Input ripple voltage | (VIN <sub>RIPPLE</sub> ) | 300 mV | | Output ripple voltage | (VOUT <sub>RIPPLE</sub> ) | 50 mV | | Output current rating | (I <sub>OUT</sub> ) | 3 A | | Operating frequency | (Fsw) | 500 kHz | A buck converter produces input voltage ( $V_{IN}$ ) pulses that are LC filtered to produce a lower dc output voltage ( $V_{OUT}$ ). The output voltage can be changed by modifying the on time relative to the switching period (T) or switching frequency. The ratio of high side switch on time to the switching period is called duty cycle (D). Duty cycle can also be calculated using $V_{OUT}$ , $V_{IN}$ , the low side switch voltage drop $V_{LSD}$ , and the High side switch voltage drop $V_{HSD}$ . $$F = \frac{1}{T}$$ (eq. 3) $$D = \frac{T_{ON}}{T}(-D) = \frac{T_{OFF}}{T}$$ (eq. 4) $$D = \frac{V_{OUT} + V_{LSD}}{V_{IN} - V_{HSD} + V_{LSD}} \approx D = \frac{V_{OUT}}{V_{IN}}$$ $$\Rightarrow 27.5\% = \frac{3.3 \text{ V}}{12 \text{ V}}$$ (eq. 5) The ratio of ripple current to maximum output current simplifies the equations used for inductor selection. The formula for this is given in Equation 6. $$ra = \frac{\Delta I}{I_{OUT}}$$ (eq. 6) The designer should employ a rule of thumb where the percentage of ripple current in the inductor lies between 10% and 40%. When using ceramic output capacitors the ripple current can be greater thus a user might select a higher ripple current, but when using electrolytic capacitors a lower ripple current will result in lower output ripple. Now, acceptable values of inductance for a design can be calculated using Equation 7. $$\begin{split} L &= \frac{V_{OUT}}{I_{OUT} \cdot ra \cdot F_{SW}} \cdot (1 - D) \rightarrow 8.2 \, \mu H \\ &= \frac{3.3 \, V}{3 \, A \cdot 20\% \cdot 500 \, MHz} \cdot (1 - 27.5\%) \end{split}$$ (eq. 7) The relationship between ra and L for this design example is shown in Figure 41. Figure 41. Ripple Current Ratio vs. Inductance To keep within the bounds of the parts maximum rating, calculate the RMS current and peak current. $$I_{RMS} = I_{OUT} \cdot \sqrt{1 + \frac{ra^2}{12}} \rightarrow 3.01 \text{ A}$$ $$= 3 \text{ A} \cdot \sqrt{1 + \frac{(0.2)^2}{12}}$$ (eq. 8) $$I_{PK} = I_{OUT} \cdot \left(1 + \frac{ra}{2}\right) \rightarrow 3.3 \text{ A} = 3 \text{ A} \cdot \left(1 + \frac{(0.2)}{2}\right)$$ (eq. 9) An inductor for this example would be around $8.2~\mu H$ and should support an rms current of 3.01~A and a peak current of 3.3~A. The final selection of an output inductor has both mechanical and electrical considerations. From a mechanical perspective, smaller inductor values generally correspond to smaller physical size. Since the inductor is often one of the largest components in the regulation system, a minimum inductor value is particularly important in space—constrained applications. From an electrical perspective, the maximum current slew rate through the output inductor for a buck regulator is given by Equation 10. $$SlewRate_{LOUT} = \frac{V_{IN} - V_{OUT}}{L_{OUT}} \rightarrow 1.1 \frac{A}{\mu s} = \frac{12 \text{ V} - 3.3 \text{ V}}{8.2 \text{ }\mu\text{H}}$$ (eq. 10) This equation implies that larger inductor values limit the regulator's ability to slew current through the output inductor in response to output load transients. Consequently, output capacitors must supply the load current until the inductor current reaches the output load current level. This results in larger values of output capacitance to maintain tight output voltage regulation. In contrast, smaller values of inductance increase the regulator's maximum achievable slew rate and decrease the necessary capacitance, at the expense of higher ripple current. The peak—to—peak ripple current for the NCP3155A is given by the following equation: $$I_{PP} = \frac{V_{OUT}(1 - D)}{L_{OUT} \cdot F_{SW}}$$ (eq. 11) Ipp is the peak to peak current of the inductor. From this equation it is clear that the ripple current increases as L<sub>OUT</sub> decreases, emphasizing the trade-off between dynamic response and ripple current. The power dissipation of an inductor consists of both copper and core losses. The copper losses can be further categorized into dc losses and ac losses. A good first order approximation of the inductor losses can be made using the DC resistance as they usually contribute to 90% of the losses of the inductor shown below: $$LP_{CLI} = I_{RMS}^{2} \cdot DCR$$ (eq. 12) The core losses and ac copper losses will depend on the geometry of the selected core, core material, and wire used. Most vendors will provide the appropriate information to make accurate calculations of the power dissipation then the total inductor losses can be capture buy the equation below: $$LP_{tot} = LP_{CU DC} + LP_{CU AC} + LP_{Core}$$ (eq. 13) #### **Input Capacitor Selection** The input capacitor has to sustain the ripple current produced during the on time of the upper MOSFET, so it must have a low ESR to minimize the losses. The RMS value of this ripple is: $$lin_{RMS} = I_{OUT} \cdot \sqrt{D \cdot (1 - D)}$$ (eq. 14) D is the duty cycle, $Iin_{RMS}$ is the input RMS current, and $I_{OUT}$ is the load current. The equation reaches its maximum value with D = 0.5. Loss in the input capacitors can be calculated with the following equation: $$P_{CIN} = ESR_{CIN} \cdot (I_{IN-RMS})^2$$ (eq. 15) $P_{CIN}$ is the power loss in the input capacitors and $ESR_{CIN}$ is the effective series resistance of the input capacitance. Due to large dI/dt through the input capacitors, electrolytic or ceramics should be used. If a tantalum must be used, it must by surge protected. Otherwise, capacitor failure could occur. #### Input Start-up Current To calculate the input startup current, the following equation can be used. $$I_{\text{INRUSH}} = \frac{C_{\text{OUT}} \cdot V_{\text{OUT}}}{t_{\text{SS}}}$$ (eq. 16) $I_{inrush}$ is the input current during startup, $C_{OUT}$ is the total output capacitance, $V_{OUT}$ is the desired output voltage, and $t_{SS}$ is the soft start interval. If the inrush current is higher than the steady state input current during max load, then the input fuse should be rated accordingly, if one is used. #### **Output Capacitor Selection** The important factors to consider when selecting an output capacitor is dc voltage rating, ripple current rating, output ripple voltage requirements, and transient response requirements. The output capacitor must be rated to handle the ripple current at full load with proper derating. The RMS ratings given in datasheets are generally for lower switching frequency than used in switch mode power supplies but a multiplier is usually given for higher frequency operation. The RMS current for the output capacitor can be calculated below: $$Co_{RMS} = I_O \cdot \frac{ra}{\sqrt{12}}$$ (eq. 17) The maximum allowable output voltage ripple is a combination of the ripple current selected, the output capacitance selected, the equivalent series inductance (ESL) and ESR. The main component of the ripple voltage is usually due to the ESR of the output capacitor and the capacitance selected. $$V_{ESR\_C} = I_O \cdot ra \cdot \left(ESR_{Co} + \frac{1}{8 \cdot F_{SW} \cdot Co}\right)$$ (eq. 18) The ESL of capacitors depends on the technology chosen but tends to range from 1 nH to 20 nH where ceramic capacitors have the lowest inductance and electrolytic capacitors then to have the highest. The calculated contributing voltage ripple from ESL is shown for the switch on and switch off below: $$V_{ESLON} = \frac{ESL \cdot I_{PP} \cdot F_{SW}}{D}$$ (eq. 19) $$V_{ESLOFF} = \frac{ESL \cdot I_{PP} \cdot F_{SW}}{(1 - D)}$$ (eq. 20) The output capacitor is a basic component for the fast response of the power supply. In fact, during load transient, for the first few microseconds it supplies the current to the load. The controller immediately recognizes the load transient and sets the duty cycle to maximum, but the current slope is limited by the inductor value. During a load step transient the output voltage initially drops due to the current variation inside the capacitor and the ESR (neglecting the effect of the effective series inductance (ESL)). $$\Delta V_{OUT-ESR} = \Delta I_{TRAN} \cdot ESR_{Co}$$ (eq. 21) A minimum capacitor value is required to sustain the current during the load transient without discharging it. The voltage drop due to output capacitor discharge is approximated by the following equation: $$\Delta V_{\text{OUT-DISCHG}} = \frac{\left(I_{\text{TRAN}}\right)^2 \cdot L_{\text{OUT}}}{C_{\text{OUT}} \cdot \left(V_{\text{IN}} - V_{\text{OUT}}\right)} \quad \text{(eq. 22)}$$ In a typical converter design, the ESR of the output capacitor bank dominates the transient response. It should be noted that $\Delta VOUT$ -DISCHARGE and $\Delta VOUT$ -ESR are out of phase with each other, and the larger of these two voltages will determine the maximum deviation of the output voltage (neglecting the effect of the ESL). Conversely during a load release, the output voltage can increase as the energy stored in the inductor dumps into the output capacitor. The ESR contribution from Equation 18 still applies in addition to the output capacitor charge which is approximated by the following equation: $$\Delta V_{OUT-CHG} = \frac{\left(I_{TRAN}\right)^2 \cdot L_{OUT}}{C_{OUT} \cdot V_{OUT}}$$ (eq. 23) As with any power design, proper laboratory testing should be performed to insure the design will dissipate the required power under worst case operating conditions. Variables considered during testing should include maximum ambient temperature, minimum airflow, maximum input voltage, maximum loading, and component variations. #### **Feedback and Compensation** The NCP3155 is a voltage mode buck convertor with a transconductance error amplifier compensated by an external compensation network. Compensation is needed to achieve accurate output voltage regulation and fast transient response. The goal of the compensation circuit is to provide a loop gain function with the highest crossing frequency and adequate phase margin (minimally 45°). The transfer function of the power stage (the output LC filter) is a double pole system. The resonance frequency of this filter is expressed as follows: $$f_{P0} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C_{OUT}}}$$ (eq. 24) Parasitic Equivalent Series Resistance (ESR) of the output filter capacitor introduces a high frequency zero to the filter network. Its value can be calculated by using the following equation: $$f_{Z0} = \frac{1}{2 \cdot \pi \cdot C_{OUT} \cdot ESR}$$ (eq. 25) The main loop zero crossover frequency fo can be chosen to be 1/10 - 1/5 of the switching frequency. Table 2 shows the three methods of compensation. **Table 2. COMPENSATION TYPES** | Zero Crossover Frequency Condition | Compensation Type | Typical Output Capacitor Type | |------------------------------------|--------------------------------------------------|-------------------------------| | $f_{P0} < f_{Z0} < f_0 < f_S/2$ | Type II | Electrolytic, Tantalum | | $f_{P0} < f_0 < f_{Z0} < f_S/2$ | $P_0 < f_0 < f_{Z0} < f_{S}/2$ Type III Method I | | | $f_{P0} < f_0 < f_S/2 < f_{Z0}$ | Type III Method II | Ceramic | #### Compensation Type II This compensation is suitable for electrolytic capacitors. Components of the Type II (Figure 42) network can be specified by the following equations: Figure 42. Type II Compensation $$\mathsf{R}_{\mathsf{C1}} = \frac{2 \cdot \pi \cdot f_0 \cdot \mathsf{L} \cdot \mathsf{V}_{\mathsf{RAMP}} \cdot \mathsf{V}_{\mathsf{OUT}}}{\mathsf{ESR} \cdot \mathsf{V}_{\mathsf{IN}} \cdot \mathsf{V}_{\mathsf{ref}} \cdot \mathsf{gm}} \quad \text{ (eq. 26)}$$ $$C_{C1} = \frac{1}{0.75 \cdot 2 \cdot \pi \cdot f_{P0} \cdot R_{C1}}$$ (eq. 27) $$C_{C2} = \frac{1}{\pi \cdot R_{C1} \cdot f_S}$$ (eq. 28) $$R1 = \frac{V_{OUT} - V_{ref}}{V_{ref}} \cdot R2$$ (eq. 29) $V_{RAMP}$ is the peak-to-peak voltage of the oscillator ramp and gm is the transconductance error amplifier gain. Capacitor CC2 is optional. #### **Compensation Type III** Tantalum and ceramics capacitors have lower ESR than electrolytic, so the zero of the output LC filter goes to a higher frequency above the zero crossover frequency. This requires a Type III compensation network as shown in Figure 43. There are two methods to select the zeros and poles of this compensation network. Method I is ideal for tantalum output capacitors, which have a higher ESR than ceramic: Figure 43. Type III Compensation $$f_{71} = 0.75 \cdot f_{P0}$$ (eq. 30) $$f_{\rm Z2} = f_{\rm P0}$$ (eq. 31) $$f_{P2} = f_{Z0}$$ (eq. 32) $$f_{P3} = \frac{f_{S}}{2}$$ (eq. 33) Method II is better suited for ceramic capacitors that typically have the lowest ESR available: $$f_{Z2} = f_0 \cdot \sqrt{\frac{1 - \sin\theta \max}{1 + \sin\theta \max}}$$ (eq. 34) $$f_{P2} = f_0 \cdot \sqrt{\frac{1 + \sin\theta \max}{1 - \sin\theta \max}}$$ (eq. 35) $$f_{71} = 0.5 \cdot f_{72}$$ (eq. 36) $$f_{P3} = 0.5 \cdot f_{S}$$ (eq. 37) $\theta$ max is the desired maximum phase margin at the zero crossover frequency, $f_0$ . It should be $45^{\circ} - 75^{\circ}$ . Convert degrees to radians by the formula: $$\theta \max = \theta \max_{\text{degress}} \cdot \left(\frac{2 \cdot \pi}{360}\right)$$ : Units = radians (eq. 38) The remaining calculations are the same for both methods. $$R_{C1} > \frac{2}{gm}$$ (eq. 39) $$C_{C1} = \frac{1}{2 \cdot \pi \cdot f_{Z1} \cdot R_{C1}}$$ (eq. 40) $$C_{C2} = \frac{1}{2 \cdot \pi \cdot f_{P3} \cdot R_{C1}}$$ (eq. 41) $$C_{\text{FB1}} = \frac{2 \cdot \pi \cdot f_0 \cdot L \cdot V_{\text{RAMP}} \cdot C_{\text{OUT}}}{V_{\text{IN}} \cdot R_{\text{C1}}} \qquad \text{(eq. 42)}$$ $$R_{FB1} = \frac{1}{2\pi \cdot C_{FB1} \cdot f_{P2}}$$ (eq. 43) $$R1 = \frac{1}{2 \cdot \pi \cdot C_{FB1} \cdot f_{Z2}} - R_{FB1}$$ (eq. 44) $$R2 = \frac{V_{ref}}{V_{OUT} - V_{ref}} \cdot R1$$ (eq. 45) If the equation in Equation 46 is not true, then a higher value of $R_{C1}$ must be selected. $$\frac{\text{R1} \cdot \text{R2} \cdot \text{R}_{\text{FB1}}}{\text{R1} \cdot \text{R}_{\text{FB1}} + \text{R2} \cdot \text{R}_{\text{FB1}} + \text{R1} \cdot \text{R2}} > \frac{1}{\text{gm}} \; (\text{eq. 46})$$ # **Output Current Derating** The NCP3155 has a wide input voltage and output voltage capability. It also operates in a variety of thermal environments. These thermal conditions limit the maximum output current for a given input and output voltage. Therefore, proper output current derating must be considered, taking into account ambient temperature, airflow, the input and output conditions, and the need for increased reliability. Figures 24 – 29 show safe operating conditions vs. output current for input voltages of 12 V, 18 V, and 24 V. These curves assumed 300 mm<sup>2</sup> of 2 oz copper. Sufficient cooling could also be provided to ensure reliable operation. Finally, to maintain operation in the safe operating areas shown in the curves, it is recommended to use the NCP3155 with input to output conditions as shown in Figure 44. Figure 44. Recommended Maximum Output Voltage vs Input Voltage Figure 45. Typical Application Circuit Figure 46. Typical Application Circuit Figure 47. Typical Application Circuit Figure 48. Typical Application Circuit #### PACKAGE DIMENSIONS #### SOIC-8 NB CASE 751-07 **ISSUE AJ** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PEN SIJE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT - MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INC | HES | | | |-----|-------------|----------|-------|-----------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | | G | 1.27 | 1.27 BSC | | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | | M | 0 ° | 8 ° | 0 | 8 ° | | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative