

# UCC5686, UCC5687 27-LINE 3-V - 5-V LVD TERMINATOR FOR WIDE ULTRA2 AND ULTRA3 SCSI WITH INTEGRATED SPI-3 DELAY

SLUS459A - OCTOBER 2000



## description

The UCC5686 is a twenty-seven line active terminator for low-voltage-differential (LVD) SCSI networks. This LVD SCSI-only design allows the user to reach peak bus performance, while reducing system cost. The device is designed as an active Y-terminator to improve the frequency response of the LVD SCSI Bus. Designed with a 2-pF (typical) channel capacitance, the UCC5686 allows for minimal bus loading for a maximum number of peripherals. With the UCC5686, the designer is able to comply with the Ultra2, Ultra3, and Ultra160 specifications. The UCC5686 also provides a much-needed system migration path for the ever improving SCSI system standards.

This device is available in the 64-pin low-profile QFP package for ease of layout use.

Single-ended (SE) and high-voltage differential (HVD) SCSI drivers are not supported.

#### **AVAILABLE OPTIONS**

| DISCONNECT  |         | PACKAGED DEVICEST       |  |  |
|-------------|---------|-------------------------|--|--|
| TA          | STATUS  | LOW PROFILE QFP<br>(PM) |  |  |
| 0°C to 70°C | REGULAR | UCC5686PM               |  |  |
| 0-0 10 70-0 | REVERSE | UCC5687PM               |  |  |

<sup>&</sup>lt;sup>†</sup> The PM package is available taped and reeled. Add TR suffix to device type (e.g. UCC5686PMTR) to order quantities of 1000 devices per reel.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLUS459A - OCTOBER 2000

## block diagram



UDG-00123

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†‡

| Input voltage V <sub>IN</sub> (STRMPWR, PTRMPWR)             | 6 V            |
|--------------------------------------------------------------|----------------|
| Signal line input voltage                                    | 0 V to 5 V     |
| Regulator output current                                     | 0.75 A         |
| Storage temperature range, T <sub>stq</sub>                  | –55°C to 150°C |
| Operating virtual junction temperature range, T <sub>J</sub> | –55°C to 150°C |
| Lead temperature (soldering, 10 seconds)                     | 300°C          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



<sup>‡</sup> Unless otherwise indicated, voltages are reference to ground and currents are positive into and negative out of the specified terminals. Consult Packaging Section of the *Interface Products Data Book* (TI Literature Number SLUD002) for thermal limitations and considerations of packages. All voltages are referenced to GND.

# UCC5686, UCC5687 27-LINE 3-V - 5-V LVD TERMINATOR FOR WIDE ULTRA2 AND ULTRA3 SCSI WITH INTEGRATED SPI-3 DELAY

SLUS459A - OCTOBER 2000

electrical characteristics over recommended operating free-air temperature range, xTRMPWR = 2.7 V to 5.25 V,  $T_A$  = 0°C to 70°C, DISCNCT1 = DISCNCT2 = 0 V for UCC5686, DISCNCT1 = DISCNCT2 = open for UCC5687,  $T_A$  =  $T_J$ . (unless otherwise noted)

| PARAMETER                                                           | TEST CONDITIONS                             | MIN  | TYP  | MAX  | UNIT |  |  |
|---------------------------------------------------------------------|---------------------------------------------|------|------|------|------|--|--|
| xTRMPWR Supply Current Section                                      |                                             |      |      |      |      |  |  |
| xTRMPWR supply current                                              | LVD mode                                    |      |      | 65   | mA   |  |  |
|                                                                     | Disabled terminator                         |      |      | 500  | μΑ   |  |  |
| 1.25 V Regulator Section                                            |                                             |      |      |      |      |  |  |
| 1.25 V regulator                                                    | 0.5 V ≤ V <sub>CM</sub> ≤ 2.0 V, See Note 1 | 1.15 | 1.25 | 1.35 | V    |  |  |
| Regulator source current                                            | V <sub>REG</sub> = 0 V                      |      | -300 | -240 | mA   |  |  |
| Regulator sink current                                              | V <sub>REG</sub> = 3.0 V                    | 240  | 300  |      | mA   |  |  |
| 1.3 V (DIFSENS) Regulator Section                                   |                                             |      |      |      |      |  |  |
| 1.3 V regulator                                                     | -5mA ≤ IDIFSENS ≤ 50 μA                     | 1.2  | 1.3  | 1.4  | V    |  |  |
| Short-circuit source current                                        | VDIFSENS = 0 V                              | -5   | -8   | -15  | mA   |  |  |
| Short-circuit sinkcurrent                                           | VDIFSENS = 2.75 V                           | 50   |      | 200  | μΑ   |  |  |
| Differential Termination Section (Applies to each line pair 1–27)   |                                             |      |      |      |      |  |  |
| Differential bias voltage                                           |                                             | 100  |      | 125  | mV   |  |  |
| Differential impedance                                              |                                             | 100  | 105  | 110  | Ω    |  |  |
| Common-mode bias voltage                                            | L+ and L- shorted together                  | 1.15 | 1.25 | 1.35 | V    |  |  |
| Common-mode impedance                                               | L+ and L- shorted together, See Note 2      | 110  | 140  | 165  | Ω    |  |  |
| Disconnected Termination Section                                    |                                             |      |      |      |      |  |  |
| Output leakage current                                              |                                             |      | 10   | 400  | nA   |  |  |
| Output capacitance                                                  | SE measurement to GND, See Note 3           |      |      | 3    | pF   |  |  |
| Disconnect Control (DISCNCT1) or (DISNCNT2) and DIFFB Input Section |                                             |      |      |      |      |  |  |
| DISCNCT threshold voltage                                           |                                             | 0.8  | 1.3  | 2.0  | V    |  |  |
| DISCNCT input current                                               | V <sub>DISCNCT</sub> = 0 V and 2.0 V        | -30  |      | -10  | μΑ   |  |  |
| DIFFB SE to LVD threshold voltage                                   |                                             | 0.5  | 0.6  | 0.7  | V    |  |  |
| DIFFB LVD to HPD threshold voltage                                  |                                             | 1.9  | 2.05 | 2.2  | V    |  |  |
| DIFFB Input current                                                 | 0 V ≤ V <sub>DIFFB</sub> ≤ 2.75 V           | -10  |      | 10   | μΑ   |  |  |
| Low-Voltage Differential (LVD) Status Bit Se                        | ection                                      |      |      |      |      |  |  |
| Source current                                                      | V <sub>LOAD</sub> = 2.4 V                   |      | -6   | -4   | mA   |  |  |
| Sink current                                                        | $V_{LOAD} = 0.4 V$                          | 2    | 5    |      | mA   |  |  |
| Time Delay/Filter Section                                           |                                             |      |      |      |      |  |  |
| Mode change delay                                                   | (See Note 4)                                | 100  | 190  | 300  | ms   |  |  |
| Thermal Shutdown Section                                            |                                             |      |      |      |      |  |  |
| Thermal shutdown threshold                                          | For increasing temperature                  | 140  | 155  | 170  | °C   |  |  |
| Thermal shutdown hysteresis                                         |                                             |      | 10   |      | °C   |  |  |

NOTES: 1. VCM is applied to all L+ and L- lines simultaneously.

2. 
$$Z_{CM} = \frac{2.0 \text{ V} - 0.5 \text{ V}}{\left[I_{VCM \text{ (max)}} - I_{VCM \text{ (max)}}\right]}, V_{CM(max)} = 2.0 \text{ V}, V_{CM(min)} = 0.5 \text{ V}$$

- 3. Ensured by design, not production tested.
- 4. A new mode change can begin any time after a previous mode change has been detected.



# UCC5686, UCC5687 27-LINE 3-V - 5-V LVD TERMINATOR FOR WIDE ULTRA2 AND ULTRA3 SCSI WITH INTEGRATED SPI-3 DELAY

SLUS459A - OCTOBER 2000

## pin descriptions

**STRMPWR:** 2.7 V to 5.25 V power supply for all circuitry except the 1.25-V regulator.

**SGND:** Ground reference for all circuitry except the 1.25-V regulator. **PTRMPWR:** 2.7 V to 5.25 V power supply for the 1.25-V regulator.

PGND: Ground reference for the 1.25-V regulator.

**REG:** Output of the internal 1.25-V regulator; must be connected to a 4.7- $\mu$ F bypass capacitor and a high-frequency, low-ESR 0.01- $\mu$ F capacitor to GND.

**DIFSENS:** Drives the SCSI bus DIFF SENSE line to 1.3 V to detect what types of devices are tied to the bus.

**DIFFB:** DIFF SENSE input pin. Connect through a  $20-k\Omega$  resistor to DIFSENS and through a  $0.1-\mu$ F capacitor to GND. Input to comparators that detect what type of drives are connected to the SCSI bus.

**DISCNCT1:** Disconnect one controls termination lines 10–27 (control and low byte).

**DISCNCT2:** Disconnect two controls termination lines 1–9 (high byte).

LVD: TTL compatible status bit indicating when low-voltage-differential voltage is present on DIFFB.

L1- thru L27-: Negative lines for the SCSI bus.

L1+ thru L27+: Positive lines for the SCSI bus.



SLUS459A - OCTOBER 2000

#### **APPLICATION INFORMATION**



NOTE A: Close S1, S2, S3, and S4 to connect terminators in UCC5686. Open S1, S2, S3, and S4 to connect terminators in UCC5687.

**Figure 1. Typical Application Diagram** 

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated