TOSHIBA TH58512FTI **TENTATIVE** TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS 512-MBIT (64M $\times$ 8 BITS) CMOS NAND E<sup>2</sup>PROM ### DESCRIPTION The TH58512 is a single 3.3-V 512-Mbit (553,648,128) bit NAND Electrically Erasable and Programmable Read-Only Memory (NAND $E^2PROM$ ) organized as 528 bytes $\times$ 32 pages $\times$ 4096 blocks. The device has a 528-byte static register which allows program and read data to be transferred between the register and the memory cell array in 528-byte increments. The Erase operation is implemented in a single block unit (16 Kbytes + 512 bytes: 528 bytes × 32 pages). The TH58512 is a serial-type memory device which utilizes the I/O pins for both address and data input / output as well as for command inputs. The Erase and Program operations are automatically executed making the device most suitable for applications such as solid-state file storage, voice recording, image file memory for still cameras and other systems which require high-density non- volatile memory data storage. ### **FEATURES** Organization Memory cell array $528 \times 64K \times 8 \times 2$ $528 \times 8$ Register Page size 528 bytes (16K + 512) bytes Block size Read, Reset, Auto Page Program Auto Block Erase, Status Read Mode control Serial input/output Command control Power supply $V_{CC} = 3.3 V \pm 0.3 V$ Access time $25 \mu s max$ Cell array-register Serial Read cycle 50 ns min Operating current Read (50-ns cycle) 10 mA typ. 10 mA typ. Program (avg.) Erase (avg.) 10 mA typ. Standby $100 \mu A \text{ max}$ Packages TH58512FT: # PIN ASSIGNMENT (TOP VIEW) | WE I 18 31 1/O3 WP I 19 30 1/O2 NC I 20 29 1/O1 NC I 21 28 NC NC I 22 27 1 NC NC I 23 26 1 NC NC I 24 25 1 NC | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| # PIN NAMES | I/O Port | | | | | |----------------------|--|--|--|--| | Chip Enable | | | | | | Write Enable | | | | | | Read Enable | | | | | | Command Latch Enable | | | | | | Address Latch Enable | | | | | | Write Protect | | | | | | Ready/Busy | | | | | | Ground input | | | | | | Power Supply | | | | | | Power Supply Ground | | | | | | | | | | | TOSHIBA is continually working to improve the quality and the reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to observe standards of safety, and to avoid situations in which a malfunction or failure of a TOSHIBA product could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent products specifications. Also, please keep in mind the precautions and conditions set forth in the TOSHIBA Semiconductor Reliability Handbook. The products described in this document are subject to foreign exchange and foreign trade control laws. The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. The information contained herein is subject to change without notice. # **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | ITEM | RATING | UNIT | |---------------------|------------------------------|-------------------------------------------------------------------------|------| | V <sub>CC</sub> | Power Supply Voltage | -0.6 to 4.6 | V | | V <sub>IN</sub> | Input Voltage | -0.6 to 4.6 | ٧ | | V <sub>I/O</sub> | Input / Output Voltage | $-0.6 \text{ V} \sim \text{V}_{cc} + 0.3 \text{ V} (\le 4.6 \text{ V})$ | V | | P <sub>D</sub> | Power Dissipation | 0.3 | W | | T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260 | °C | | T <sub>STG</sub> | Storage Temperature | -55 to 150 | °C | | T <sub>OPR</sub> | Operating Temperature | -40 to 85 | °C | # <u>CAPACITANCE</u> \*(Ta = $25^{\circ}$ C, f = 1 MHz) | SYMBOL | PARAMETER | CONDITION | MIN | MAX | UNIT | |------------------|-----------|------------------------|-----|-----|------| | C <sub>IN</sub> | Input | V <sub>IN</sub> = 0 V | - | 20 | РF | | C <sub>OUT</sub> | Output | V <sub>OUT</sub> = 0 V | ı | 20 | РF | <sup>\*</sup> This parameter is periodically sampled and is not tested for every device. # VALID BLOCKS (1) | SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT | |-----------------|------------------------|------|------|------|--------| | N <sub>VB</sub> | Number of Valid Blocks | 4016 | - | 4096 | Blocks | <sup>(1)</sup> The TH58512 occasionally contains unusable blocks. Refer to Application Note (13) toward the end of this document. # **RECOMMENDED DC OPERATING CONDITIONS** | SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT | |-----------------|--------------------------|-------|------|-----------------------|------| | V <sub>CC</sub> | Power Supply Voltage | 3.0 | 3.3 | 3.6 | V | | V <sub>IH</sub> | High Level Input Voltage | 2.0 | _ | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Low Level Input Voltage | -0.3* | - | 0.8 | V | <sup>\*</sup> -2 V (pulse width $\leq 20 \text{ ns}$ ) # **DC CHARACTERISTICS** $(Ta = -40^{\circ} \text{ to } 85^{\circ}\text{C}, V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V})$ | SYMBOL | PARAMETER | CONDITION | MIN | TYP. | MAX | UNIT | |-----------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|-----|------|------|------| | I <sub>IL</sub> | Input Leakage Current | $V_{IN} = 0 V \text{ to } V_{CC}$ | _ | _ | ± 10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 0.4 V \text{ to } V_{CC}$ | _ | _ | ± 10 | μA | | I <sub>CCO1</sub> | Operating Current (Serial Read) | $\overline{\text{CE}} = V_{\text{IL}}$ , $I_{\text{OUT}} = 0 \text{ mA}$ , $t_{\text{cycle}} = 50 \text{ ns}$ | _ | 10 | 30 | mA | | I <sub>CCO3</sub> | Operating Current (Command Input) | t <sub>cycle</sub> = 50 ns | _ | 10 | 30 | mA | | I <sub>CCO4</sub> | Operating Current (Data Input) | t <sub>cycle</sub> = 50 ns | - | 10 | 30 | mA | | I <sub>CCO5</sub> | Operating Current (Address Input) | t <sub>cycle</sub> = 50 ns | _ | 10 | 30 | mA | | I <sub>CCO7</sub> | Programming Current | - | - | 10 | 30 | mA | | I <sub>CCO8</sub> | Erasing Current | - | - | 10 | 30 | mA | | I <sub>CCS1</sub> | Standby Current | CE = V <sub>IH</sub> | - | - | 1 | mA | | I <sub>CCS2</sub> | Standby Current | $\overline{CE} = V_{CC} - 0.2 V$ | - | _ | 100 | μA | | V <sub>OH</sub> | High Level Output Voltage | I <sub>OH</sub> = -400 μA | 2.4 | _ | _ | > | | V <sub>OL</sub> | Low Level Output Voltage | I <sub>OL</sub> = 2.1 mA | _ | _ | 0.4 | ٧ | | I <sub>OL</sub> (R/B) | Output Current of R/B Pin | V <sub>OL</sub> = 0.4 V | _ | 8 | _ | mA | # AC CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS (Ta = -40° to 85°C, $V_{CC}$ = 3.3 V ± 0.3 V) | SYMBOL | PARAMETER | MIN | MAX | UNIT | NOTES | |--------------------|--------------------------------------------------------|-----|----------------|------|-------| | t <sub>CLS</sub> | CLE Setup Time | 0 | - | ns | | | t <sub>CLH</sub> | CLE Hold Time | 10 | _ | ns | | | t <sub>CS</sub> | CE Setup Time | 0 | _ | ns | | | t <sub>CH</sub> | CE Hold Time | 10 | _ | ns | | | t <sub>WP</sub> | Write Pulse Width | | _ | ns | | | t <sub>ALS</sub> | ALE Setup Time | 0 | - | ns | | | t <sub>ALH</sub> | ALE Hold Time | 10 | - | ns | | | t <sub>DS</sub> | Data Setup Time | 20 | _ | ns | | | t <sub>DH</sub> | Data Hold Time | 10 | _ | ns | | | t <sub>WC</sub> | Write Cycle Time | 50 | _ | ns | | | t <sub>WH</sub> | WE-High Hold Time | 15 | _ | ns | | | t <sub>WW</sub> | WP High to WE Low | 100 | _ | ns | | | t <sub>RR</sub> | Ready-to-RE Falling Edge | 20 | _ | ns | | | t <sub>RP</sub> | Read Pulse Width | 35 | _ | ns | | | t <sub>RC</sub> | Read Cycle Time | | _ | ns | | | t <sub>REA</sub> | RE Access Time (Serial Data Access) | _ | 35 | ns | | | t <sub>CEH</sub> | CE-High Time for Last Address in Serial Read Cycle | 100 | _ | ns | (2) | | t <sub>REAID</sub> | RE Access Time (ID Read) | _ | 35 | ns | | | t <sub>OH</sub> | Data Output Hold Time | 10 | _ | ns | | | t <sub>RHZ</sub> | RE-High-to-Output-High Impedance | _ | 30 | ns | | | t <sub>CHZ</sub> | CE-High-to-Output-High Impedance | _ | 20 | ns | | | t <sub>REH</sub> | RE-High Hold Time | 15 | _ | ns | | | t <sub>IR</sub> | Output-High-Impedance-to-RE Rising Edge | 0 | _ | ns | | | t <sub>RSTO</sub> | RE Access Time (Status Read) | _ | 35 | ns | | | t <sub>CSTO</sub> | CE Access Time (Status Read) | _ | 45 | ns | | | t <sub>RHW</sub> | RE High to WE Low | 0 | _ | ns | | | t <sub>WHC</sub> | WE High to CE Low | 30 | - | ns | | | t <sub>WHR</sub> | WE High to RE Low | 30 | _ | ns | | | t <sub>AR1</sub> | ALE Low to RE Low (ID Read) | 100 | _ | ns | | | t <sub>CR</sub> | CE Low to RE Low (ID Read) | 100 | - | ns | | | t <sub>R</sub> | Memory Cell Array to Starting Address | - | 25 | μS | | | t <sub>WB</sub> | WE High to Busy | - | 200 | ns | | | t <sub>AR 2</sub> | ALE Low to RE Low (Read Cycle) | 50 | - | ns | | | t <sub>RB</sub> | RE Last Clock Rising Edge to Busy (in Sequential Read) | - | 200 | ns | | | t <sub>CRY</sub> | CE High to Ready (When interrupted by CE in Read Mode) | - | 600 + tr (R/B) | ns | (1) | | t <sub>RST</sub> | Device Reset Time (Read/Program/Erase) | _ | 6/10/500 | μS | | # **AC TEST CONDITIONS** Input level : 2.4 V/0.4 V Input pulse rise and fall time : 3ns $\begin{array}{lll} \mbox{Input comparison level} & : & 1.5 \ \mbox{V} / 1.5 \ \mbox{V} \\ \mbox{Output data comparison level} & : & 1.5 \ \mbox{V} / 1.5 \ \mbox{V} \end{array}$ Output load : $1 \text{ TTL} + C_L (100 \text{ pF})$ Note: (1) $\overline{\text{CE}}$ High to Ready time depends on the pull-up resistor tied to the R/ $\overline{\text{B}}$ pin. (Refer to Application Note(7) toward the end of this document.) (2) Sequentral Read is terminated when $t_{CEU}$ is grater than or equal to 100ns. If the $\overline{RE}$ to $\overline{CE}$ delay is less than 30 ns, $R/\overline{B}$ signal stays Ready. # PROGRAMMING AND ERASING CHARACTERISTICS $(Ta = -40^{\circ} \text{ to } 85^{\circ}\text{C}, V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V})$ | SYMBOL | PARAMETER | MIN | TYP. | MAX | UNIT | NOTES | |---------------------|-------------------------------------------|-----|------|---------------------|---------|-------| | t <sub>PROG</sub> | Average Programming Time | | 200 | 1000 | $\mu$ S | | | N | Number of Programming Cycles on Same Page | | | 10 | | (1) | | t <sub>BERASE</sub> | Block Erasing Time | | 3 | 5 | ms | | | P/E | Number of Program/Erase Cycles | | | 1 × 10 <sup>5</sup> | | (2) | <sup>(1)</sup> Refer to Application Note 12 toward the end of this document. <sup>(2)</sup> Refer to Application Note 15 toward the end of this document. # **TIMING DIAGRAMS** # Latch Timing Diagram for Command/Address/Data # Command Input Cycle Timing Diagram : $V_{\mathsf{IH}}$ or $V_{\mathsf{IL}}$ ### Address Input Cycle Timing Diagram # Data Input Cycle Timing Diagram : V<sub>IH</sub> or V<sub>IL</sub> # Serial Read Cycle Timing Diagram # Status Read Cycle Timing Diagram ### Read Cycle (1) Timing Diagram # Read Cycle (1) Timing Diagram: When Interrupted by CE ### Read Cycle (2) Timing Diagram ### Read Cycle (3) Timing Diagram $: V_{\mathsf{IH}} \ \mathsf{or} \ \mathsf{V}_{\mathsf{IL}}$ ### Sequential Read (1) Timing Diagram ### Sequential Read (2) Timing Diagram R/B # Ν M Page м access : $V_{IH}$ or $V_{IL}$ Page M + 1 access ### Auto-Program Operation Timing Diagram ### Auto Block Erase Timing Diagram # ID Read Operation Timing Diagram TOSHIBA TH58512FTI ### PIN FUNCTIONS The device is a serial access memory which utilizes time-sharing input of address information. The device pin-outs are configured as shown in Figure 1. #### Command Latch Enable: CLE The CLE input signal is used to control loading of the operation mode command into the internal command register. The command is latched into the command register from the I/O port on the rising edge of the WE signal while CLE is High. #### Address Latch Enable: ALE The ALE signal is used to control loading of either address information or input data into the internal address/data register. Address information is latched on the rising edge of WE if ALE is High. Input data is latched if ALE is Low. #### Chip Enable: CE The device goes into a low-power Standby mode when $\overline{CE}$ goes High during a Read operation. The $\overline{CE}$ signal is ignored when device is in Busy state (R/B = L), such as during a Program or Erase operation, and will not enter Standby mode even if the $\overline{CE}$ input goes High. The $\overline{CE}$ signal must stay Low during the Read mode Busy state to ensure that memory array data is correctly transferred to the data register. #### Write Enable: WE The $\overline{WE}$ signal is used to control the acquisition of data from the I/O port. #### Read Enable: RE The $\overline{RE}$ signal controls serial data output. Data is available $t_{REA}$ after the falling edge of $\overline{RE}$ . The internal column address counter is also incremented (Address = Address + 1) on this falling edge. #### I/O Port: I/O1 to 8 The I/O1 to 8 pins are used as a port for transferring address, command and input/output data to and from the device. ### Write Protect: WP The $\overline{WP}$ signal is used to protect the device from accidental programming or erasing. The internal voltage regulator is reset when $\overline{WP}$ is Low. This signal is usually used for protecting the data during the power-on/off sequence when input signals are invalid. #### Ready/Busy: R/B The $R/\overline{B}$ output signal is used to indicate the operating condition of the device. The $R/\overline{B}$ signal is in Busy state ( $R/\overline{B}=L$ ) during the Program, Erase and Read operations and will return to Ready state ( $R/\overline{B}=H$ ) after completion of the operation. The output buffer for this signal is an open drain. Figure 1. Pinout # **TOSHIBA** ### Schematic Cell Layout and Address Assignment The Program operation works on page units while the Erase operation works on block units. Figure 2. Schematic Cell Layout A page consists of 528 bytes in which 512 bytes are used for main memory storage and 16 bytes are for redundancy or for other uses. 1 page = 528 bytes 1 block = 528 bytes $\times$ 32 pages = (16K + 512) bytes Capacity = 528 bytes $\times$ 32 pages $\times$ 4096 blocks An address is read in via the I/O port over four consecutive clock cycles, as shown in Table 1. Table 1. Addressing | | I/O8 | 1/07 | 1/06 | I/O5 | 1/04 | I/O3 | 1/02 | I/O1 | |--------------|------|------|------|------|------|------|------|------| | First cycle | A7 | A6 | A5 | Α4 | А3 | A2 | A1 | A0 | | Second cycle | A16 | A15 | A14 | A13 | A12 | A11 | A10 | A9 | | Third cycle | A24 | A23 | A22 | A21 | A20 | A19 | A18 | A17 | | Fourth cycle | *L A25 | A0 to A7: Column address A9 to A25: Page address (A14 to A25: Block address A9 to A13: NAND address in block ### Operation Mode: Logic and Command Tables The operation modes such as Program, Erase, Read and Reset are controlled by the ten different command operations shown in Table 3. Address input, command input and data input/output are controlled by the CLE, ALE, $\overline{CE}$ , $\overline{WE}$ , $\overline{RE}$ and $\overline{WP}$ signals, as shown in Table 2. Table 2. Logic Table | | CLE | ALE | CE | WE | RE | WP | |---------------------------|-----|-----|----|-----|----------|----| | Command Input | Н | L | L | | Н | * | | Data Input | L | L | L | 7上不 | Н | * | | Address Input | L | Н | L | 7_禾 | Н | * | | Serial Data Output | L | L | L | Н | <b>~</b> | * | | During Programming (Busy) | * | * | * | * | * | Н | | During Erasing (Busy) | * | * | * | * | * | Н | | Program, Erase Inhibit | * | * | * | * | * | L | H: $V_{IH}$ , L: $V_{IL}$ , \*: $V_{IH}$ or $V_{IL}$ <sup>\*:</sup> A8 is automatically set to Low or High by a 00H command or a 01H command. <sup>\*:</sup> I/O2 to I/O8 must be set to Low in the fourth cycle. Table 3. Command table (HEX) | | First Cycle | Second Cycle | Acceptable while Busy | |-------------------|-------------|--------------|-----------------------| | Serial Data Input | 80 | _ | | | Read Mode (1) | 00 | _ | | | Read Mode (2) | 01 | _ | | | Read Mode (3) | 50 | _ | | | Reset | FF | _ | 0 | | Auto Program | 10 | _ | | | Auto Block Erase | 60 | D0 | | | Status Read | 70 | _ | 0 | | ID Read | 90 | _ | | HEX data bit assignment (Example) Once the device has been set to Read mode by a 00H, 01H or 50H command, additional Read commands are not needed for sequential page Read operations. Table 4 shows the operation states for Read mode. Table 4. Read mode operation states | | CLE | ALE | CE | WE | RE | I/O1 TO I/O8 | Power | |-----------------|-----|-----|----|----|----|----------------|---------| | Output Select | L | L | L | Н | L | Data output | Active | | Output Deselect | L | L | L | Н | Н | High impedance | Active | | Standby | L | L | Н | Н | * | High impedance | Standby | H: V<sub>IH</sub> L: V<sub>IL</sub> \*: V<sub>IH</sub> or V<sub>IL</sub> # **DEVICE OPERATION** ### Read Mode (1) Read mode (1) is set when a "00H" command is issued to the Command register. Refer to Figure 3 below for timing details and the block diagram. Figure 3. Read mode (1) operation A data transfer operation from the cell array to the register starts on the rising edge of WE in the fourth cycle (after the address information has been latched). The device will be in Busy state during this transfer period. The $\overline{\text{CE}}$ signal must stay Low after the fourth address input and during Busy state. After the transfer period the device returns to Ready state. Serial data can be output synchronously with the $\overline{\text{RE}}$ clock from the start pointer designated in the address input cycle. ### Read Mode (2) Figure 4. Read mode (2) operation from column address 0. ### Read Mode (3) Read mode (3) has the same timing as Read modes (1) and (2) but is used to access information in the extra 16-byte redundancy area of the page. The start pointer is therefore set to a value between byte 512 and byte 527. ### Sequential Read (1)(2)(3) This mode allows the sequential reading of pages without additional address input. Sequential Read modes (1) and (2) output the contents of addresses 0 to 527 as shown above, while Sequential Read mode (3) outputs the contents of the redundant address locations only. When the page address reaches the next block address, read command(00H/01H/50H) and address input are needed. ### Status Read The device automatically implements the execution and verification of the Program and Erase operations. The Status Read function is used to monitor the Ready/Busy status of the device, determine the result (pass/fail) of a Program or Erase operation, and determine whether the device is in Protect mode. The device status is output via the I/O port on the $\overline{\text{RE}}$ clock after a "70H" command input. The resulting information is outlined in Table 5. Table 5. Status output table | | STATUS | | OUTPUT | |------|---------------|------------|------------------| | 1/01 | Pass / Fail | Pass: 0 | Fail: 1 | | 1/02 | Not Used | 0 | | | 1/03 | Not Used | 0 | | | 1/04 | Not Used | 0 | | | 1/05 | Not Used | 0 | | | 1/06 | Not Used | 0 | | | 1/07 | Ready / Busy | Ready: 1 | Busy: 0 | | 1/08 | Write Protect | Protect: 0 | Not Protected: 1 | The Pass/Fail status on I/O1 is only valid when the device is in the Ready state. An application example with multiple devices is shown in Figure 6. Figure 6. Status Read timing application example System Design Note: If the $R/\overline{B}$ pin signals from multiple devices are wired together as shown in the diagram, the Status Read function can be used to determine the status of each individual device. TOSHIBA TH58512FTI #### Auto Page Program The device carries out an Automatic Page Program operation when it receives a "10H" Program command after the address and data have been input. The sequence of command, address and data input is shown below. (Refer to the detailed timing chart.) #### Auto Block Erase The Auto Block Erase operation starts on the rising edge of WE after the Erase Start command "D0H" which follows the Erase Setup command "60H". This two-cycle process for Erase operations acts as an extra layer of protection from accidental erasure of data due to external noise. The device automatically executes the Erase and Verify operations. ### Reset The Reset mode stops all operations. For example, in the case of a Program or Erase operation the internally generated voltage is discharged to 0 volts and the device enters Wait state. The address and data registers are set as follows after a Reset: Address Register: All "0" Data Register: All "1" Operation Mode: Wait state The response to an "FFH" Reset command input during the various device operations is as follows: · When a Reset (FFH) command is input during programming · When a Reset (FFH) command is input during erasing When a Reset (FFH) command is input during a Read operation · When a Status Read command (70H) is input after a Reset · When two or more Reset commands are input in succession ### ID Read The TH58512 contains ID codes which identify the device type and the manufacturer. The ID codes can be read out under the following timing conditions: For the specifications of the access times $t_{\text{REAID}}$ , $t_{\text{CR}}$ and $t_{\text{AR1}}$ refer to the AC Characteristics. Figure 13. ID Read timing Table 6. Code table | | I/O8 | 1/07 | 1/06 | I/O5 | 1/04 | I/O3 | 1/02 | I/O1 | Hex Data | |-------------|------|------|------|------|------|------|------|------|----------| | Maker code | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 98H | | Device code | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 76H | ### APPLICATION NOTES AND COMMENTS ### (1) Prohibition of unspecified commands The operation commands are listed in Table 3. Input of a command other than those specified in Table 3 is prohibited. Stored data may be corrupted if an unknown command is entered during the command cycle. (2) Restriction of command while Busy state During Busy state, do not input any command except 70H and FFH. (3) Pointer control for "00H", "01H" and "50H" The device has three Read modes which set the destination of the pointer. Table 7 shows the destination of the pointer, and Figure 14 is a block diagram of their operations. Table 7. Pointer Destination | Read Mode | Command | Pointer | |-----------|---------|------------| | (1) | 00H | 0 to 255 | | (2) | 01H | 256 to 511 | | (3) | 50H | 512 to 527 | Figure 14. Pointer control The pointer is set to region A by the "00H" command, to region B by the "01H" command, and to region C by the "50H" command. #### (Example) The "00H" command must be input to set the pointer back to region A when the pointer is pointing to region C. To program region C only, set the start point to region C using the 50H command. Figure 15. Example of How to Set the Pointer ### (4) Acceptable commands after Serial Input command "80H" Once the Serial Input command "80H" has been input, do not input any command other than the Program Execution command "10H" or the Reset command "FFH". If a command other than "10H" or "FFH" is input, the Program operation is not performed. ### (5) Status Read during a Read operation The device status can be read out by inputting the Status Read command "70H" in Read mode. Once the device has been set to Status Read mode by a "70H" command, the device will not return to Read mode. Therefore, a Status Read during a Read operation is prohibited. However, when the Read command "00H" is input during [A], Status mode is reset and the device returns to Read mode. In this case, data output starts automatically from address N and address input is unnecessary. ### (6) Auto programming failure ### (7) $R/\overline{B}$ : termination for the Ready/Busy pin $(R/\overline{B})$ A pull-up resistor needs to be used for termination because the $R/\overline{B}$ buffer consists of an open drain circuit. This data may vary from device to device. We recommend that you use this data as a reference when selecting a resistor value. ### (8) Status after power-on The following sequence is necessary because some input signals may not be stable at power-on. Figure 20. ### (9) Power-on/off sequence: The $\overline{WP}$ signal is useful for protecting against data corruption at power-on/off. The following timing sequence is necessary: Figure 21. Power-on/off Sequence # (10) Note regarding the $\overline{WP}$ signal The Erase and Program operations are automatically reset when $\overline{WP}$ goes Low. The operations are enabled and disabled as follows: ### **Enable Programming** # Disable Programming ### **Enable Erasing** ### Disable Erasing ### (11) When four address cycles are input Although the device may read in a fourth address, it is ignored inside the chip. # Read operation Internal read operation starts when WE goes High in the third cycle. Figure 22. # Program operation Figure 23. ### (12) Several programming cycles on the same page (Partial Page Program) A page can be divided into up to 10 segments. Each segment can be programmed individually as follows: Figure 24. Note: The input data for unprogrammed or previously programmed page segments must be "1" (i.e. the inputs for all page bytes outside the segment which is to be programmed should be set to all "1"). ### (13) Note regarding the $\overline{RE}$ signal The internal column address counter is incremented synchronously with the $\overline{RE}$ clock in Read mode. Therefore, once the device has been set to Read mode by a "00H", "01H" or "50H" command, the internal column address counter is incremented by the $\overline{RE}$ clock independently of the address input timing. If the $\overline{RE}$ clock input pulses start before the address input, and the pointer reaches the last column address, an internal read operation (array $\rightarrow$ register) will occur and the device will enter Busy state. (Refer to Figure 25.) Hence the RE clock input must start after the address input. TOSHIBA TH58512FTI #### (14) Invalid blocks (bad blocks) The device contains unusable blocks. Therefore, the following issues must be recognized: line by the Select gate. The number of valid blocks is as follows: | | MIN | TYP. | MAX | UNIT | |---------------------|------|------|------|-------| | Valid (Good) Blocks | 4016 | - | 4096 | Block | Check if the device has any bad blocks after device installation into affect the performance of good blocks because it is isolated from the Bit the system. Do not try to access bad blocks. A bad block does not Figure 26. Figure 28 shows the flow for bad block testing ### (15) Failure phenomena for Program and Erase operations The device may fail during a Program or Erase operation. The following possible failure modes should be considered when implementing a highly reliable system | FAILURE MODE | | DETECTION AND COUNTERMEASURE SEQUENCE | | | | |--------------|---------------------|----------------------------------------------------------|--|--|--| | Block | Erase Failure | Status Read after Erase $ ightarrow$ Block Replacement | | | | | Page | Programming Failure | Status Read after Program $ ightarrow$ Block Replacement | | | | | Single Bit | Programming Failure | (1) Block Verify after Program $\rightarrow$ Retry | | | | | "1 → 0" | | (2) ECC | | | | - ECC : Error Correction Code → Hamming Code etc. Example: 1-bit correction & 2-bit detection - Block Replacement ### **Program** When an error hoppens in Block A, try to reprogram the data into another (Block B) by loading from an external buffer. Then, prevent further system accesses to Block A (by creating a bad block table or by using another appropriate scheme). #### <u>Erase</u> When an error occurs for an Erase operation, prevent future accesses to this bad block (again by creating a table within the system or by using another appropriate scheme). # **BAD BLOCK TEST FLOW** C : Checkerboard pattern C: Inverted checkerboard pattern Blank check: 1 Block Read (FFH) Figure 28. # PACKAGE DIMENSIONS • Plastic TSOP