# S25FL008A 8-Megabit CMOS 3.0 Volt Flash Memory with 50 MHz SPI (Serial Peripheral Interface) Bus Data Sheet **Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See *Notice On Data Sheet Designations* for definitions. ## **Notice On Data Sheet Designations** Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions. #### **Advance Information** The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content: "This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice." #### **Preliminary** The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content: "This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications." #### Combination Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page. #### **Full Production (No Designation on Document)** When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or $V_{IO}$ range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category: "This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur." Questions regarding these document designations may be directed to your local sales office. ## S25FL008A # 8-Megabit CMOS 3.0 Volt Flash Memory with 50 MHz SPI (Serial Peripheral Interface) Bus Data Sheet #### **Distinctive Characteristics** #### **Architectural Advantages** - Single power supply operation - Full voltage range: 2.7 to 3.6 V read and program operations - Memory Architecture - Sixteen sectors with 512 Kb each - Program - Page Program (up to 256 bytes) in 1.5 ms (typical) - Program operations are on a page by page basis - Erase - 0.5 s typical sector erase time - 6 s typical bulk erase time - Cycling Endurance - 100,000 cycles per sector typical - Data Retention - 20 years typical - Device ID - JEDEC standard two-byte electronic signature - RES command one-byte electronic signature for backward compatibility - Process Technology - Manufactured on 0.20 μm MirrorBit<sup>™</sup> process technology #### ■ Package Option - Industry Standard Pinouts - 8-pin SO package (208 mils) - 8-contact USON Package (5 x 6mm) #### **Performance Characteristics** - Speed - 50 MHz clock rate (maximum) - Power Saving Standby Mode - Standby Mode 20 µA (typical) - Deep Power-down Mode 1.5 μA (typical) #### **Memory Protection Features** - Memory Protection - W# pin works in conjunction with Status Register Bits to protect specified memory areas - Status Register Block Protection bits (BP2, BP1, BP0) in status register configure parts of memory as read-only #### **Software Features** - SPI Bus Compatible Serial Interface ## **General Description** The S25FL008A is a 3.0 Volt (2.7 V to 3.6 V), single-power-supply Flash memory device. The device consists of 16 sectors, each with 512 Kb memory. The device accepts data written to SI (Serial Input) and outputs data on SO (Serial Output). The devices are designed to be programmed in-system with the standard system 3.0 volt $V_{CC}$ supply. The memory can be programmed 1 to 256 bytes at a time, using the Page Program command. The device supports Sector Erase and Bulk Erase commands. Each device requires only a 3.0 volt power supply (2.7 V to 3.6 V) for both read and write functions. Internally generated and regulated voltages are provided for the program operations. This device does not require a $V_{PP}$ supply. #### Data Sheet ## **Table of Contents** | DIST | inctive Characteristics. | . ! | |-------|---------------------------------------------------------------------------|-----| | Gen | eral Description | . 2 | | Table | e of Contents | . 3 | | List | of Figures | . 4 | | List | of Tables | . 4 | | 1. | Block Diagram | . 5 | | 2. | Connection Diagrams | . 6 | | 3. | Input/Output Descriptions | . 7 | | 4. | Logic Symbol | . 7 | | 5. | Ordering Information | | | 6. | Spansion SPI Modes | | | 7. | Device Operations | | | /. | 7.1 Byte or Page Programming | | | | 7.2 Sector Erase / Bulk Erase | | | | 7.3 Monitoring Program or Erase Operations Using the Status Register | | | | 7.4 Active Power and Standby Power Modes | | | | 7.5 Status Register | | | | 7.7 Hold Mode (HOLD#) | | | 8. | Sector Address Table. | | | | Command Definitions | | | 9. | 9.1 Read Data Bytes (READ) | | | | 9.2 Read Data Bytes at Higher Speed (FAST_READ) | | | | 9.3 Read Identification (RDID) | | | | 9.4 Write Enable (WREN) | | | | 9.5 Write Disable (WRDI) | | | | 9.6 Read Status Register (RDSR) | | | | 9.7 Write Status Register (WRSR) | | | | 9.9 Sector Erase (SE) | | | | 9.10 Bulk Erase (BE) | | | | 9.11 Deep Power Down (DP) | | | | 9.12 Release from Deep Power Down (RES) | | | | 9.12.1 Release from Deep Power Down and Read Electronic Signature (RES) | | | 10. | Power-up and Power-down | | | 11. | Initial Delivery State | | | 12. | Absolute Maximum Ratings | | | 13. | Operating Ranges | | | 14. | DC Characteristics | | | 15. | Test Conditions | 24 | | 16. | AC Characteristics | 25 | | 17. | Physical Dimensions | | | | 17.1 SOC 008 wide—8-pin Plastic Small Outline 208 mils Body Width Package | | | 18 | Revision History | 30 | # **List of Figures** | Figure 2.1 | 8-pin Plastic Small Outline Package (SO) | . 6 | |-------------|-------------------------------------------------------------------|-----| | Figure 2.2 | 8L USON (5 x 6 mm <sup>2</sup> ) Package | . 6 | | Figure 6.1 | Bus Master and Memory Devices on the SPI Bus | . 9 | | Figure 6.2 | SPI Modes Supported | . 9 | | Figure 7.1 | Hold Mode Operation | | | Figure 9.1 | Read Data Bytes (READ) Command Sequence | 13 | | Figure 9.2 | Read Data Bytes at Higher Speed (FAST_READ) Command Sequence | 14 | | Figure 9.3 | Read Identification (RDID) Command Sequence and Data-Out Sequence | 15 | | Figure 9.4 | Write Enable (WREN) Command Sequence | 15 | | Figure 9.5 | Write Disable (WRDI) Command Sequence | 16 | | Figure 9.6 | Read Status Register (RDSR) Command Sequence | 16 | | Figure 9.7 | Write Status Register (WRSR) Command Sequence | 17 | | Figure 9.8 | Page Program (PP) Command Sequence | | | Figure 9.9 | Sector Erase (SE) Command Sequence | 19 | | Figure 9.10 | Bulk Erase (BE) Command Sequence | 20 | | Figure 9.11 | Deep Power Down (DP) Command Sequence | 21 | | Figure 9.12 | Release from Deep Power Down (RES) Command Sequence | 21 | | Figure 9.13 | Release from Deep Power Down and | | | | Read Electronic Signature (RES) Command Sequence | 22 | | Figure 10.1 | Power-Up Timing Diagram | 23 | | Figure 15.1 | AC Measurements I/O Waveform | 24 | | Figure 16.1 | SPI Mode 0 (0,0) Input Timing | 26 | | Figure 16.2 | SPI Mode 0 (0,0) Output Timing | 26 | | Figure 16.3 | HOLD# Timing | 27 | | Figure 16.4 | Write Protect Setup and Hold Timing during WRSR when SRWD=1 | 27 | | | | | ## **List of Tables** | Table 5.1 | S25FL008A Valid Combinations Table | | |------------|----------------------------------------------|----| | Table 7.1 | S25FL008A Protected Area Sizes | 11 | | Table 8.1 | S25FL008A Device Organization | 12 | | Table 8.2 | S25FL008A Sector Address Table | 12 | | Table 9.1 | Read Identification (RDID) Data-Out Sequence | 15 | | Table 9.2 | S25FL008A Status Register | 16 | | Table 9.3 | Protection Modes | 18 | | Table 9.4 | Command Definitions | | | Table 10.1 | Power-Up Timing Characteristics | | | Table 12.1 | Absolute Maximum Ratings | | | Table 13.1 | Operating Ranges | | | Table 14.1 | DC Characteristics (CMOS Compatible) | 24 | | Table 15.1 | Test Specifications | | | Table 16.1 | AC Characteristics | 25 | # 1. Block Diagram ## 2. Connection Diagrams Figure 2.1 8-pin Plastic Small Outline Package (SO) Figure 2.2 8L USON (5 x 6 mm<sup>2</sup>) Package **S25FL008A** S25FL008A\_00\_B0 August 31, 2006 # 3. Input/Output Descriptions | Signal Name | I/O | Description | |-------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SO (Signal Data Output) | Output | Transfers data serially out of the device on the falling edge of SCK. | | SI (Serial Data Input) | Input | Transfers data serially into the device. Device latches commands, addresses, and program data on SI on the rising edge of SCK. | | SCK (Serial Clock) | Input | Provides serial interface timing. Latches commands, addresses, and data on SI on rising edge of SCK. Triggers output on SO after the falling edge of SCK. | | CS# (Chip Select) | Input | Places device in active power mode when driven low. Deselects device and places SO at high impedance when high. After power-up, device requires a falling edge on CS# before any command is written. Device is in standby mode when a program, erase, or Write Status Register operation is not in progress. | | HOLD# (Hold) | Input | Pauses any serial communication with the device without deselecting it. When driven low, SO is at high impedance, and all input at SI and SCK are ignored. Requires that CS# also be driven low. | | W# (Write Protect) | Input | Protects the memory area specified by Status Register bits BP2:BP0. When driven low, prevents any program or erase command from altering the data in the protected memory area. | | V <sub>CC</sub> | Input | Supply Voltage | | GND | Input | Ground | # 4. Logic Symbol ## 5. Ordering Information The ordering part number is formed by a valid combination of the following: Table 5.1 S25FL008A Valid Combinations Table | | S25FL00 | 8A Valid Combinations | | | | |------------------------------|--------------|-----------------------|--------------|------------------|-----------------------------| | Base Ordering<br>Part Number | Speed Option | Package & Temperature | Model Number | Packing Type | Package Marking<br>(Note 2) | | S25FL008A | OL | MAI, MFI | 00 | 0, 1, 3 (Note 1) | FL008A + (Temp) + | | 3231 E000A | JL JL | NAI, NFI | 00 | 0, 1, 3 (Note 1) | (Note 3) | #### Notes - 1. Contact your local sales office for availability. - 2. Package marking omits leading "S25" and speed, package, and model number form. - 3. A for standard package (non-Pb free); F for Pb-free package. #### 5.1 Valid Combinations Table 5.1 lists the valid combinations configurations planned to be supported in volume for this device. ## 6. Spansion SPI Modes A microcontroller can use either of its two SPI modes to control Spansion SPI Flash memory devices: - CPOL = 0, CPHA = 0 (Mode 0) - CPOL = 1, CPHA = 1 (Mode 3) Input data is latched in on the rising edge of SCK, and output data is available from the falling edge of SCK for both modes. When the bus master is in standby mode, SCK is as shown in Figure 6.2 for each of the two modes: - SCK remains at 0 for (CPOL = 0, CPHA = 0 Mode 0) - SCK remains at 1 for (CPOL = 1, CPHA = 1 Mode 3) Figure 6.1 Bus Master and Memory Devices on the SPI Bus #### Note The Write Protect (W#) and Hold (HOLD#) signals should be driven high (logic level 1) or low (logic level 0) as appropriate. Figure 6.2 SPI Modes Supported ### 7. Device Operations All Spansion SPI devices (S25FL-A) accept and output data in bytes (8 bits at a time). #### 7.1 Byte or Page Programming Programming data requires two commands: Write Enable (WREN), which is one byte, and a Page Program (PP) sequence, which consists of four bytes plus data. The Page Program sequence accepts from 1 byte up to 256 consecutive bytes of data (which is the size of one page) to be programmed in one operation. Programming means that bits can either be left at 0, or programmed from 1 to 0. Changing bits from 0 to 1 requires an erase operation. #### 7.2 Sector Erase / Bulk Erase The Sector Erase (SE) and Bulk Erase (BE) commands set all the bits in a sector or the entire memory array to 1. While bits can be individually programmed from a 1 to 0, erasing bits from 0 to 1 must be done on a sector-wide (SE) or array-wide (BE) level. #### 7.3 Monitoring Program or Erase Operations Using the Status Register The host system can determine when a program or erase operation is complete by monitoring the Write in Progress (WIP) bit in the Status Register. The Read from Status Register command provides the state of the WIP bit. #### 7.4 Active Power and Standby Power Modes The device is enabled and in the Active Power mode when Chip Select (CS#) is Low. When CS# is high, the device is disabled, but may still be in the Active Power mode until all program, erase, and Write Status Register operations have completed. The device then goes into the Standby Power mode, and power consumption drops to $I_{SB}$ . The Deep Power Down (DP) command provides additional data protection against inadvertent signals. After writing the DP command, the device ignores any further program or erase commands, and reduces its power consumption to $I_{DP}$ . ## 7.5 Status Register The Status Register contains the status and control bits that can be read or set by specific commands (Table 9.2, *S25FL008A Status Register* on page 16): - Write In Progress (WIP): Indicates whether the device is performing a Write Status Register, program or erase operation. - Write Enable Latch (WEL): Indicates the status of the internal Write Enable Latch. - Block Protect (BP2, BP1, BP0): Non-volatile bits that define memory area to be software-protected against program and erase commands. - Status Register Write Disable (SRWD): Places the device in the Hardware Protected mode when this bit is set to 1 and the W# input is driven low. In this mode, the non-volatile bits of the Status Register (SRWD, BP2, BP1, BP0) become read-only bits. #### 7.6 Data Protection Modes Spansion SPI Flash memory devices provide the following data protection methods: - The Write Enable (WREN) command: Must be written prior to any command that modifies data. The WREN command sets the Write Enable Latch (WEL) bit. The WEL bit resets (disables writes) on *power-up* or after the device completes the following *commands*: - Page Program (PP) - Sector Erase (SE) - Bulk Erase (BE) - Write Disable (WRDI) - Write Status Register (WRSR) - Software Protected Mode (SPM): The Block Protect (BP2, BP1, BP0) bits define the section of the memory array that can be read but not programmed or erased. Table 7.1 shows the sizes and address ranges of protected areas that are defined by Status Register bits BP2:BP0. - Hardware Protected Mode (HPM): The Write Protect (W#) input and the Status Register Write Disable (SRWD) bit together provide write protection. - Clock Pulse Count: The device verifies that all program, erase, and Write Status Register commands consist of a clock pulse count that is a multiple of eight before executing them. | | tus Regi:<br>k Protect | | | Protected<br>Portion of | | | | |-----|------------------------|-----|----------------------------|-------------------------|------------------------------|------------------------|----------------------| | BP2 | BP1 | BP0 | Protected<br>Address Range | Protected<br>Sectors | Unprotected<br>Address Range | Unprotected<br>Sectors | Total Memory<br>Area | | 0 | 0 | 0 | None | (0) | 00000h-FFFFFh | SA15:SA0 | 0 | | 0 | 0 | 1 | F0000h-FFFFFh | (1) SA15 | 00000h-EFFFFh | SA14:SA0 | 1/16 | | 0 | 1 | 0 | E0000h-FFFFFh | (2) SA15:SA14 | 00000h-DFFFFh | SA13:SA0 | 1/8 | | 0 | 1 | 1 | C0000h-FFFFFh | (4) SA15:SA12 | 00000h-BFFFFh | SA11:SA0 | 1/4 | | 1 | 0 | 0 | 80000h-FFFFFh | (8) SA15:SA8 | 00000h-7FFFFh | SA7:SA0 | 1/2 | | 1 | 0 | 1 | 00000h-FFFFFh | (16) SA15:SA0 | None | None | All | | 1 | 1 | 0 | 00000h-FFFFFh | (16) SA15:SA0 | None | None | All | | 1 | 1 | 1 | 00000h-FFFFFh | (16) SA15:SA0 | None | None | All | Table 7.1 S25FL008A Protected Area Sizes #### 7.7 Hold Mode (HOLD#) The Hold input (HOLD#) stops any serial communication with the device, but does not terminate any Write Status Register, program or erase operation that is currently in progress. The Hold mode starts on the falling edge of HOLD# if SCK is also low (see Figure 7.1, on page 12, standard use). If the falling edge of HOLD# does not occur while SCK is low, the Hold mode begins after the next falling edge of SCK (non-standard use). The Hold mode ends on the rising edge of HOLD# signal (standard use) if SCK is also low. If the rising edge of HOLD# does not occur while SCK is low, the Hold mode ends on the next falling edge of CLK (non-standard use) See Figure 7.1. The SO output is high impedance, and the SI and SCK inputs are ignored (don't care) for the duration of the Hold mode. CS# must remain low for the entire duration of the Hold mode to ensure that the device internal logic remains unchanged. If CS# goes high while the device is in the Hold mode, the internal logic is reset. To prevent the device from reverting to the Hold mode when device communication is resumed, HOLD# must be held high, followed by driving CS# low. 8. Sector Address Table Table 8.1 shows the size of the memory array, sectors, and pages. The device uses *pages* to cache the program data before the data is programmed into the memory array. Each page or byte can be individually programmed (bits are changed from 1 to 0). The data is erased (bits are changed from 0 to 1) on a sector- or device-wide basis using the SE or BE commands. Table 8.2 shows the starting and ending address for each sector. The complete set of sectors comprises the memory array of the Flash device. Table 8.1 S25FL008A Device Organization | Each Device has | Each Sector has | Each Page has | | |-----------------|-----------------|---------------|---------| | 1,048,576 | 65,536 | 256 | bytes | | 4096 | 256 | _ | pages | | 16 | _ | _ | sectors | Table 8.2 S25FL008A Sector Address Table | Sector | Addre | ess Range | |--------|--------|-----------| | SA15 | F0000h | FFFFFh | | SA14 | E0000h | EFFFFh | | SA13 | D0000h | DFFFFh | | SA12 | C0000h | CFFFFh | | SA11 | B0000h | BFFFFh | | SA10 | A0000h | AFFFFh | | SA9 | 90000h | 9FFFFh | | SA8 | 80000h | 8FFFFh | | SA7 | 70000h | 7FFFFh | | SA6 | 60000h | 6FFFFh | | SA5 | 50000h | 5FFFFh | | SA4 | 40000h | 4FFFFh | | SA3 | 30000h | 3FFFFh | | SA2 | 20000h | 2FFFFh | | SA1 | 10000h | 1FFFFh | | SA0 | 00000h | 0FFFFh | ## 9. Command Definitions The host system must shift all commands, addresses, and data in and out of the device, beginning with the most significant bit. On the first rising edge of SCK after CS# is driven low, the device accepts the one-byte command on SI (all commands are one byte long), most significant bit first. Each successive bit is latched on the rising edge of SCK. Table 9.4 on page 22 lists the complete set of commands. Every command sequence begins with a one-byte command code. The command may be followed by address, data, both, or nothing, depending on the command. CS# must be driven high after the last bit of the command sequence has been written. The Read Data Bytes (READ), Read Status Register (RDSR), Read Data Bytes at Higher Speed (FAST\_READ) and Read Identification (RDID) command sequences are followed by a data output sequence on SO. CS# can be driven high after any bit of the sequence is output to terminate the operation. The Page Program (PP), Sector Erase (SE), Bulk Erase (BE), Write Status Register (WRSR), Write Enable (WREN), or Write Disable (WRDI) commands require that CS# be driven high at a byte boundary, otherwise the command is not executed. Since a byte is composed of eight bits, CS# must therefore be driven high when the number of clock pulses after CS# is driven low is an exact multiple of eight. The device ignores any attempt to access the memory array during a Write Status Register, program, or erase operation, and continues the operation uninterrupted. ## 9.1 Read Data Bytes (READ) The Read Data Bytes (READ) command reads data from the memory array at the frequency ( $f_{SCK}$ ) presented at the SCK input, with a maximum speed of 33 MHz. The host system must first select the device by driving CS# low. The READ command is then written to SI, followed by a 3-byte address (A23-A0). Each bit is latched on the rising edge of SCK. The memory array data, at that address, are output serially on SO at a frequency $f_{SCK}$ , on the falling edge of SCK. Figure 9.1 and Table 9.4 detail the READ command sequence. The first byte specified can be at any location. The device automatically increments to the next higher address after each byte of data is output. The entire memory array can therefore be read with a single READ command. When the highest address is reached, the address counter reverts to 00000h, allowing the read sequence to continue indefinitely. The READ command is terminated by driving CS# high at any time during data output. The device rejects any READ command issued while it is executing a program, erase, or Write Status Register operation, and continues the operation uninterrupted. Figure 9.1 Read Data Bytes (READ) Command Sequence #### 9.2 Read Data Bytes at Higher Speed (FAST\_READ) The FAST\_READ command reads data from the memory array at the frequency ( $f_{SCK}$ ) presented at the SCK input, with a maximum speed of 50 MHz. The host system must first select the device by driving CS# low. The FAST\_READ command is then written to SI, followed by a 3-byte address (A23-A0) and a dummy byte. Each bit is latched on the rising edge of SCK. The memory array data, at that address, are output serially on SO at a frequency $f_{SCK}$ , on the falling edge of SCK. The FAST\_READ command sequence is shown in Figure 9.2 and Table 9.4. The first byte specified can be at any location. The device automatically increments to the next higher address after each byte of data is output. The entire memory array can therefore be read with a single FAST\_READ command. When the highest address is reached, the address counter reverts to 00000h, allowing the read sequence to continue indefinitely. The FAST\_READ command is terminated by driving CS# high at any time during data output. The device rejects any FAST\_READ command issued while it is executing a program, erase, or Write Status Register operation, and continues the operation uninterrupted. Figure 9.2 Read Data Bytes at Higher Speed (FAST\_READ) Command Sequence ## 9.3 Read Identification (RDID) The Read Identification (RDID) command outputs the one-byte manufacturer identification, followed by the two-byte device identification, to the host system. JEDEC assigns the manufacturer identification byte; for Spansion devices it is 01h. The device manufacturer assigns the device identification: the first byte provides the memory type; the second byte indicates the memory capacity. See Table 9.1 or Table 9.4 for device ID data. The host system must first select the device by driving CS# low. The RDID command is then written to SI, and each bit is latched on the rising edge of SCK. The 24-bit device identification data is output from the memory array on SO at a frequency $f_{SCK}$ , on the falling edge of SCK. The RDID command sequence is shown in Figure 9.3 and Table 9.4. Driving CS# high after the device identification data has been read at least once terminates the READ\_ID command. Driving CS# high at any time during data output also terminates the RDID operation. The device rejects any RDID command issued while it is executing a program, erase, or Write Status Register operation, and continues the operation uninterrupted. Figure 9.3 Read Identification (RDID) Command Sequence and Data-Out Sequence Table 9.1 Read Identification (RDID) Data-Out Sequence | | Device | Identification | |-----------------------------|-------------|-----------------| | Manufacturer Identification | Memory Type | Memory Capacity | | 01h | 02h | 13h | #### 9.4 Write Enable (WREN) The Write Enable (WREN) command (see Figure 9.4) sets the Write Enable Latch (WEL) bit to a 1, which enables the device to accept a Write Status Register, program, or erase command. The WEL bit must be set prior to every Page Program (PP), Erase (SE or BE) and Write Status Register (WRSR) command. The host system must first drive CS# low, write the WREN command, and then drive CS# high. Figure 9.4 Write Enable (WREN) Command Sequence ## 9.5 Write Disable (WRDI) The Write Disable (WRDI) command (see Figure 9.5) resets the Write Enable Latch (WEL) bit to a 0, which disables the device from accepting a Write Status Register, program, or erase command. The host system must first drive CS# low, write the WRDI command, and then drive CS# high. Any of following conditions resets the WEL bit: - Power-up - Write Disable (WRDI) command completion - Write Status Register (WRSR) command completion - Page Program (PP) command completion - Sector Erase (SE) command completion - Bulk Erase (BE) command completion Figure 9.5 Write Disable (WRDI) Command Sequence ## 9.6 Read Status Register (RDSR) The Read Status Register (RDSR) command outputs the state of the Status Register bits. Table 9.2 shows the status register bits and their functions. The RDSR command may be written at any time, even while a program, erase, or Write Status Register operation is in progress. The host system should check the Write In Progress (WIP) bit before sending a new command to the device if an operation is already in progress. Figure 9.6 shows the RDSR command sequence, which also shows that it is possible to read the Status Register continuously until CS# is driven high. Bit Status Register Bit Bit Function Description 1 = Protects when W# is low 7 SRWD Status Register Write Disable 0 = No protection, even when W# is low 6 Not used 5 Not used 4 BP2 000-111 = Protects upper half of address range in 5 sizes. See BP1 3 **Block Protect** Table 7.1. 2 BP0 1 = Device accepts Write Status Register, program, or erase WEL Write Enable Latch 1 0 = Ignores Write Status Register, program, or erase commands 1 = Device Busy. A Write Status Register, program, or erase 0 WIP Write in Progress operation is in progress 0 = Ready. Device is in standby mode and can accept commands Table 9.2 S25FL008A Status Register Figure 9.6 Read Status Register (RDSR) Command Sequence **S25FL008A** S25FL008A\_00\_B0 August 31, 2006 The following describes the status and control bits of the Status Register. **Write In Progress (WIP) bit:** Indicates whether the device is busy performing a Write Status Register, program, or erase operation. This bit is read-only, and is controlled internally by the device. If WIP is 1, one of these operations is in progress; if WIP is 0, no such operation is in progress. Write Enable Latch (WEL) bit: Determines whether the device will accept and execute a Write Status Register, program, or erase command. When set to 1, the device accepts these commands; when set to 0, the device rejects the commands. This bit is set to 1 by writing the WREN command, and set to 0 by the WRDI command, and is also automatically reset to 0 after the completion of a Write Status Register, program, or erase operation. WEL cannot be directly set by the WRSR command. Block Protect (BP2, BP1, BP0) bits: Define the portion of the memory area that will be protected against any changes to the stored data. The Write Status Register (WRSR) command controls these bits, which are non-volatile. When one or more of these bits is set to 1, the corresponding memory area (see Table 7.1 on page 11) is protected against Page Program (PP) and Sector Erase (SE) commands. If the Hardware Protected mode is enabled, BP2:BP0 cannot be changed. The Bulk Erase (BE) command is executed only if all Block Protect (BP2, BP1, BP0) bits are 0. **Status Register Write Disable (SRWD) bit:** Provides data protection when used together with the Write Protect (W#) signal. When SRWD is set to 1 and W# is driven low, the device enters the Hardware Protected mode. The non-volatile bits of the Status Register (SRWD, BP2, BP1, BP0) become read-only bits and the device ignores any Write Status Register (WRSR) command. ### 9.7 Write Status Register (WRSR) The Write Status Register (WRSR) command changes the bits in the Status Register. A Write Enable (WREN) command, which itself sets the Write Enable Latch (WEL) in the Status Register, is required prior to writing the WRSR command. Table 9.2, *S25FL008A Status Register* on page 16 shows the status register bits and their functions. The host system must drive CS# low, write the WRSR command, and the appropriate data byte on SI (Figure 9.7). The WRSR command cannot change the state of the Write Enable Latch (bit 1). The WREN command must be used for that purpose. Bit 0 is a status bit controlled internally by the Flash device. Bits 6 and 5 are always read as 0 and have no user significance. The WRSR command also controls the value of the Status Register Write Disable (SRWD) bit. The SRWD bit and W# together place the device in the Hardware Protected Mode (HPM). The device ignores all WRSR commands once it enters the Hardware Protected Mode (HPM). Table 9.3 shows that W# must be driven low and the SRWD bit must be 1 for this to occur. Figure 9.7 Write Status Register (WRSR) Command Sequence Table 9.3 Protection Modes | W# Signal | SRWD Bit | Mode | Write Protection of the Status Register | Protected Area<br>(See Note) | Unprotected Area<br>(See Note) | | |-----------|----------|--------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------|--| | 1 | 1 | Software | Status Register is writable (if the WREN | | Ready to accept Page | | | 1 | 0 | Protected | , | Protected against program and erase commands | Program and Sector Erase | | | 0 | 0 | (SPM) | changed. | | commands | | | 0 | 1 | Hardware<br>Protected<br>(HPM) | Status Register is Hardware write protected.<br>The values in the SRWD, BP2, BP1 and BP0<br>bits cannot be changed. | Protected against program and erase commands | Ready to accept Page<br>Program and Sector Erase<br>commands | | #### Note As defined by the values in the Block Protect (BP2, BP1, BP0) bits of the Status Register, as shown in Table 7.1 on page 11. Table 9.3 shows that neither W# or SRWD bit by themselves can enable HPM. The device can enter HPM either by setting the SRWD bit after driving W# low, or by driving W# low after setting the SRWD bit. However, the device disables HPM only when W# is driven high. Note that HPM only protects against changes to the status register. Since BP2:BP0 cannot be changed in HPM, the size of the protected area of the memory array cannot be changed. Note that HPM provides no protection to the memory array area outside that specified by BP2:BP0 (Software Protected Mode, or SPM). If W# is permanently tied high, HPM can never be activated, and only the SPM (BP2:BP0 bits of the Status Register) can be used. #### 9.8 Page Program (PP) The Page Program (PP) command changes specified bytes in the memory array (from 1 to 0 only). A WREN command is required prior to writing the PP command. The host system must drive CS# low, and then write the PP command, three address bytes, and at least one data byte on SI. CS# must be driven low for the entire duration of the PP sequence. The command sequence is shown in Figure 9.8 and Table 9.4. The device programs only the last 256 data bytes sent to the device. If the number of data bytes exceeds this limit, the bytes sent before the last 256 bytes are discarded, and the device begins programming the last 256 bytes sent at the starting address of the specified page. This may result in data being programmed into different addresses within the same page than expected. If fewer than 256 data bytes are sent to device, they are correctly programmed at the requested addresses. The host system must drive CS# high after the device has latched the 8th bit of the data byte, otherwise the device does not execute the PP command. The PP operation begins as soon as CS# is driven high. The device internally controls the timing of the operation, which requires a period of t<sub>PP</sub>. The Status Register may be read to check the value of the Write In Progress (WIP) bit while the PP operation is in progress. The WIP bit is 1 during the PP operation, and is 0 when the operation is completed. The device internally resets the Write Enable Latch to 0 before the operation completes (the exact timing is not specified). The device does not execute a Page Program (PP) command that specifies a page that is protected by the Block Protect bits (BP2:BP0) (see Table 7.1 on page 11). S25FL008A 18 CS# SCK Mode 0 24-Bit Address Data Byte 1 Command SI MSB MSB CS# Data Byte 2 Data Byte 3 Data Byte 256 SI MSB MSB MSB Figure 9.8 Page Program (PP) Command Sequence ### 9.9 Sector Erase (SE) The Sector Erase (SE) command sets all bits at all addresses within a specified sector to a logic 1. A WREN command is required prior to writing the PP command. The host system must drive CS# low, and then write the SE command plus three address bytes on SI. Any address within the sector (see Table 7.1 on page 11) is a valid address for the SE command. CS# must be driven low for the entire duration of the SE sequence. The command sequence is shown in Figure 9.9 and Table 9.4. The host system must drive CS# high after the device has latched the 8th bit of the SE command, otherwise the device does not execute the command. The SE operation begins as soon as CS# is driven high. The device internally controls the timing of the operation, which requires a period of t<sub>SE</sub>. The Status Register may be read to check the value of the Write In Progress (WIP) bit while the SE operation is in progress. The WIP bit is 1 during the SE operation, and is 0 when the operation is completed. The device internally resets the Write Enable Latch to 0 before the operation completes (the exact timing is not specified). The device does not execute an SE command that specifies a sector that is protected by the Block Protect bits (BP2:BP0) (see Table 7.1 on page 11). ### 9.10 Bulk Erase (BE) The Bulk Erase (BE) command sets all the bits within the entire memory array to logic 1s. A WREN command is required prior to writing the PP command. The host system must drive CS# low, and then write the BE command on SI. CS# must be driven low for the entire duration of the BE sequence. The command sequence is shown in Figure 9.10 and Table 9.4. The host system must drive CS# high after the device has latched the 8th bit of the CE command, otherwise the device does not execute the command. The BE operation begins as soon as CS# is driven high. The device internally controls the timing of the operation, which requires a period of t<sub>BE</sub>. The Status Register may be read to check the value of the Write In Progress (WIP) bit while the BE operation is in progress. The WIP bit is 1 during the BE operation, and is 0 when the operation is completed. The device internally resets the Write Enable Latch to 0 before the operation completes (the exact timing is not specified). The device only executes a BE command if all Block Protect bits (BP2:BP0) are 0 (see Table 7.1 on page 11). Otherwise, the device ignores the command. Figure 9.10 Bulk Erase (BE) Command Sequence ### 9.11 Deep Power Down (DP) The Deep Power Down (DP) command provides the lowest power consumption mode of the device. It is intended for periods when the device is not in active use, and ignores all commands except for the Release from Deep Power Down (RES) command. The DP mode therefore provides the maximum data protection against unintended write operations. The standard standby mode, which the device goes into automatically when CS# is high (and all operations in progress are complete), should generally be used for the lowest power consumption when the quickest return to device activity is required. The host system must drive CS# low, and then write the DP command on SI. CS# must be driven low for the entire duration of the DP sequence. The command sequence is shown in Figure 9.11 and Table 9.4. The host system must drive CS# high after the device has latched the 8th bit of the DP command, otherwise the device does not execute the command. After a delay of $t_{DP}$ , the device enters the DP mode and current reduces from $I_{SB}$ to $I_{DP}$ (see Table 14.1 on page 24). Once the device has entered the DP mode, all commands are ignored except the RES command (which releases the device from the DP mode). The RES command also provides the Electronic Signature of the device to be output on SO, if desired (see sections 9.12 and 9.12.1). DP mode automatically terminates when power is removed, and the device always powers up in the standard standby mode. The device rejects any DP command issued while it is executing a program, erase, or Write Status Register operation, and continues the operation uninterrupted. S25FL008A\_00\_B0 August 31, 2006 Figure 9.11 Deep Power Down (DP) Command Sequence ### 9.12 Release from Deep Power Down (RES) The device requires the Release from Deep Power Down (RES) command to exit the Deep Power Down mode. When the device is in the Deep Power Down mode, all commands except RES are ignored. The host system must drive CS# low and write the RES command to SI. CS# must be driven low for the entire duration of the sequence. The command sequence is shown in Figure 9.12 and Table 9.4. The host system must drive CS# high $t_{RES(max)}$ after the 8-bit RES command byte. The device transitions from DP mode to the standby mode after a delay of $t_{RES}$ (see Table 16.1 on page 25). In the standby mode, the device can execute any read or write command. Figure 9.12 Release from Deep Power Down (RES) Command Sequence ## 9.12.1 Release from Deep Power Down and Read Electronic Signature (RES) The device features an 8-bit Electronic Signature, which can be read using the RES command. See Figure 9.13 and Table 9.4 for the command sequence and signature value. The Electronic Signature is not to be confused with the identification data obtained using the RDID command. The device offers the Electronic Signature so that it can be used with previous devices that offered it; however, the Electronic Signature should not be used for new designs, which should read the RDID data instead. After the host system drives CS# low, it must write the RES command followed by 3 dummy bytes to SI (each bit is latched on SI during the rising edge of SCK). The Electronic Signature is then output on SO; each bit is shifted out on the falling edge of SCK. The RES operation is terminated by driving CS# high after the Electronic Signature is read at least once. Additional clock cycles on SCK with CS# low cause the device to output the Electronic Signature repeatedly. When CS# is driven high, the device transitions from DP mode to the standby mode after a delay of $t_{RES}$ , as previously described. The RES command always provides access to the Electronic Signature of the device and can be applied even if DP mode has not been entered. Any RES command issued while an erase, program, or WRSR operation is in progress not executed, and the operation continues uninterrupted. **Figure 9.13** Release from Deep Power Down and Read Electronic Signature (RES) Command Sequence Table 9.4 Command Definitions | Operation | Command | Description | One-Byte<br>Command Code | Address<br>Bytes | Dummy<br>Byte | Data Bytes | |-----------------|-----------|------------------------------------------------------------------------|--------------------------|------------------|---------------|------------| | | READ | Read Data Bytes | 03H (0000 0011) | 3 | 0 | 1 to ∞ | | Read | FAST_READ | Read Data Bytes at Higher Speed | 0BH (0000 1011) | 3 | 1 | 1 to ∞ | | | RDID | Read Identification (Note 1) | 9FH (1001 1111) | 0 | 0 | 1 to 3 | | Write Control | WREN | Write Enable | 06H (0000 0110) | 0 | 0 | 0 | | write Control | WRDI | Write Disable | 04H (0000 0100) | 0 | 0 | 0 | | Erase | SE | Sector Erase | D8H (1101 1000) | 3 | 0 | 0 | | Erase | BE | Bulk (Chip) Erase | C7H (1100 0111) | 0 | 0 | 0 | | Program | PP | Page Program | 02H (0000 0010) | 3 | 0 | 1 to 256 | | Ctatus Dagistas | RDSR | Read from Status Register | 05H (0000 0101) | 0 | 0 | 1 to ∞ | | Status Register | WRSR | Write to Status Register | 01H (0000 0001) | 0 | 0 | 1 | | | DP | Deep Power Down | B9H (1011 1001) | 0 | 0 | 0 | | Power Saving | | Release from Deep Power Down | ABH (1010 1011) | 0 | 0 | 0 | | . Swor Saving | RES | Release from Deep Power Down and<br>Read Electronic Signature (Note 2) | ABH (1010 1011) | 0 | 3 | 1 to ∞ | #### Notes - 1. The S25FL008A has a manufacturer ID of 01h, and a device ID consisting of the memory type (02h) and the memory capacity (13h). - 2. The S25FL008A has an Electronic Signature ID of 13h. ## 10. Power-up and Power-down During power-up and power-down, certain conditions must be observed. CS# must follow the voltage applied on $V_{CC}$ , and must not be driven low to select the device until $V_{CC}$ reaches the allowable values as follows (see Figure 10.1 and Table 10.1): - At power-up, V<sub>CC</sub> (min) plus a period of t<sub>PU</sub> - At power-down, V<sub>SS</sub> A pull-up resistor on Chip Select (CS#) typically meets proper power-up and power-down requirements. No Write Status Register, program, or erase command should be sent to the device until $V_{CC}$ rises to the $V_{CC}$ min, plus a delay of $t_{PU}$ . At power-up, the device is in standby mode (not Deep Power Down mode) and the WEL bit is reset (0). Each device in the host system should have the $V_{CC}$ rail decoupled by a suitable capacitor close to the package pins (this capacitor is generally of the order of 0.1 $\mu$ F), as a precaution to stabilizing the $V_{CC}$ feed. When $V_{CC}$ drops from the operating voltage to below the minimum $V_{CC}$ threshold at power-down, all operations are disabled and the device does not respond to any commands. Note that data corruption may result if a power-down occurs while a Write Register, program, or erase operation is in progress. Figure 10.1 Power-Up Timing Diagram Table 10.1 Power-Up Timing Characteristics | Symbol | Parameter | Min | Max | Unit | |----------------------|-------------------------------------------|-----|-----|------| | V <sub>CC(min)</sub> | V <sub>CC</sub> (minimum) | 2.7 | | V | | t <sub>PU</sub> | V <sub>CC</sub> (min) to device operation | 10 | | ms | ## 11. Initial Delivery State The device is delivered with all bits set to 1 (each byte contains FFh) upon initial factory shipment. The Status Register contains 00h (all Status Register bits are 0). ## 12. Absolute Maximum Ratings Do not stress the device beyond the ratings listed in this section, or serious, permanent damage to the device may result. These are stress ratings only and device operation at these or any other conditions beyond those indicated in this section and in the Operating Ranges section of this document is not implied. Device operation for extended periods at the limits listed in this section may affect device reliability. Table 12.1 Absolute Maximum Ratings | Description | Rating | |-----------------------------------------------------|-----------------| | Ambient Storage Temperature | −65°C to +150°C | | Voltage with Respect to Ground: All Inputs and I/Os | –0.3 V to 4.5 V | ## 13. Operating Ranges Table 13.1 Operating Ranges | Description | | Rating | |-------------------------------------------------|---------------|----------------| | Ambient Operating Temperature (T <sub>A</sub> ) | Commercial | 0°C to +70°C | | | Industrial | −40°C to +85°C | | Positive Power Supply | Voltage Range | 2.7 V to 3.6 V | #### Note Operating ranges define those limits between which functionality of the device is guaranteed. #### 14. DC Characteristics This section summarizes the DC Characteristics of the device. Designers should check that the operating conditions in their circuit match the measurement conditions specified in the Test Specifications in Table 15.1 on page 25, when relying on the quoted parameters. Table 14.1 DC Characteristics (CMOS Compatible) | Parameter | Description | Test Conditions (See Note) | | Min | Тур. | Max | Unit | |------------------|-----------------------------|-----------------------------------------------------------------|------------------------------------------|-----------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply Voltage | | | | 3 | 3.6 | V | | I <sub>CC1</sub> | Active Read Current | SCK = 0.1 V <sub>CC</sub> /0.9V <sub>CC</sub> | 33 MHz | | | 9 | mA | | 'CC1 | Active Head Outlett | SCK = 0.1 V <sub>CC</sub> /0.9V <sub>CC</sub> | V <sub>CC</sub> = 3.0V<br>50 MHz | | | 13 | mA | | I <sub>CC2</sub> | Active Page Program Current | CS# = V <sub>CC</sub> | | | 16.5 | 27 | mA | | I <sub>CC3</sub> | Active WRSR Current | CS# = V <sub>CC</sub> | | | | 24 | mA | | I <sub>CC4</sub> | Active Sector Erase Current | CS# = V <sub>CC</sub> | | | | 24 | mA | | I <sub>CC5</sub> | Active Bulk Erase Current | CS# = V <sub>CC</sub> | CS# = V <sub>CC</sub> | | | 24 | mA | | I <sub>SB</sub> | Standby Current | V <sub>CC</sub> = 3.0 V<br>CS# = V <sub>CC</sub> | | | 20 | 50 | μΑ | | I <sub>DP</sub> | Deep Power Down Current | V <sub>CC</sub> = 3.0 V<br>CS# = V <sub>CC</sub> | | | 1.5 | 5 | μΑ | | ILI | Input Leakage Current | $V_{IN} = GND \text{ to } V_{C}$ | V <sub>IN</sub> = GND to V <sub>CC</sub> | | | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | V <sub>IN</sub> = GND to V <sub>CC</sub> | | | | 1 | μA | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.3 V <sub>CC</sub> | ٧ | | V <sub>IH</sub> | Input High Voltage | | | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1.6 mA, V <sub>CC</sub> = V <sub>CC min</sub> | | | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -0.1 \text{ mA}$ | | V <sub>CC</sub> - 0.2 | | | V | #### Note Typical values are at $T_A = 25^{\circ} C$ and 3.0 V. ### 15. Test Conditions Figure 15.1 AC Measurements I/O Waveform Table 15.1 Test Specifications | Symbol | Parameter | Min Max | | Unit | |----------------|---------------------------------------------------------------------------|--------------------------------------------|---|------| | C <sub>L</sub> | Load Capacitance | 30 | | pF | | | Input Rise and Fall Times | | 5 | ns | | | Input Pulse Voltage | 0.2 V <sub>CC</sub> to 0.8 V <sub>CC</sub> | | V | | | Input Timing Reference Voltage 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> | | V | | | | Output Timing Reference Voltage | 0.5 V <sub>CC</sub> | | V | ## 16. AC Characteristics Table 16.1 AC Characteristics | Symbol<br>(Notes) | Parameter | Min | Typ<br>(Notes) | Max<br>(Notes) | Unit | |----------------------|------------------------------------------------------------------------------------|------|------------------------|-----------------|------| | F <sub>SCK</sub> | SCK Clock Frequency READ command | D.C. | | 33 | MHz | | F <sub>SCK</sub> | SCK Clock Frequency for:<br>FAST_READ, PP, SE, BE, DP, RES, WREN, WRDI, RDSR, WRSR | | | 50 | MHz | | t <sub>CRT</sub> | Clock Rise Time (Slew Rate) | 0.1 | | | V/ns | | t <sub>CFT</sub> | Clock Fall Time (Slew Rate) | 0.1 | | | V/ns | | t <sub>WH</sub> | SCK High Time | 9 | | | ns | | t <sub>WL</sub> | SCK Low Time | 9 | | | ns | | t <sub>CS</sub> | CS# High Time | 100 | | | ns | | t <sub>CSS</sub> (3) | CS# Setup Time | 5 | | | ns | | t <sub>CSH</sub> (3) | CS# HOLD Time | 5 | | | ns | | t <sub>HD</sub> (3) | HOLD# Setup Time (relative to SCK) | 5 | | | ns | | t <sub>CD</sub> (3) | HOLD# Hold Time (relative to SCK) | 5 | | | ns | | t <sub>HC</sub> | HOLD# Setup Time (relative to SCK) | 5 | | | ns | | t <sub>CH</sub> | HOLD# Hold Time (relative to SCK) | 5 | | | ns | | t <sub>V</sub> | Output Valid | | | 10 | ns | | t <sub>HO</sub> | Output Hold Time | 0 | | 10 | ns | | t <sub>HD:DAT</sub> | Data in Hold Time | 5 | | | ns | | t <sub>SU:DAT</sub> | Data in Setup Time | 5 | | | ns | | t <sub>R</sub> | Input Rise Time | | | 5 | ns | | t <sub>F</sub> | Input Fall Time | | | 5 | ns | | t <sub>LZ</sub> (3) | HOLD# to Output Low Z | | | 10 | ns | | t <sub>HZ</sub> (3) | HOLD# to Output High Z | | | 10 | ns | | t <sub>DIS</sub> (3) | Output Disable Time | | | 10 | ns | | t <sub>WPS</sub> (3) | Write Protect Setup Time | 15 | | | ns | | t <sub>WPH</sub> (3) | Write Protect Hold Time | 15 | | | ns | | t <sub>W</sub> | Write Status Register Time | | 67 | 150 | ms | | t <sub>DP</sub> | CS# High to Deep Power Down Mode | | | 3 | μS | | t <sub>RES</sub> | Release DP Mode | | | 30 | μS | | t <sub>PP</sub> | Page Programming Time | | 1.5 ( <mark>1</mark> ) | 3 ( <b>2</b> ) | ms | | t <sub>SE</sub> | Sector Erase Time | | 0.5 ( <b>1</b> ) | 3 (2) | sec | | t <sub>BE</sub> | Bulk Erase Time | | 6 ( <b>1</b> ) | 48 ( <b>2</b> ) | sec | #### Notes - 1. Typical program and erase times assume the following conditions: $25^{\circ}$ C, $V_{CC} = 3.0$ V; 10,000 cycles; checkerboard data pattern - 2. Under worst-case conditions of 90°C; $V_{CC} = 2.7 \text{ V}$ ; 100,000 cycles - 3. Not 100% tested Figure 16.1 SPI Mode 0 (0,0) Input Timing Figure 16.2 SPI Mode 0 (0,0) Output Timing **26** S25FL008A S25FL008A\_00\_B0 August 31, 2006 Figure 16.3 HOLD# Timing Figure 16.4 Write Protect Setup and Hold Timing during WRSR when SRWD=1 ## 17. Physical Dimensions #### 17.1 SOC 008 wide—8-pin Plastic Small Outline 208 mils Body Width Package | PACKAGE | SOC 008 (inches) | | SOC 008 (mm) | | |---------|---------------------|--------|--------------|-------| | JEDEC | | | | | | SYMBOL | MIN | MAX | MIN | MAX | | Α | 0.069 | 0.085 | 1.753 | 2.159 | | A1 | 0.002 | 0.0098 | 0.051 | 0.249 | | A2 | 0.067 | 0.075 | 1.70 | 1.91 | | b | 0.014 | 0.019 | 0.356 | 0.483 | | b1 | 0.013 | 0.018 | 0.330 | 0.457 | | С | 0.0075 | 0.0095 | 0.191 | 0.241 | | c1 | 0.006 | 0.008 | 0.152 | 0.203 | | D | 0.208 | BSC | 5.283 BSC | | | E | 0.315 BSC 8.001 BSC | | BSC | | | E1 | 0.208 BSC | | 5.283 BSC | | | е | .050 | BSC | 1.27 BSC | | | L | 0.020 | 0.030 | 0.508 | 0.762 | | L1 | .05 | 5 REF | 1.40 REF | | | L2 | .010 BSC | | 0.25 BSC | | | N | 8 | | 8 | | | θ | 0° | 8° | 0° | 8° | | θ1 | 5° | 15° | 5° | 15° | | θ2 | 0° | | 0° | | #### NOTES: - ALL DIMENSIONS ARE IN BOTH INCHES AND MILLMETERS. - DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994. - DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 mm PER END. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 mm PER SIDE. D AND E1 DIMENSIONS ARE DETERMINED AT DATUM H. - THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH. BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - DATUMS A AND B TO BE DETERMINED AT DATUM H - "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH. - THE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 mm FROM THE LEAD TIP. DIMENSION "b" DOES NOT INCLUDE DAMBAR PROTRUSION. - ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10 mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. THE DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE LEAD FOOT - THIS CHAMFER FEATURE IS OPTIONAL. IF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED. - LEAD COPLANARITY SHALL BE WITHIN 0.10 mm AS MEASURED FROM THE SEATING PLANE. 3432 \ 16-038.03 \ 10.28.04 28 S25FL008A S25FL008A\_00\_B0 August 31, 2006 ## 17.2 USON 8L (5 x 6 mm) No-Lead Package | QUAD FLAT NO LEAD PACKAGES (UNE) - PLASTIC | | | | | |--------------------------------------------|-----------|------------|------|------| | | [ | DIMENSIONS | 3 | | | SYMBOL | MIN | NOM | MAX | NOTE | | е | | 1.27 BSC | | | | Ν | | 8 | | 3 | | ND | | 4 | | 5 | | L | 0.55 | 0.60 | 0.65 | | | b | 0.35 | 0.40 | 0.45 | 4 | | D2 | 3.90 | 4.00 | 4.10 | | | E2 | 3.30 | 3.40 | 3.50 | | | D | 5.00 BSC | | | | | Е | 6.00 BSC | | | | | Α | 0.45 | 0.50 | 0.55 | | | A1 | 0.00 | 0.02 | 0.05 | | | K | 0.20 MIN. | | | | | θ | 0 | | 12 | 2 | #### NOTES: - DIMENSIONING AND TOLERANCING CONFORMS TO ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS, 0 IS IN DEGREES. - 3. N IS THE TOTAL NUMBER OF TERMINALS. DIMENSION b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM TERMINAL TIP. IF THE TERMINAL HAS THE OPTIONAL RADIUS ON THE OTHER END OF THE TERMINAL, THE DIMENSION b SHOULD NOT BE MEASURED IN THAT RADIUS AREA. 6. MAXIMUM PACKAGE WARPAGE IS 0.05 mm. 7. MAXIMUM ALLOWABLE BURRS IS 0.076 mm IN ALL DIRECTIONS. 8. PIN #1 ID ON TOP WILL BE LASER MARKED. 9). BILATERAL COPLANARITY ZONE APPLIES TO THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS. 3448\ 16-038.28 \ 04.19.05 ## 18. Revision History | Section | Description | | | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Revision A (October 28, 2004) | | | | | Global | Initial release. | | | | Revision A1 (March 2, 2005) | | | | | Global | Updated trademark information. | | | | Ordering Information | Added Commercial Temperature Range. Added package and temperature designators. Added note for Pb-free and non-Pb free package | | | | Physical Dimensions | Updated WSON 8-contact no-lead package drawing. | | | | Revision A2 (March 30, 2005) | | | | | Global | Updated Table 7. Removed Commercial Temperature Range. Changed WSON package nomenclature to USON package; updated USON package dimensions. Added Tray option for Packing Type. | | | | Revision A3 (August 31, 2005) | | | | | Global | Updated Ordering information. Added Tape and Reel option for packing type. Updated Tables 8 and 10. Added Tray option for Packing Type. | | | | Revision A4 (May 19, 2006) | | | | | Global | Removed Preliminary document status. | | | | Revision A5 (June 29, 2006) | | | | | DC Characteristics | Added typical specification and changed maximum specification for I <sub>CC2</sub> . | | | | Revision B0 (August 31, 2006) | | | | | Global | Rewrote entire document for better flow and clarity. No specifications were changed. | | | #### Colophon The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products. #### Trademarks and Notice 30 The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document. Copyright © 2004–2006 Spansion Inc. All Rights Reserved. Spansion, the Spansion logo, MirrorBit, ORNAND, HD-SIM, and combinations thereof are trademarks of Spansion Inc. Other names are for informational purposes only and may be trademarks of their respective owners.