# μPB8216/26 4-BIT PARALLEL BIDIRECTIONAL BUS DRIVERS ## **Description** The $\mu$ PB8216 and $\mu$ PB8226 are 4-bit parallel bidirectional bus drivers specifically designed to buffer microcomputer system components. All inputs are low power TTL compatible. For driving MOS, the DO outputs provide a high 3.65 volts (V<sub>OH</sub>); for high-capacitance terminated bus structures, the DB outputs provide a high 55 mA (I<sub>OL</sub>) capability. The noninverting $\mu$ PB8216 and the inverting $\mu$ PB8226 bus drivers are available to meet a wide variety of applications for buffering in microcomputer systems. ## **Features** - Low input load current; 0.25 mA maximum High output drive capability for driving system data bus - 3.65 V output high voltage for direct interface to CPU - ☐ Three-state outputs - ☐ Reduces system package count ## Ordering Information | Part Number | Package Type | | | | | |-------------|--------------------|--|--|--|--| | μPB8216C | 16-pin plastic DIP | | | | | | μPB8226C | 16-pin plastic DIP | | | | | ## **Pin Configuration** #### Pin Identification | No. | Symbol | Function | | | | | |-----|-----------------|--------------------|--|--|--|--| | 1 | <del>C</del> S | Chip select input | | | | | | 2 | DO <sub>0</sub> | Data output, bit 0 | | | | | | 3 | DB <sub>0</sub> | Data bus, bit 0 | | | | | | 4 | DIO | Data input, bit 0 | | | | | | 5 | DO <sub>1</sub> | Data output, bit 1 | | | | | | 6 | DB <sub>1</sub> | Data bus, bit 1 | | | | | | 7 | ال | Data input, bit 1 | | | | | | 8 | ND | Ground | | | | | | 9 | . 2 | Data input, bit 2 | | | | | | 10 | 2 | Data bus, bit 2 | | | | | | 11 | 2 | Data output, bit 2 | | | | | | 12 | 3 | Data input, bit 3 | | | | | | 13 | В3 | Data bus, bit 3 | | | | | | 14 | )03 | Data output, bit 3 | | | | | | 15 | DIEN | Data in enable | | | | | | 16 | V <sub>CC</sub> | +5 V power supply | | | | | | | | | | | | | #### Pin Functions #### DBn-DB3 Bidirectional Data Bus) Three-stat data lines that interface with the system data bus. Lata direction and high impedance output are functions if the CS and DIEN control signals. ## DI<sub>0</sub>-D!<sub>3</sub> (I:ata Input) The four deta input lines receive data from the CPU and make it available to the system data bus when both $\overline{CS}$ and $\overline{DIEN}$ : reactive low. ## DO<sub>0</sub>-DO<sub>3</sub> (Data Output) The four data output lines make data available to the CPU from the system data bus when $\overline{CS}$ is active low and $\overline{DIEN}$ is active high. ### CS (Chip Select) Chip select enables the chip's I/O capability when active low. When $\overline{\text{CS}}$ is high, the output drivers go to a high impedance state. # **DIEN** (Data In Enable) DIEN is the data flow direction control signal. When low, data on the chip's input lines (DI<sub>0</sub>–DI<sub>3</sub>) from the CPU is made available to the system data bus (DB<sub>0</sub>–DB<sub>3</sub>). When high, data on the chip's data bus lines (DB<sub>0</sub>–DB<sub>3</sub>) is output to the CPU (providing $\overline{\text{CS}}$ is active low enabled). # **V<sub>CC</sub>** (Power Supply) +5 V power supply input. ### **GND (Ground)** Ground. ## **Block Diagrams** ## μ**PB8216** ## μ**PB8226** ## **Functional Description** Microprocessors like the $\mu\text{PD8080A}$ are MOS devices and are generally capable of driving a single TTL load. This also applies to MOS memory devices. This type of drive is sufficient for small systems with a few components, but often it is necessary to buffer the microprocessor and memories when adding components or expanding to a multiboard system. #### **Bidirectional Driver** Each buffered line of the µPB8216/26 4-bit driver consists of two separate buffers. They are three-state in nature to achieve direct bus interface and bidirectional capability. On one side of the driver the output of one buffer and the input of another are tied together (DB). This is used to interface to the system side components such as memories, I/O, etc. Its interface is directly TTL-compatible and it has a high drive (55 mA). For maximum flexibility on the other side of the driver, the inputs and outputs are separate. They can be tied together so that the driver can be used to buffer a true bidirectional bus such as the 8080A data bus. The DO outputs on this side of the driver have a special high voltage output drive capability (3.65 V) so that direct interface to the 8080A processor is achieved with a maximum noise level of 650 mV # Control Gating CS, DIEN The $\overline{\text{CS}}$ input is used for device selection. When $\overline{\text{CS}}$ is high, the output drivers are all forced to their high impedance state. When it is low, the device is selected (enabled) and the data flow direction is determined by the $\overline{\text{DIEN}}$ input. The DIEN input controls the data flow direction (see block diagrams for complete truth table). This directional control is accomplished by forcing one of the pair of buffers to its high impedance state. This allows the other to transmit its data. This is accomplished by a simple two-gate circuit. The $\mu$ PB8216/26 is a device that will reduce component count in microcomputer systems and at the same time enhance noise immunity to assure reliable, high performance operation. ## Absolute Maximum Ratings $T_A = 25$ °C | ,, | | |-----------------------------------------|------------------| | Power supply voltage, V <sub>CC</sub> | -0.5 V to +7.0 V | | Input voltage, V <sub>I</sub> | -1.0 V to +5.5 V | | Output voltage, V <sub>0</sub> | -1.0 V to +5.5 V | | Operating temperature, T <sub>OPT</sub> | 0°C to +70°C | | Storage temperature, T <sub>STG</sub> | -65°C to +150°C | | Output current, I <sub>0</sub> | 125 mA | | | | Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of the specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # Capacitance (Note 1) $T_A = 25$ °C, $V_{CC} = 5$ V | | | Limits | | | | Test | |-----------------------|-----------------|--------|-----|-------|------|--------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Input<br>capacitance | CI | | | 8 | pF | f=1.0 MHz | | Output<br>capacitance | C <sub>01</sub> | | | 10(2) | pF | $V_{BIAS} = 2.5 V$ | | Output capacitance | C <sub>02</sub> | | | 18(3) | pF | | #### Note: - (1) This parameter is not 100% tested. - (2) DO output. - (3) DB output. #### **DC Characteristics** $T_A = 0$ °C to +70°C; $V_{CC} = +5 V \pm 5\%$ | Parameter | | | Limits | | | Test<br>Conditions | |----------------------------------|------------------|--------|--------|-------|------|------------------------------------------------| | | Symbol | Min | Тур | Max | Unit | | | Input voltage<br>low | V <sub>IL</sub> | | | 0.95 | V | | | Input voltage<br>high | V <sub>IH</sub> | 2.0 | | | V | | | Output voltage<br>low | V <sub>OL1</sub> | | | 0.48 | V | DO outputs;<br>I <sub>OL</sub> = 15 mA | | | | | | 0.48 | ٧ | DB outputs<br>I <sub>OL</sub> = 25 mA | | | V <sub>OL2</sub> | | | 0.7 | ٧ | 8216; DB outputs;<br>I <sub>OL</sub> = 55 mA | | | | | | 0.7 | V | 8226; DB outputs $I_{OL} = 50 \text{ mA}$ | | Output voltage<br>high | V <sub>OH1</sub> | 3.65 | | | ٧ | DO outputs;<br>I <sub>OH</sub> = -1 mA | | | V <sub>0H2</sub> | 2.4 | | | ٧ | DB outputs;<br>I <sub>OH</sub> = - 10 mA | | Input forward<br>voltage clamp | VC | | | -1.0 | ٧ | $I_{\mathbb{C}} = -5 \text{mA}$ | | Input load<br>current | ŀ <sub>F1</sub> | | | -0.5 | mΑ | (DIEN, CS);<br>V <sub>F</sub> = 0.45 V | | | I <sub>F2</sub> | | | -0.25 | mA | (All other inputs);<br>V <sub>F</sub> = 0.45 V | | Input leakage<br>current | I <sub>R1</sub> | | | 20 | μΑ | (DIEN, CS);<br>V <sub>R</sub> =5.25 V | | | I <sub>R2</sub> | | | 10 | μΑ | (DI inputs);<br>V <sub>R</sub> =5.25 V | | Output leakage current (3-state) | I <sub>0</sub> | | | 20 | μΑ | D0 outputs;<br>V <sub>0</sub> =0.45/5.25 V | | | | | | 100 | μΑ | DB outputs | | Output short circuit current | I <sub>OS</sub> | - 15 · | | - 65 | mA | D0 outputs;<br>V <sub>0</sub> =0 V | | | | -30 | | - 120 | mA | DB outputs<br>V <sub>CC</sub> = 5.0 V | | Power supply | Icc | | | 130 | mA | 8216 | | current | | | | 120 | mΑ | 8226 | # **Timing Waveform** #### **AC Characteristics** $T_A = 0$ °C to +70°C, $V_{CC} = +5 V \pm 5$ % (Note 1) | Parameter | Symbol | Limits | | | | Test | |-------------------------------------|------------------|--------|-----|-----|------|-------------------------------------------------------------------------------------------| | | | Min | Тур | Max | Unit | Conditions | | Input to output delay D0 outputs | t <sub>PD1</sub> | | | 25 | ns | $C_L = 30 \text{ pF},$<br>$R_1 = 300 \Omega,$<br>$R_2 = 600 \Omega,$<br>(Note 4) | | Input to output<br>delay DB outputs | tp <sub>D2</sub> | | | 30 | ns | 8216; $C_L = 300 \text{ pF}$ ,<br>$R_1 = 90 \Omega$ ,<br>$R_2 = 180 \Omega$ ,<br>(Note 4) | | | | | | 25 | ns | 8226; $C_L = 300 pF$ , $R_1 = 90 \Omega$ , $R_2 = 180 \Omega$ , (Note 4) | | Output enable time | t <sub>E</sub> | | | 65 | ns | 8216; (Notes 2 & 4) | | | | | | 54 | ns | 8226; (Notes 2 & 4 | | Output disable time | t <sub>D</sub> | | | 35 | ns | (Notes 3 & 4) | #### Note: - (1) Typical values are for $T_A = 25$ °C, $V_{CC} = +5.0$ V. - (2) DO outputs, $C_L = 30 \, pF$ , $R_1 = 300/10 \, k\Omega$ , $R_2 = 600/1 \, k\Omega$ DB outputs, $C_L = 300 \, pF$ , $R_1 = 90/10 \, k\Omega$ , $R_2 = 180/1 \, k\Omega$ . - (3) DO outputs, $C_L = 5 \, pF$ , $R_1 = 300/10 \, k\Omega$ , $R_2 = 600/1 \, k\Omega$ DB outputs, $C_L = 5 \, pF$ , $R_1 = 90/10 \, k\Omega$ , $R_2 = 180/1 \, k\Omega$ . - (4) Input pulse amplitude: 2.5 V Input rise and fall times of 5 ns between 1 and 2 V. Output loading is 5 mA and 10 pF. Speed measurements are made at 1.5 V levels. #### **Test Load Circuit**